timer-nps.c 3.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101
  1. /*
  2. * Copyright (c) 2016, Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/interrupt.h>
  33. #include <linux/clocksource.h>
  34. #include <linux/clockchips.h>
  35. #include <linux/clk.h>
  36. #include <linux/of.h>
  37. #include <linux/of_irq.h>
  38. #include <linux/cpu.h>
  39. #include <soc/nps/common.h>
  40. #define NPS_MSU_TICK_LOW 0xC8
  41. #define NPS_CLUSTER_OFFSET 8
  42. #define NPS_CLUSTER_NUM 16
  43. /* This array is per cluster of CPUs (Each NPS400 cluster got 256 CPUs) */
  44. static void *nps_msu_reg_low_addr[NPS_CLUSTER_NUM] __read_mostly;
  45. static unsigned long nps_timer_rate;
  46. static cycle_t nps_clksrc_read(struct clocksource *clksrc)
  47. {
  48. int cluster = raw_smp_processor_id() >> NPS_CLUSTER_OFFSET;
  49. return (cycle_t)ioread32be(nps_msu_reg_low_addr[cluster]);
  50. }
  51. static int __init nps_setup_clocksource(struct device_node *node,
  52. struct clk *clk)
  53. {
  54. int ret, cluster;
  55. for (cluster = 0; cluster < NPS_CLUSTER_NUM; cluster++)
  56. nps_msu_reg_low_addr[cluster] =
  57. nps_host_reg((cluster << NPS_CLUSTER_OFFSET),
  58. NPS_MSU_BLKID, NPS_MSU_TICK_LOW);
  59. ret = clk_prepare_enable(clk);
  60. if (ret) {
  61. pr_err("Couldn't enable parent clock\n");
  62. return ret;
  63. }
  64. nps_timer_rate = clk_get_rate(clk);
  65. ret = clocksource_mmio_init(nps_msu_reg_low_addr, "EZnps-tick",
  66. nps_timer_rate, 301, 32, nps_clksrc_read);
  67. if (ret) {
  68. pr_err("Couldn't register clock source.\n");
  69. clk_disable_unprepare(clk);
  70. }
  71. return ret;
  72. }
  73. static int __init nps_timer_init(struct device_node *node)
  74. {
  75. struct clk *clk;
  76. clk = of_clk_get(node, 0);
  77. if (IS_ERR(clk)) {
  78. pr_err("Can't get timer clock.\n");
  79. return PTR_ERR(clk);
  80. }
  81. return nps_setup_clocksource(node, clk);
  82. }
  83. CLOCKSOURCE_OF_DECLARE(ezchip_nps400_clksrc, "ezchip,nps400-timer",
  84. nps_timer_init);