clk-sysctrl.c 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228
  1. /*
  2. * Sysctrl clock implementation for ux500 platform.
  3. *
  4. * Copyright (C) 2013 ST-Ericsson SA
  5. * Author: Ulf Hansson <ulf.hansson@linaro.org>
  6. *
  7. * License terms: GNU General Public License (GPL) version 2
  8. */
  9. #include <linux/clk-provider.h>
  10. #include <linux/mfd/abx500/ab8500-sysctrl.h>
  11. #include <linux/device.h>
  12. #include <linux/slab.h>
  13. #include <linux/delay.h>
  14. #include <linux/io.h>
  15. #include <linux/err.h>
  16. #include "clk.h"
  17. #define SYSCTRL_MAX_NUM_PARENTS 4
  18. #define to_clk_sysctrl(_hw) container_of(_hw, struct clk_sysctrl, hw)
  19. struct clk_sysctrl {
  20. struct clk_hw hw;
  21. struct device *dev;
  22. u8 parent_index;
  23. u16 reg_sel[SYSCTRL_MAX_NUM_PARENTS];
  24. u8 reg_mask[SYSCTRL_MAX_NUM_PARENTS];
  25. u8 reg_bits[SYSCTRL_MAX_NUM_PARENTS];
  26. unsigned long rate;
  27. unsigned long enable_delay_us;
  28. };
  29. /* Sysctrl clock operations. */
  30. static int clk_sysctrl_prepare(struct clk_hw *hw)
  31. {
  32. int ret;
  33. struct clk_sysctrl *clk = to_clk_sysctrl(hw);
  34. ret = ab8500_sysctrl_write(clk->reg_sel[0], clk->reg_mask[0],
  35. clk->reg_bits[0]);
  36. if (!ret && clk->enable_delay_us)
  37. usleep_range(clk->enable_delay_us, clk->enable_delay_us);
  38. return ret;
  39. }
  40. static void clk_sysctrl_unprepare(struct clk_hw *hw)
  41. {
  42. struct clk_sysctrl *clk = to_clk_sysctrl(hw);
  43. if (ab8500_sysctrl_clear(clk->reg_sel[0], clk->reg_mask[0]))
  44. dev_err(clk->dev, "clk_sysctrl: %s fail to clear %s.\n",
  45. __func__, clk_hw_get_name(hw));
  46. }
  47. static unsigned long clk_sysctrl_recalc_rate(struct clk_hw *hw,
  48. unsigned long parent_rate)
  49. {
  50. struct clk_sysctrl *clk = to_clk_sysctrl(hw);
  51. return clk->rate;
  52. }
  53. static int clk_sysctrl_set_parent(struct clk_hw *hw, u8 index)
  54. {
  55. struct clk_sysctrl *clk = to_clk_sysctrl(hw);
  56. u8 old_index = clk->parent_index;
  57. int ret = 0;
  58. if (clk->reg_sel[old_index]) {
  59. ret = ab8500_sysctrl_clear(clk->reg_sel[old_index],
  60. clk->reg_mask[old_index]);
  61. if (ret)
  62. return ret;
  63. }
  64. if (clk->reg_sel[index]) {
  65. ret = ab8500_sysctrl_write(clk->reg_sel[index],
  66. clk->reg_mask[index],
  67. clk->reg_bits[index]);
  68. if (ret) {
  69. if (clk->reg_sel[old_index])
  70. ab8500_sysctrl_write(clk->reg_sel[old_index],
  71. clk->reg_mask[old_index],
  72. clk->reg_bits[old_index]);
  73. return ret;
  74. }
  75. }
  76. clk->parent_index = index;
  77. return ret;
  78. }
  79. static u8 clk_sysctrl_get_parent(struct clk_hw *hw)
  80. {
  81. struct clk_sysctrl *clk = to_clk_sysctrl(hw);
  82. return clk->parent_index;
  83. }
  84. static struct clk_ops clk_sysctrl_gate_ops = {
  85. .prepare = clk_sysctrl_prepare,
  86. .unprepare = clk_sysctrl_unprepare,
  87. };
  88. static struct clk_ops clk_sysctrl_gate_fixed_rate_ops = {
  89. .prepare = clk_sysctrl_prepare,
  90. .unprepare = clk_sysctrl_unprepare,
  91. .recalc_rate = clk_sysctrl_recalc_rate,
  92. };
  93. static struct clk_ops clk_sysctrl_set_parent_ops = {
  94. .set_parent = clk_sysctrl_set_parent,
  95. .get_parent = clk_sysctrl_get_parent,
  96. };
  97. static struct clk *clk_reg_sysctrl(struct device *dev,
  98. const char *name,
  99. const char **parent_names,
  100. u8 num_parents,
  101. u16 *reg_sel,
  102. u8 *reg_mask,
  103. u8 *reg_bits,
  104. unsigned long rate,
  105. unsigned long enable_delay_us,
  106. unsigned long flags,
  107. struct clk_ops *clk_sysctrl_ops)
  108. {
  109. struct clk_sysctrl *clk;
  110. struct clk_init_data clk_sysctrl_init;
  111. struct clk *clk_reg;
  112. int i;
  113. if (!dev)
  114. return ERR_PTR(-EINVAL);
  115. if (!name || (num_parents > SYSCTRL_MAX_NUM_PARENTS)) {
  116. dev_err(dev, "clk_sysctrl: invalid arguments passed\n");
  117. return ERR_PTR(-EINVAL);
  118. }
  119. clk = devm_kzalloc(dev, sizeof(struct clk_sysctrl), GFP_KERNEL);
  120. if (!clk) {
  121. dev_err(dev, "clk_sysctrl: could not allocate clk\n");
  122. return ERR_PTR(-ENOMEM);
  123. }
  124. /* set main clock registers */
  125. clk->reg_sel[0] = reg_sel[0];
  126. clk->reg_bits[0] = reg_bits[0];
  127. clk->reg_mask[0] = reg_mask[0];
  128. /* handle clocks with more than one parent */
  129. for (i = 1; i < num_parents; i++) {
  130. clk->reg_sel[i] = reg_sel[i];
  131. clk->reg_bits[i] = reg_bits[i];
  132. clk->reg_mask[i] = reg_mask[i];
  133. }
  134. clk->parent_index = 0;
  135. clk->rate = rate;
  136. clk->enable_delay_us = enable_delay_us;
  137. clk->dev = dev;
  138. clk_sysctrl_init.name = name;
  139. clk_sysctrl_init.ops = clk_sysctrl_ops;
  140. clk_sysctrl_init.flags = flags;
  141. clk_sysctrl_init.parent_names = parent_names;
  142. clk_sysctrl_init.num_parents = num_parents;
  143. clk->hw.init = &clk_sysctrl_init;
  144. clk_reg = devm_clk_register(clk->dev, &clk->hw);
  145. if (IS_ERR(clk_reg))
  146. dev_err(dev, "clk_sysctrl: clk_register failed\n");
  147. return clk_reg;
  148. }
  149. struct clk *clk_reg_sysctrl_gate(struct device *dev,
  150. const char *name,
  151. const char *parent_name,
  152. u16 reg_sel,
  153. u8 reg_mask,
  154. u8 reg_bits,
  155. unsigned long enable_delay_us,
  156. unsigned long flags)
  157. {
  158. const char **parent_names = (parent_name ? &parent_name : NULL);
  159. u8 num_parents = (parent_name ? 1 : 0);
  160. return clk_reg_sysctrl(dev, name, parent_names, num_parents,
  161. &reg_sel, &reg_mask, &reg_bits, 0, enable_delay_us,
  162. flags, &clk_sysctrl_gate_ops);
  163. }
  164. struct clk *clk_reg_sysctrl_gate_fixed_rate(struct device *dev,
  165. const char *name,
  166. const char *parent_name,
  167. u16 reg_sel,
  168. u8 reg_mask,
  169. u8 reg_bits,
  170. unsigned long rate,
  171. unsigned long enable_delay_us,
  172. unsigned long flags)
  173. {
  174. const char **parent_names = (parent_name ? &parent_name : NULL);
  175. u8 num_parents = (parent_name ? 1 : 0);
  176. return clk_reg_sysctrl(dev, name, parent_names, num_parents,
  177. &reg_sel, &reg_mask, &reg_bits,
  178. rate, enable_delay_us, flags,
  179. &clk_sysctrl_gate_fixed_rate_ops);
  180. }
  181. struct clk *clk_reg_sysctrl_set_parent(struct device *dev,
  182. const char *name,
  183. const char **parent_names,
  184. u8 num_parents,
  185. u16 *reg_sel,
  186. u8 *reg_mask,
  187. u8 *reg_bits,
  188. unsigned long flags)
  189. {
  190. return clk_reg_sysctrl(dev, name, parent_names, num_parents,
  191. reg_sel, reg_mask, reg_bits, 0, 0, flags,
  192. &clk_sysctrl_set_parent_ops);
  193. }