spear6xx_clock.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341
  1. /*
  2. * SPEAr6xx machines clock framework source file
  3. *
  4. * Copyright (C) 2012 ST Microelectronics
  5. * Viresh Kumar <vireshk@kernel.org>
  6. *
  7. * This file is licensed under the terms of the GNU General Public
  8. * License version 2. This program is licensed "as is" without any
  9. * warranty of any kind, whether express or implied.
  10. */
  11. #include <linux/clkdev.h>
  12. #include <linux/io.h>
  13. #include <linux/spinlock_types.h>
  14. #include "clk.h"
  15. static DEFINE_SPINLOCK(_lock);
  16. #define PLL1_CTR (misc_base + 0x008)
  17. #define PLL1_FRQ (misc_base + 0x00C)
  18. #define PLL2_CTR (misc_base + 0x014)
  19. #define PLL2_FRQ (misc_base + 0x018)
  20. #define PLL_CLK_CFG (misc_base + 0x020)
  21. /* PLL_CLK_CFG register masks */
  22. #define MCTR_CLK_SHIFT 28
  23. #define MCTR_CLK_MASK 3
  24. #define CORE_CLK_CFG (misc_base + 0x024)
  25. /* CORE CLK CFG register masks */
  26. #define HCLK_RATIO_SHIFT 10
  27. #define HCLK_RATIO_MASK 2
  28. #define PCLK_RATIO_SHIFT 8
  29. #define PCLK_RATIO_MASK 2
  30. #define PERIP_CLK_CFG (misc_base + 0x028)
  31. /* PERIP_CLK_CFG register masks */
  32. #define CLCD_CLK_SHIFT 2
  33. #define CLCD_CLK_MASK 2
  34. #define UART_CLK_SHIFT 4
  35. #define UART_CLK_MASK 1
  36. #define FIRDA_CLK_SHIFT 5
  37. #define FIRDA_CLK_MASK 2
  38. #define GPT0_CLK_SHIFT 8
  39. #define GPT1_CLK_SHIFT 10
  40. #define GPT2_CLK_SHIFT 11
  41. #define GPT3_CLK_SHIFT 12
  42. #define GPT_CLK_MASK 1
  43. #define PERIP1_CLK_ENB (misc_base + 0x02C)
  44. /* PERIP1_CLK_ENB register masks */
  45. #define UART0_CLK_ENB 3
  46. #define UART1_CLK_ENB 4
  47. #define SSP0_CLK_ENB 5
  48. #define SSP1_CLK_ENB 6
  49. #define I2C_CLK_ENB 7
  50. #define JPEG_CLK_ENB 8
  51. #define FSMC_CLK_ENB 9
  52. #define FIRDA_CLK_ENB 10
  53. #define GPT2_CLK_ENB 11
  54. #define GPT3_CLK_ENB 12
  55. #define GPIO2_CLK_ENB 13
  56. #define SSP2_CLK_ENB 14
  57. #define ADC_CLK_ENB 15
  58. #define GPT1_CLK_ENB 11
  59. #define RTC_CLK_ENB 17
  60. #define GPIO1_CLK_ENB 18
  61. #define DMA_CLK_ENB 19
  62. #define SMI_CLK_ENB 21
  63. #define CLCD_CLK_ENB 22
  64. #define GMAC_CLK_ENB 23
  65. #define USBD_CLK_ENB 24
  66. #define USBH0_CLK_ENB 25
  67. #define USBH1_CLK_ENB 26
  68. #define PRSC0_CLK_CFG (misc_base + 0x044)
  69. #define PRSC1_CLK_CFG (misc_base + 0x048)
  70. #define PRSC2_CLK_CFG (misc_base + 0x04C)
  71. #define CLCD_CLK_SYNT (misc_base + 0x05C)
  72. #define FIRDA_CLK_SYNT (misc_base + 0x060)
  73. #define UART_CLK_SYNT (misc_base + 0x064)
  74. /* vco rate configuration table, in ascending order of rates */
  75. static struct pll_rate_tbl pll_rtbl[] = {
  76. {.mode = 0, .m = 0x53, .n = 0x0F, .p = 0x1}, /* vco 332 & pll 166 MHz */
  77. {.mode = 0, .m = 0x85, .n = 0x0F, .p = 0x1}, /* vco 532 & pll 266 MHz */
  78. {.mode = 0, .m = 0xA6, .n = 0x0F, .p = 0x1}, /* vco 664 & pll 332 MHz */
  79. };
  80. /* aux rate configuration table, in ascending order of rates */
  81. static struct aux_rate_tbl aux_rtbl[] = {
  82. /* For PLL1 = 332 MHz */
  83. {.xscale = 2, .yscale = 27, .eq = 0}, /* 12.296 MHz */
  84. {.xscale = 2, .yscale = 8, .eq = 0}, /* 41.5 MHz */
  85. {.xscale = 2, .yscale = 4, .eq = 0}, /* 83 MHz */
  86. {.xscale = 1, .yscale = 2, .eq = 1}, /* 166 MHz */
  87. };
  88. static const char *clcd_parents[] = { "pll3_clk", "clcd_syn_gclk", };
  89. static const char *firda_parents[] = { "pll3_clk", "firda_syn_gclk", };
  90. static const char *uart_parents[] = { "pll3_clk", "uart_syn_gclk", };
  91. static const char *gpt0_1_parents[] = { "pll3_clk", "gpt0_1_syn_clk", };
  92. static const char *gpt2_parents[] = { "pll3_clk", "gpt2_syn_clk", };
  93. static const char *gpt3_parents[] = { "pll3_clk", "gpt3_syn_clk", };
  94. static const char *ddr_parents[] = { "ahb_clk", "ahbmult2_clk", "none",
  95. "pll2_clk", };
  96. /* gpt rate configuration table, in ascending order of rates */
  97. static struct gpt_rate_tbl gpt_rtbl[] = {
  98. /* For pll1 = 332 MHz */
  99. {.mscale = 4, .nscale = 0}, /* 41.5 MHz */
  100. {.mscale = 2, .nscale = 0}, /* 55.3 MHz */
  101. {.mscale = 1, .nscale = 0}, /* 83 MHz */
  102. };
  103. void __init spear6xx_clk_init(void __iomem *misc_base)
  104. {
  105. struct clk *clk, *clk1;
  106. clk = clk_register_fixed_rate(NULL, "osc_32k_clk", NULL, 0, 32000);
  107. clk_register_clkdev(clk, "osc_32k_clk", NULL);
  108. clk = clk_register_fixed_rate(NULL, "osc_30m_clk", NULL, 0, 30000000);
  109. clk_register_clkdev(clk, "osc_30m_clk", NULL);
  110. /* clock derived from 32 KHz osc clk */
  111. clk = clk_register_gate(NULL, "rtc_spear", "osc_32k_clk", 0,
  112. PERIP1_CLK_ENB, RTC_CLK_ENB, 0, &_lock);
  113. clk_register_clkdev(clk, NULL, "rtc-spear");
  114. /* clock derived from 30 MHz osc clk */
  115. clk = clk_register_fixed_rate(NULL, "pll3_clk", "osc_24m_clk", 0,
  116. 48000000);
  117. clk_register_clkdev(clk, "pll3_clk", NULL);
  118. clk = clk_register_vco_pll("vco1_clk", "pll1_clk", NULL, "osc_30m_clk",
  119. 0, PLL1_CTR, PLL1_FRQ, pll_rtbl, ARRAY_SIZE(pll_rtbl),
  120. &_lock, &clk1, NULL);
  121. clk_register_clkdev(clk, "vco1_clk", NULL);
  122. clk_register_clkdev(clk1, "pll1_clk", NULL);
  123. clk = clk_register_vco_pll("vco2_clk", "pll2_clk", NULL, "osc_30m_clk",
  124. 0, PLL2_CTR, PLL2_FRQ, pll_rtbl, ARRAY_SIZE(pll_rtbl),
  125. &_lock, &clk1, NULL);
  126. clk_register_clkdev(clk, "vco2_clk", NULL);
  127. clk_register_clkdev(clk1, "pll2_clk", NULL);
  128. clk = clk_register_fixed_factor(NULL, "wdt_clk", "osc_30m_clk", 0, 1,
  129. 1);
  130. clk_register_clkdev(clk, NULL, "wdt");
  131. /* clock derived from pll1 clk */
  132. clk = clk_register_fixed_factor(NULL, "cpu_clk", "pll1_clk",
  133. CLK_SET_RATE_PARENT, 1, 1);
  134. clk_register_clkdev(clk, "cpu_clk", NULL);
  135. clk = clk_register_divider(NULL, "ahb_clk", "pll1_clk",
  136. CLK_SET_RATE_PARENT, CORE_CLK_CFG, HCLK_RATIO_SHIFT,
  137. HCLK_RATIO_MASK, 0, &_lock);
  138. clk_register_clkdev(clk, "ahb_clk", NULL);
  139. clk = clk_register_aux("uart_syn_clk", "uart_syn_gclk", "pll1_clk", 0,
  140. UART_CLK_SYNT, NULL, aux_rtbl, ARRAY_SIZE(aux_rtbl),
  141. &_lock, &clk1);
  142. clk_register_clkdev(clk, "uart_syn_clk", NULL);
  143. clk_register_clkdev(clk1, "uart_syn_gclk", NULL);
  144. clk = clk_register_mux(NULL, "uart_mclk", uart_parents,
  145. ARRAY_SIZE(uart_parents), CLK_SET_RATE_NO_REPARENT,
  146. PERIP_CLK_CFG, UART_CLK_SHIFT, UART_CLK_MASK, 0,
  147. &_lock);
  148. clk_register_clkdev(clk, "uart_mclk", NULL);
  149. clk = clk_register_gate(NULL, "uart0", "uart_mclk", 0, PERIP1_CLK_ENB,
  150. UART0_CLK_ENB, 0, &_lock);
  151. clk_register_clkdev(clk, NULL, "d0000000.serial");
  152. clk = clk_register_gate(NULL, "uart1", "uart_mclk", 0, PERIP1_CLK_ENB,
  153. UART1_CLK_ENB, 0, &_lock);
  154. clk_register_clkdev(clk, NULL, "d0080000.serial");
  155. clk = clk_register_aux("firda_syn_clk", "firda_syn_gclk", "pll1_clk",
  156. 0, FIRDA_CLK_SYNT, NULL, aux_rtbl, ARRAY_SIZE(aux_rtbl),
  157. &_lock, &clk1);
  158. clk_register_clkdev(clk, "firda_syn_clk", NULL);
  159. clk_register_clkdev(clk1, "firda_syn_gclk", NULL);
  160. clk = clk_register_mux(NULL, "firda_mclk", firda_parents,
  161. ARRAY_SIZE(firda_parents), CLK_SET_RATE_NO_REPARENT,
  162. PERIP_CLK_CFG, FIRDA_CLK_SHIFT, FIRDA_CLK_MASK, 0,
  163. &_lock);
  164. clk_register_clkdev(clk, "firda_mclk", NULL);
  165. clk = clk_register_gate(NULL, "firda_clk", "firda_mclk", 0,
  166. PERIP1_CLK_ENB, FIRDA_CLK_ENB, 0, &_lock);
  167. clk_register_clkdev(clk, NULL, "firda");
  168. clk = clk_register_aux("clcd_syn_clk", "clcd_syn_gclk", "pll1_clk",
  169. 0, CLCD_CLK_SYNT, NULL, aux_rtbl, ARRAY_SIZE(aux_rtbl),
  170. &_lock, &clk1);
  171. clk_register_clkdev(clk, "clcd_syn_clk", NULL);
  172. clk_register_clkdev(clk1, "clcd_syn_gclk", NULL);
  173. clk = clk_register_mux(NULL, "clcd_mclk", clcd_parents,
  174. ARRAY_SIZE(clcd_parents), CLK_SET_RATE_NO_REPARENT,
  175. PERIP_CLK_CFG, CLCD_CLK_SHIFT, CLCD_CLK_MASK, 0,
  176. &_lock);
  177. clk_register_clkdev(clk, "clcd_mclk", NULL);
  178. clk = clk_register_gate(NULL, "clcd_clk", "clcd_mclk", 0,
  179. PERIP1_CLK_ENB, CLCD_CLK_ENB, 0, &_lock);
  180. clk_register_clkdev(clk, NULL, "clcd");
  181. /* gpt clocks */
  182. clk = clk_register_gpt("gpt0_1_syn_clk", "pll1_clk", 0, PRSC0_CLK_CFG,
  183. gpt_rtbl, ARRAY_SIZE(gpt_rtbl), &_lock);
  184. clk_register_clkdev(clk, "gpt0_1_syn_clk", NULL);
  185. clk = clk_register_mux(NULL, "gpt0_mclk", gpt0_1_parents,
  186. ARRAY_SIZE(gpt0_1_parents), CLK_SET_RATE_NO_REPARENT,
  187. PERIP_CLK_CFG, GPT0_CLK_SHIFT, GPT_CLK_MASK, 0, &_lock);
  188. clk_register_clkdev(clk, NULL, "gpt0");
  189. clk = clk_register_mux(NULL, "gpt1_mclk", gpt0_1_parents,
  190. ARRAY_SIZE(gpt0_1_parents), CLK_SET_RATE_NO_REPARENT,
  191. PERIP_CLK_CFG, GPT1_CLK_SHIFT, GPT_CLK_MASK, 0, &_lock);
  192. clk_register_clkdev(clk, "gpt1_mclk", NULL);
  193. clk = clk_register_gate(NULL, "gpt1_clk", "gpt1_mclk", 0,
  194. PERIP1_CLK_ENB, GPT1_CLK_ENB, 0, &_lock);
  195. clk_register_clkdev(clk, NULL, "gpt1");
  196. clk = clk_register_gpt("gpt2_syn_clk", "pll1_clk", 0, PRSC1_CLK_CFG,
  197. gpt_rtbl, ARRAY_SIZE(gpt_rtbl), &_lock);
  198. clk_register_clkdev(clk, "gpt2_syn_clk", NULL);
  199. clk = clk_register_mux(NULL, "gpt2_mclk", gpt2_parents,
  200. ARRAY_SIZE(gpt2_parents), CLK_SET_RATE_NO_REPARENT,
  201. PERIP_CLK_CFG, GPT2_CLK_SHIFT, GPT_CLK_MASK, 0, &_lock);
  202. clk_register_clkdev(clk, "gpt2_mclk", NULL);
  203. clk = clk_register_gate(NULL, "gpt2_clk", "gpt2_mclk", 0,
  204. PERIP1_CLK_ENB, GPT2_CLK_ENB, 0, &_lock);
  205. clk_register_clkdev(clk, NULL, "gpt2");
  206. clk = clk_register_gpt("gpt3_syn_clk", "pll1_clk", 0, PRSC2_CLK_CFG,
  207. gpt_rtbl, ARRAY_SIZE(gpt_rtbl), &_lock);
  208. clk_register_clkdev(clk, "gpt3_syn_clk", NULL);
  209. clk = clk_register_mux(NULL, "gpt3_mclk", gpt3_parents,
  210. ARRAY_SIZE(gpt3_parents), CLK_SET_RATE_NO_REPARENT,
  211. PERIP_CLK_CFG, GPT3_CLK_SHIFT, GPT_CLK_MASK, 0, &_lock);
  212. clk_register_clkdev(clk, "gpt3_mclk", NULL);
  213. clk = clk_register_gate(NULL, "gpt3_clk", "gpt3_mclk", 0,
  214. PERIP1_CLK_ENB, GPT3_CLK_ENB, 0, &_lock);
  215. clk_register_clkdev(clk, NULL, "gpt3");
  216. /* clock derived from pll3 clk */
  217. clk = clk_register_gate(NULL, "usbh0_clk", "pll3_clk", 0,
  218. PERIP1_CLK_ENB, USBH0_CLK_ENB, 0, &_lock);
  219. clk_register_clkdev(clk, NULL, "e1800000.ehci");
  220. clk_register_clkdev(clk, NULL, "e1900000.ohci");
  221. clk = clk_register_gate(NULL, "usbh1_clk", "pll3_clk", 0,
  222. PERIP1_CLK_ENB, USBH1_CLK_ENB, 0, &_lock);
  223. clk_register_clkdev(clk, NULL, "e2000000.ehci");
  224. clk_register_clkdev(clk, NULL, "e2100000.ohci");
  225. clk = clk_register_gate(NULL, "usbd_clk", "pll3_clk", 0, PERIP1_CLK_ENB,
  226. USBD_CLK_ENB, 0, &_lock);
  227. clk_register_clkdev(clk, NULL, "designware_udc");
  228. /* clock derived from ahb clk */
  229. clk = clk_register_fixed_factor(NULL, "ahbmult2_clk", "ahb_clk", 0, 2,
  230. 1);
  231. clk_register_clkdev(clk, "ahbmult2_clk", NULL);
  232. clk = clk_register_mux(NULL, "ddr_clk", ddr_parents,
  233. ARRAY_SIZE(ddr_parents), CLK_SET_RATE_NO_REPARENT,
  234. PLL_CLK_CFG, MCTR_CLK_SHIFT, MCTR_CLK_MASK, 0, &_lock);
  235. clk_register_clkdev(clk, "ddr_clk", NULL);
  236. clk = clk_register_divider(NULL, "apb_clk", "ahb_clk",
  237. CLK_SET_RATE_PARENT, CORE_CLK_CFG, PCLK_RATIO_SHIFT,
  238. PCLK_RATIO_MASK, 0, &_lock);
  239. clk_register_clkdev(clk, "apb_clk", NULL);
  240. clk = clk_register_gate(NULL, "dma_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
  241. DMA_CLK_ENB, 0, &_lock);
  242. clk_register_clkdev(clk, NULL, "fc400000.dma");
  243. clk = clk_register_gate(NULL, "fsmc_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
  244. FSMC_CLK_ENB, 0, &_lock);
  245. clk_register_clkdev(clk, NULL, "d1800000.flash");
  246. clk = clk_register_gate(NULL, "gmac_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
  247. GMAC_CLK_ENB, 0, &_lock);
  248. clk_register_clkdev(clk, NULL, "e0800000.ethernet");
  249. clk = clk_register_gate(NULL, "i2c_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
  250. I2C_CLK_ENB, 0, &_lock);
  251. clk_register_clkdev(clk, NULL, "d0200000.i2c");
  252. clk = clk_register_gate(NULL, "jpeg_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
  253. JPEG_CLK_ENB, 0, &_lock);
  254. clk_register_clkdev(clk, NULL, "jpeg");
  255. clk = clk_register_gate(NULL, "smi_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
  256. SMI_CLK_ENB, 0, &_lock);
  257. clk_register_clkdev(clk, NULL, "fc000000.flash");
  258. /* clock derived from apb clk */
  259. clk = clk_register_gate(NULL, "adc_clk", "apb_clk", 0, PERIP1_CLK_ENB,
  260. ADC_CLK_ENB, 0, &_lock);
  261. clk_register_clkdev(clk, NULL, "adc");
  262. clk = clk_register_fixed_factor(NULL, "gpio0_clk", "apb_clk", 0, 1, 1);
  263. clk_register_clkdev(clk, NULL, "f0100000.gpio");
  264. clk = clk_register_gate(NULL, "gpio1_clk", "apb_clk", 0, PERIP1_CLK_ENB,
  265. GPIO1_CLK_ENB, 0, &_lock);
  266. clk_register_clkdev(clk, NULL, "fc980000.gpio");
  267. clk = clk_register_gate(NULL, "gpio2_clk", "apb_clk", 0, PERIP1_CLK_ENB,
  268. GPIO2_CLK_ENB, 0, &_lock);
  269. clk_register_clkdev(clk, NULL, "d8100000.gpio");
  270. clk = clk_register_gate(NULL, "ssp0_clk", "apb_clk", 0, PERIP1_CLK_ENB,
  271. SSP0_CLK_ENB, 0, &_lock);
  272. clk_register_clkdev(clk, NULL, "ssp-pl022.0");
  273. clk = clk_register_gate(NULL, "ssp1_clk", "apb_clk", 0, PERIP1_CLK_ENB,
  274. SSP1_CLK_ENB, 0, &_lock);
  275. clk_register_clkdev(clk, NULL, "ssp-pl022.1");
  276. clk = clk_register_gate(NULL, "ssp2_clk", "apb_clk", 0, PERIP1_CLK_ENB,
  277. SSP2_CLK_ENB, 0, &_lock);
  278. clk_register_clkdev(clk, NULL, "ssp-pl022.2");
  279. }