spear1310_clock.c 43 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123
  1. /*
  2. * arch/arm/mach-spear13xx/spear1310_clock.c
  3. *
  4. * SPEAr1310 machine clock framework source file
  5. *
  6. * Copyright (C) 2012 ST Microelectronics
  7. * Viresh Kumar <vireshk@kernel.org>
  8. *
  9. * This file is licensed under the terms of the GNU General Public
  10. * License version 2. This program is licensed "as is" without any
  11. * warranty of any kind, whether express or implied.
  12. */
  13. #include <linux/clkdev.h>
  14. #include <linux/err.h>
  15. #include <linux/io.h>
  16. #include <linux/of_platform.h>
  17. #include <linux/spinlock_types.h>
  18. #include "clk.h"
  19. /* PLL related registers and bit values */
  20. #define SPEAR1310_PLL_CFG (misc_base + 0x210)
  21. /* PLL_CFG bit values */
  22. #define SPEAR1310_CLCD_SYNT_CLK_MASK 1
  23. #define SPEAR1310_CLCD_SYNT_CLK_SHIFT 31
  24. #define SPEAR1310_RAS_SYNT2_3_CLK_MASK 2
  25. #define SPEAR1310_RAS_SYNT2_3_CLK_SHIFT 29
  26. #define SPEAR1310_RAS_SYNT_CLK_MASK 2
  27. #define SPEAR1310_RAS_SYNT0_1_CLK_SHIFT 27
  28. #define SPEAR1310_PLL_CLK_MASK 2
  29. #define SPEAR1310_PLL3_CLK_SHIFT 24
  30. #define SPEAR1310_PLL2_CLK_SHIFT 22
  31. #define SPEAR1310_PLL1_CLK_SHIFT 20
  32. #define SPEAR1310_PLL1_CTR (misc_base + 0x214)
  33. #define SPEAR1310_PLL1_FRQ (misc_base + 0x218)
  34. #define SPEAR1310_PLL2_CTR (misc_base + 0x220)
  35. #define SPEAR1310_PLL2_FRQ (misc_base + 0x224)
  36. #define SPEAR1310_PLL3_CTR (misc_base + 0x22C)
  37. #define SPEAR1310_PLL3_FRQ (misc_base + 0x230)
  38. #define SPEAR1310_PLL4_CTR (misc_base + 0x238)
  39. #define SPEAR1310_PLL4_FRQ (misc_base + 0x23C)
  40. #define SPEAR1310_PERIP_CLK_CFG (misc_base + 0x244)
  41. /* PERIP_CLK_CFG bit values */
  42. #define SPEAR1310_GPT_OSC24_VAL 0
  43. #define SPEAR1310_GPT_APB_VAL 1
  44. #define SPEAR1310_GPT_CLK_MASK 1
  45. #define SPEAR1310_GPT3_CLK_SHIFT 11
  46. #define SPEAR1310_GPT2_CLK_SHIFT 10
  47. #define SPEAR1310_GPT1_CLK_SHIFT 9
  48. #define SPEAR1310_GPT0_CLK_SHIFT 8
  49. #define SPEAR1310_UART_CLK_PLL5_VAL 0
  50. #define SPEAR1310_UART_CLK_OSC24_VAL 1
  51. #define SPEAR1310_UART_CLK_SYNT_VAL 2
  52. #define SPEAR1310_UART_CLK_MASK 2
  53. #define SPEAR1310_UART_CLK_SHIFT 4
  54. #define SPEAR1310_AUX_CLK_PLL5_VAL 0
  55. #define SPEAR1310_AUX_CLK_SYNT_VAL 1
  56. #define SPEAR1310_CLCD_CLK_MASK 2
  57. #define SPEAR1310_CLCD_CLK_SHIFT 2
  58. #define SPEAR1310_C3_CLK_MASK 1
  59. #define SPEAR1310_C3_CLK_SHIFT 1
  60. #define SPEAR1310_GMAC_CLK_CFG (misc_base + 0x248)
  61. #define SPEAR1310_GMAC_PHY_IF_SEL_MASK 3
  62. #define SPEAR1310_GMAC_PHY_IF_SEL_SHIFT 4
  63. #define SPEAR1310_GMAC_PHY_CLK_MASK 1
  64. #define SPEAR1310_GMAC_PHY_CLK_SHIFT 3
  65. #define SPEAR1310_GMAC_PHY_INPUT_CLK_MASK 2
  66. #define SPEAR1310_GMAC_PHY_INPUT_CLK_SHIFT 1
  67. #define SPEAR1310_I2S_CLK_CFG (misc_base + 0x24C)
  68. /* I2S_CLK_CFG register mask */
  69. #define SPEAR1310_I2S_SCLK_X_MASK 0x1F
  70. #define SPEAR1310_I2S_SCLK_X_SHIFT 27
  71. #define SPEAR1310_I2S_SCLK_Y_MASK 0x1F
  72. #define SPEAR1310_I2S_SCLK_Y_SHIFT 22
  73. #define SPEAR1310_I2S_SCLK_EQ_SEL_SHIFT 21
  74. #define SPEAR1310_I2S_SCLK_SYNTH_ENB 20
  75. #define SPEAR1310_I2S_PRS1_CLK_X_MASK 0xFF
  76. #define SPEAR1310_I2S_PRS1_CLK_X_SHIFT 12
  77. #define SPEAR1310_I2S_PRS1_CLK_Y_MASK 0xFF
  78. #define SPEAR1310_I2S_PRS1_CLK_Y_SHIFT 4
  79. #define SPEAR1310_I2S_PRS1_EQ_SEL_SHIFT 3
  80. #define SPEAR1310_I2S_REF_SEL_MASK 1
  81. #define SPEAR1310_I2S_REF_SHIFT 2
  82. #define SPEAR1310_I2S_SRC_CLK_MASK 2
  83. #define SPEAR1310_I2S_SRC_CLK_SHIFT 0
  84. #define SPEAR1310_C3_CLK_SYNT (misc_base + 0x250)
  85. #define SPEAR1310_UART_CLK_SYNT (misc_base + 0x254)
  86. #define SPEAR1310_GMAC_CLK_SYNT (misc_base + 0x258)
  87. #define SPEAR1310_SDHCI_CLK_SYNT (misc_base + 0x25C)
  88. #define SPEAR1310_CFXD_CLK_SYNT (misc_base + 0x260)
  89. #define SPEAR1310_ADC_CLK_SYNT (misc_base + 0x264)
  90. #define SPEAR1310_AMBA_CLK_SYNT (misc_base + 0x268)
  91. #define SPEAR1310_CLCD_CLK_SYNT (misc_base + 0x270)
  92. #define SPEAR1310_RAS_CLK_SYNT0 (misc_base + 0x280)
  93. #define SPEAR1310_RAS_CLK_SYNT1 (misc_base + 0x288)
  94. #define SPEAR1310_RAS_CLK_SYNT2 (misc_base + 0x290)
  95. #define SPEAR1310_RAS_CLK_SYNT3 (misc_base + 0x298)
  96. /* Check Fractional synthesizer reg masks */
  97. #define SPEAR1310_PERIP1_CLK_ENB (misc_base + 0x300)
  98. /* PERIP1_CLK_ENB register masks */
  99. #define SPEAR1310_RTC_CLK_ENB 31
  100. #define SPEAR1310_ADC_CLK_ENB 30
  101. #define SPEAR1310_C3_CLK_ENB 29
  102. #define SPEAR1310_JPEG_CLK_ENB 28
  103. #define SPEAR1310_CLCD_CLK_ENB 27
  104. #define SPEAR1310_DMA_CLK_ENB 25
  105. #define SPEAR1310_GPIO1_CLK_ENB 24
  106. #define SPEAR1310_GPIO0_CLK_ENB 23
  107. #define SPEAR1310_GPT1_CLK_ENB 22
  108. #define SPEAR1310_GPT0_CLK_ENB 21
  109. #define SPEAR1310_I2S0_CLK_ENB 20
  110. #define SPEAR1310_I2S1_CLK_ENB 19
  111. #define SPEAR1310_I2C0_CLK_ENB 18
  112. #define SPEAR1310_SSP_CLK_ENB 17
  113. #define SPEAR1310_UART_CLK_ENB 15
  114. #define SPEAR1310_PCIE_SATA_2_CLK_ENB 14
  115. #define SPEAR1310_PCIE_SATA_1_CLK_ENB 13
  116. #define SPEAR1310_PCIE_SATA_0_CLK_ENB 12
  117. #define SPEAR1310_UOC_CLK_ENB 11
  118. #define SPEAR1310_UHC1_CLK_ENB 10
  119. #define SPEAR1310_UHC0_CLK_ENB 9
  120. #define SPEAR1310_GMAC_CLK_ENB 8
  121. #define SPEAR1310_CFXD_CLK_ENB 7
  122. #define SPEAR1310_SDHCI_CLK_ENB 6
  123. #define SPEAR1310_SMI_CLK_ENB 5
  124. #define SPEAR1310_FSMC_CLK_ENB 4
  125. #define SPEAR1310_SYSRAM0_CLK_ENB 3
  126. #define SPEAR1310_SYSRAM1_CLK_ENB 2
  127. #define SPEAR1310_SYSROM_CLK_ENB 1
  128. #define SPEAR1310_BUS_CLK_ENB 0
  129. #define SPEAR1310_PERIP2_CLK_ENB (misc_base + 0x304)
  130. /* PERIP2_CLK_ENB register masks */
  131. #define SPEAR1310_THSENS_CLK_ENB 8
  132. #define SPEAR1310_I2S_REF_PAD_CLK_ENB 7
  133. #define SPEAR1310_ACP_CLK_ENB 6
  134. #define SPEAR1310_GPT3_CLK_ENB 5
  135. #define SPEAR1310_GPT2_CLK_ENB 4
  136. #define SPEAR1310_KBD_CLK_ENB 3
  137. #define SPEAR1310_CPU_DBG_CLK_ENB 2
  138. #define SPEAR1310_DDR_CORE_CLK_ENB 1
  139. #define SPEAR1310_DDR_CTRL_CLK_ENB 0
  140. #define SPEAR1310_RAS_CLK_ENB (misc_base + 0x310)
  141. /* RAS_CLK_ENB register masks */
  142. #define SPEAR1310_SYNT3_CLK_ENB 17
  143. #define SPEAR1310_SYNT2_CLK_ENB 16
  144. #define SPEAR1310_SYNT1_CLK_ENB 15
  145. #define SPEAR1310_SYNT0_CLK_ENB 14
  146. #define SPEAR1310_PCLK3_CLK_ENB 13
  147. #define SPEAR1310_PCLK2_CLK_ENB 12
  148. #define SPEAR1310_PCLK1_CLK_ENB 11
  149. #define SPEAR1310_PCLK0_CLK_ENB 10
  150. #define SPEAR1310_PLL3_CLK_ENB 9
  151. #define SPEAR1310_PLL2_CLK_ENB 8
  152. #define SPEAR1310_C125M_PAD_CLK_ENB 7
  153. #define SPEAR1310_C30M_CLK_ENB 6
  154. #define SPEAR1310_C48M_CLK_ENB 5
  155. #define SPEAR1310_OSC_25M_CLK_ENB 4
  156. #define SPEAR1310_OSC_32K_CLK_ENB 3
  157. #define SPEAR1310_OSC_24M_CLK_ENB 2
  158. #define SPEAR1310_PCLK_CLK_ENB 1
  159. #define SPEAR1310_ACLK_CLK_ENB 0
  160. /* RAS Area Control Register */
  161. #define SPEAR1310_RAS_CTRL_REG0 (ras_base + 0x000)
  162. #define SPEAR1310_SSP1_CLK_MASK 3
  163. #define SPEAR1310_SSP1_CLK_SHIFT 26
  164. #define SPEAR1310_TDM_CLK_MASK 1
  165. #define SPEAR1310_TDM2_CLK_SHIFT 24
  166. #define SPEAR1310_TDM1_CLK_SHIFT 23
  167. #define SPEAR1310_I2C_CLK_MASK 1
  168. #define SPEAR1310_I2C7_CLK_SHIFT 22
  169. #define SPEAR1310_I2C6_CLK_SHIFT 21
  170. #define SPEAR1310_I2C5_CLK_SHIFT 20
  171. #define SPEAR1310_I2C4_CLK_SHIFT 19
  172. #define SPEAR1310_I2C3_CLK_SHIFT 18
  173. #define SPEAR1310_I2C2_CLK_SHIFT 17
  174. #define SPEAR1310_I2C1_CLK_SHIFT 16
  175. #define SPEAR1310_GPT64_CLK_MASK 1
  176. #define SPEAR1310_GPT64_CLK_SHIFT 15
  177. #define SPEAR1310_RAS_UART_CLK_MASK 1
  178. #define SPEAR1310_UART5_CLK_SHIFT 14
  179. #define SPEAR1310_UART4_CLK_SHIFT 13
  180. #define SPEAR1310_UART3_CLK_SHIFT 12
  181. #define SPEAR1310_UART2_CLK_SHIFT 11
  182. #define SPEAR1310_UART1_CLK_SHIFT 10
  183. #define SPEAR1310_PCI_CLK_MASK 1
  184. #define SPEAR1310_PCI_CLK_SHIFT 0
  185. #define SPEAR1310_RAS_CTRL_REG1 (ras_base + 0x004)
  186. #define SPEAR1310_PHY_CLK_MASK 0x3
  187. #define SPEAR1310_RMII_PHY_CLK_SHIFT 0
  188. #define SPEAR1310_SMII_RGMII_PHY_CLK_SHIFT 2
  189. #define SPEAR1310_RAS_SW_CLK_CTRL (ras_base + 0x0148)
  190. #define SPEAR1310_CAN1_CLK_ENB 25
  191. #define SPEAR1310_CAN0_CLK_ENB 24
  192. #define SPEAR1310_GPT64_CLK_ENB 23
  193. #define SPEAR1310_SSP1_CLK_ENB 22
  194. #define SPEAR1310_I2C7_CLK_ENB 21
  195. #define SPEAR1310_I2C6_CLK_ENB 20
  196. #define SPEAR1310_I2C5_CLK_ENB 19
  197. #define SPEAR1310_I2C4_CLK_ENB 18
  198. #define SPEAR1310_I2C3_CLK_ENB 17
  199. #define SPEAR1310_I2C2_CLK_ENB 16
  200. #define SPEAR1310_I2C1_CLK_ENB 15
  201. #define SPEAR1310_UART5_CLK_ENB 14
  202. #define SPEAR1310_UART4_CLK_ENB 13
  203. #define SPEAR1310_UART3_CLK_ENB 12
  204. #define SPEAR1310_UART2_CLK_ENB 11
  205. #define SPEAR1310_UART1_CLK_ENB 10
  206. #define SPEAR1310_RS485_1_CLK_ENB 9
  207. #define SPEAR1310_RS485_0_CLK_ENB 8
  208. #define SPEAR1310_TDM2_CLK_ENB 7
  209. #define SPEAR1310_TDM1_CLK_ENB 6
  210. #define SPEAR1310_PCI_CLK_ENB 5
  211. #define SPEAR1310_GMII_CLK_ENB 4
  212. #define SPEAR1310_MII2_CLK_ENB 3
  213. #define SPEAR1310_MII1_CLK_ENB 2
  214. #define SPEAR1310_MII0_CLK_ENB 1
  215. #define SPEAR1310_ESRAM_CLK_ENB 0
  216. static DEFINE_SPINLOCK(_lock);
  217. /* pll rate configuration table, in ascending order of rates */
  218. static struct pll_rate_tbl pll_rtbl[] = {
  219. /* PCLK 24MHz */
  220. {.mode = 0, .m = 0x83, .n = 0x04, .p = 0x5}, /* vco 1572, pll 49.125 MHz */
  221. {.mode = 0, .m = 0x7D, .n = 0x06, .p = 0x3}, /* vco 1000, pll 125 MHz */
  222. {.mode = 0, .m = 0x64, .n = 0x06, .p = 0x1}, /* vco 800, pll 400 MHz */
  223. {.mode = 0, .m = 0x7D, .n = 0x06, .p = 0x1}, /* vco 1000, pll 500 MHz */
  224. {.mode = 0, .m = 0xA6, .n = 0x06, .p = 0x1}, /* vco 1328, pll 664 MHz */
  225. {.mode = 0, .m = 0xC8, .n = 0x06, .p = 0x1}, /* vco 1600, pll 800 MHz */
  226. {.mode = 0, .m = 0x7D, .n = 0x06, .p = 0x0}, /* vco 1, pll 1 GHz */
  227. };
  228. /* vco-pll4 rate configuration table, in ascending order of rates */
  229. static struct pll_rate_tbl pll4_rtbl[] = {
  230. {.mode = 0, .m = 0x7D, .n = 0x06, .p = 0x2}, /* vco 1000, pll 250 MHz */
  231. {.mode = 0, .m = 0xA6, .n = 0x06, .p = 0x2}, /* vco 1328, pll 332 MHz */
  232. {.mode = 0, .m = 0xC8, .n = 0x06, .p = 0x2}, /* vco 1600, pll 400 MHz */
  233. {.mode = 0, .m = 0x7D, .n = 0x06, .p = 0x0}, /* vco 1, pll 1 GHz */
  234. };
  235. /* aux rate configuration table, in ascending order of rates */
  236. static struct aux_rate_tbl aux_rtbl[] = {
  237. /* For VCO1div2 = 500 MHz */
  238. {.xscale = 10, .yscale = 204, .eq = 0}, /* 12.29 MHz */
  239. {.xscale = 4, .yscale = 21, .eq = 0}, /* 48 MHz */
  240. {.xscale = 2, .yscale = 6, .eq = 0}, /* 83 MHz */
  241. {.xscale = 2, .yscale = 4, .eq = 0}, /* 125 MHz */
  242. {.xscale = 1, .yscale = 3, .eq = 1}, /* 166 MHz */
  243. {.xscale = 1, .yscale = 2, .eq = 1}, /* 250 MHz */
  244. };
  245. /* gmac rate configuration table, in ascending order of rates */
  246. static struct aux_rate_tbl gmac_rtbl[] = {
  247. /* For gmac phy input clk */
  248. {.xscale = 2, .yscale = 6, .eq = 0}, /* divided by 6 */
  249. {.xscale = 2, .yscale = 4, .eq = 0}, /* divided by 4 */
  250. {.xscale = 1, .yscale = 3, .eq = 1}, /* divided by 3 */
  251. {.xscale = 1, .yscale = 2, .eq = 1}, /* divided by 2 */
  252. };
  253. /* clcd rate configuration table, in ascending order of rates */
  254. static struct frac_rate_tbl clcd_rtbl[] = {
  255. {.div = 0x14000}, /* 25 Mhz , for vc01div4 = 250 MHz*/
  256. {.div = 0x1284B}, /* 27 Mhz , for vc01div4 = 250 MHz*/
  257. {.div = 0x0D8D3}, /* 58 Mhz , for vco1div4 = 393 MHz */
  258. {.div = 0x0B72C}, /* 58 Mhz , for vco1div4 = 332 MHz */
  259. {.div = 0x089EE}, /* 58 Mhz , for vc01div4 = 250 MHz*/
  260. {.div = 0x06f1C}, /* 72 Mhz , for vc01div4 = 250 MHz*/
  261. {.div = 0x06E58}, /* 58 Mhz , for vco1div4 = 200 MHz */
  262. {.div = 0x06c1B}, /* 74 Mhz , for vc01div4 = 250 MHz*/
  263. {.div = 0x04A12}, /* 108 Mhz , for vc01div4 = 250 MHz*/
  264. {.div = 0x0378E}, /* 144 Mhz , for vc01div4 = 250 MHz*/
  265. };
  266. /* i2s prescaler1 masks */
  267. static struct aux_clk_masks i2s_prs1_masks = {
  268. .eq_sel_mask = AUX_EQ_SEL_MASK,
  269. .eq_sel_shift = SPEAR1310_I2S_PRS1_EQ_SEL_SHIFT,
  270. .eq1_mask = AUX_EQ1_SEL,
  271. .eq2_mask = AUX_EQ2_SEL,
  272. .xscale_sel_mask = SPEAR1310_I2S_PRS1_CLK_X_MASK,
  273. .xscale_sel_shift = SPEAR1310_I2S_PRS1_CLK_X_SHIFT,
  274. .yscale_sel_mask = SPEAR1310_I2S_PRS1_CLK_Y_MASK,
  275. .yscale_sel_shift = SPEAR1310_I2S_PRS1_CLK_Y_SHIFT,
  276. };
  277. /* i2s sclk (bit clock) syynthesizers masks */
  278. static struct aux_clk_masks i2s_sclk_masks = {
  279. .eq_sel_mask = AUX_EQ_SEL_MASK,
  280. .eq_sel_shift = SPEAR1310_I2S_SCLK_EQ_SEL_SHIFT,
  281. .eq1_mask = AUX_EQ1_SEL,
  282. .eq2_mask = AUX_EQ2_SEL,
  283. .xscale_sel_mask = SPEAR1310_I2S_SCLK_X_MASK,
  284. .xscale_sel_shift = SPEAR1310_I2S_SCLK_X_SHIFT,
  285. .yscale_sel_mask = SPEAR1310_I2S_SCLK_Y_MASK,
  286. .yscale_sel_shift = SPEAR1310_I2S_SCLK_Y_SHIFT,
  287. .enable_bit = SPEAR1310_I2S_SCLK_SYNTH_ENB,
  288. };
  289. /* i2s prs1 aux rate configuration table, in ascending order of rates */
  290. static struct aux_rate_tbl i2s_prs1_rtbl[] = {
  291. /* For parent clk = 49.152 MHz */
  292. {.xscale = 1, .yscale = 12, .eq = 0}, /* 2.048 MHz, smp freq = 8Khz */
  293. {.xscale = 11, .yscale = 96, .eq = 0}, /* 2.816 MHz, smp freq = 11Khz */
  294. {.xscale = 1, .yscale = 6, .eq = 0}, /* 4.096 MHz, smp freq = 16Khz */
  295. {.xscale = 11, .yscale = 48, .eq = 0}, /* 5.632 MHz, smp freq = 22Khz */
  296. /*
  297. * with parent clk = 49.152, freq gen is 8.192 MHz, smp freq = 32Khz
  298. * with parent clk = 12.288, freq gen is 2.048 MHz, smp freq = 8Khz
  299. */
  300. {.xscale = 1, .yscale = 3, .eq = 0},
  301. /* For parent clk = 49.152 MHz */
  302. {.xscale = 17, .yscale = 37, .eq = 0}, /* 11.289 MHz, smp freq = 44Khz*/
  303. {.xscale = 1, .yscale = 2, .eq = 0}, /* 12.288 MHz */
  304. };
  305. /* i2s sclk aux rate configuration table, in ascending order of rates */
  306. static struct aux_rate_tbl i2s_sclk_rtbl[] = {
  307. /* For i2s_ref_clk = 12.288MHz */
  308. {.xscale = 1, .yscale = 4, .eq = 0}, /* 1.53 MHz */
  309. {.xscale = 1, .yscale = 2, .eq = 0}, /* 3.07 Mhz */
  310. };
  311. /* adc rate configuration table, in ascending order of rates */
  312. /* possible adc range is 2.5 MHz to 20 MHz. */
  313. static struct aux_rate_tbl adc_rtbl[] = {
  314. /* For ahb = 166.67 MHz */
  315. {.xscale = 1, .yscale = 31, .eq = 0}, /* 2.68 MHz */
  316. {.xscale = 2, .yscale = 21, .eq = 0}, /* 7.94 MHz */
  317. {.xscale = 4, .yscale = 21, .eq = 0}, /* 15.87 MHz */
  318. {.xscale = 10, .yscale = 42, .eq = 0}, /* 19.84 MHz */
  319. };
  320. /* General synth rate configuration table, in ascending order of rates */
  321. static struct frac_rate_tbl gen_rtbl[] = {
  322. /* For vco1div4 = 250 MHz */
  323. {.div = 0x14000}, /* 25 MHz */
  324. {.div = 0x0A000}, /* 50 MHz */
  325. {.div = 0x05000}, /* 100 MHz */
  326. {.div = 0x02000}, /* 250 MHz */
  327. };
  328. /* clock parents */
  329. static const char *vco_parents[] = { "osc_24m_clk", "osc_25m_clk", };
  330. static const char *gpt_parents[] = { "osc_24m_clk", "apb_clk", };
  331. static const char *uart0_parents[] = { "pll5_clk", "uart_syn_gclk", };
  332. static const char *c3_parents[] = { "pll5_clk", "c3_syn_gclk", };
  333. static const char *gmac_phy_input_parents[] = { "gmii_pad_clk", "pll2_clk",
  334. "osc_25m_clk", };
  335. static const char *gmac_phy_parents[] = { "phy_input_mclk", "phy_syn_gclk", };
  336. static const char *clcd_synth_parents[] = { "vco1div4_clk", "pll2_clk", };
  337. static const char *clcd_pixel_parents[] = { "pll5_clk", "clcd_syn_clk", };
  338. static const char *i2s_src_parents[] = { "vco1div2_clk", "none", "pll3_clk",
  339. "i2s_src_pad_clk", };
  340. static const char *i2s_ref_parents[] = { "i2s_src_mclk", "i2s_prs1_clk", };
  341. static const char *gen_synth0_1_parents[] = { "vco1div4_clk", "vco3div2_clk",
  342. "pll3_clk", };
  343. static const char *gen_synth2_3_parents[] = { "vco1div4_clk", "vco3div2_clk",
  344. "pll2_clk", };
  345. static const char *rmii_phy_parents[] = { "ras_tx50_clk", "none",
  346. "ras_pll2_clk", "ras_syn0_clk", };
  347. static const char *smii_rgmii_phy_parents[] = { "none", "ras_tx125_clk",
  348. "ras_pll2_clk", "ras_syn0_clk", };
  349. static const char *uart_parents[] = { "ras_apb_clk", "gen_syn3_clk", };
  350. static const char *i2c_parents[] = { "ras_apb_clk", "gen_syn1_clk", };
  351. static const char *ssp1_parents[] = { "ras_apb_clk", "gen_syn1_clk",
  352. "ras_plclk0_clk", };
  353. static const char *pci_parents[] = { "ras_pll3_clk", "gen_syn2_clk", };
  354. static const char *tdm_parents[] = { "ras_pll3_clk", "gen_syn1_clk", };
  355. void __init spear1310_clk_init(void __iomem *misc_base, void __iomem *ras_base)
  356. {
  357. struct clk *clk, *clk1;
  358. clk = clk_register_fixed_rate(NULL, "osc_32k_clk", NULL, 0, 32000);
  359. clk_register_clkdev(clk, "osc_32k_clk", NULL);
  360. clk = clk_register_fixed_rate(NULL, "osc_24m_clk", NULL, 0, 24000000);
  361. clk_register_clkdev(clk, "osc_24m_clk", NULL);
  362. clk = clk_register_fixed_rate(NULL, "osc_25m_clk", NULL, 0, 25000000);
  363. clk_register_clkdev(clk, "osc_25m_clk", NULL);
  364. clk = clk_register_fixed_rate(NULL, "gmii_pad_clk", NULL, 0, 125000000);
  365. clk_register_clkdev(clk, "gmii_pad_clk", NULL);
  366. clk = clk_register_fixed_rate(NULL, "i2s_src_pad_clk", NULL, 0,
  367. 12288000);
  368. clk_register_clkdev(clk, "i2s_src_pad_clk", NULL);
  369. /* clock derived from 32 KHz osc clk */
  370. clk = clk_register_gate(NULL, "rtc-spear", "osc_32k_clk", 0,
  371. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_RTC_CLK_ENB, 0,
  372. &_lock);
  373. clk_register_clkdev(clk, NULL, "e0580000.rtc");
  374. /* clock derived from 24 or 25 MHz osc clk */
  375. /* vco-pll */
  376. clk = clk_register_mux(NULL, "vco1_mclk", vco_parents,
  377. ARRAY_SIZE(vco_parents), CLK_SET_RATE_NO_REPARENT,
  378. SPEAR1310_PLL_CFG, SPEAR1310_PLL1_CLK_SHIFT,
  379. SPEAR1310_PLL_CLK_MASK, 0, &_lock);
  380. clk_register_clkdev(clk, "vco1_mclk", NULL);
  381. clk = clk_register_vco_pll("vco1_clk", "pll1_clk", NULL, "vco1_mclk",
  382. 0, SPEAR1310_PLL1_CTR, SPEAR1310_PLL1_FRQ, pll_rtbl,
  383. ARRAY_SIZE(pll_rtbl), &_lock, &clk1, NULL);
  384. clk_register_clkdev(clk, "vco1_clk", NULL);
  385. clk_register_clkdev(clk1, "pll1_clk", NULL);
  386. clk = clk_register_mux(NULL, "vco2_mclk", vco_parents,
  387. ARRAY_SIZE(vco_parents), CLK_SET_RATE_NO_REPARENT,
  388. SPEAR1310_PLL_CFG, SPEAR1310_PLL2_CLK_SHIFT,
  389. SPEAR1310_PLL_CLK_MASK, 0, &_lock);
  390. clk_register_clkdev(clk, "vco2_mclk", NULL);
  391. clk = clk_register_vco_pll("vco2_clk", "pll2_clk", NULL, "vco2_mclk",
  392. 0, SPEAR1310_PLL2_CTR, SPEAR1310_PLL2_FRQ, pll_rtbl,
  393. ARRAY_SIZE(pll_rtbl), &_lock, &clk1, NULL);
  394. clk_register_clkdev(clk, "vco2_clk", NULL);
  395. clk_register_clkdev(clk1, "pll2_clk", NULL);
  396. clk = clk_register_mux(NULL, "vco3_mclk", vco_parents,
  397. ARRAY_SIZE(vco_parents), CLK_SET_RATE_NO_REPARENT,
  398. SPEAR1310_PLL_CFG, SPEAR1310_PLL3_CLK_SHIFT,
  399. SPEAR1310_PLL_CLK_MASK, 0, &_lock);
  400. clk_register_clkdev(clk, "vco3_mclk", NULL);
  401. clk = clk_register_vco_pll("vco3_clk", "pll3_clk", NULL, "vco3_mclk",
  402. 0, SPEAR1310_PLL3_CTR, SPEAR1310_PLL3_FRQ, pll_rtbl,
  403. ARRAY_SIZE(pll_rtbl), &_lock, &clk1, NULL);
  404. clk_register_clkdev(clk, "vco3_clk", NULL);
  405. clk_register_clkdev(clk1, "pll3_clk", NULL);
  406. clk = clk_register_vco_pll("vco4_clk", "pll4_clk", NULL, "osc_24m_clk",
  407. 0, SPEAR1310_PLL4_CTR, SPEAR1310_PLL4_FRQ, pll4_rtbl,
  408. ARRAY_SIZE(pll4_rtbl), &_lock, &clk1, NULL);
  409. clk_register_clkdev(clk, "vco4_clk", NULL);
  410. clk_register_clkdev(clk1, "pll4_clk", NULL);
  411. clk = clk_register_fixed_rate(NULL, "pll5_clk", "osc_24m_clk", 0,
  412. 48000000);
  413. clk_register_clkdev(clk, "pll5_clk", NULL);
  414. clk = clk_register_fixed_rate(NULL, "pll6_clk", "osc_25m_clk", 0,
  415. 25000000);
  416. clk_register_clkdev(clk, "pll6_clk", NULL);
  417. /* vco div n clocks */
  418. clk = clk_register_fixed_factor(NULL, "vco1div2_clk", "vco1_clk", 0, 1,
  419. 2);
  420. clk_register_clkdev(clk, "vco1div2_clk", NULL);
  421. clk = clk_register_fixed_factor(NULL, "vco1div4_clk", "vco1_clk", 0, 1,
  422. 4);
  423. clk_register_clkdev(clk, "vco1div4_clk", NULL);
  424. clk = clk_register_fixed_factor(NULL, "vco2div2_clk", "vco2_clk", 0, 1,
  425. 2);
  426. clk_register_clkdev(clk, "vco2div2_clk", NULL);
  427. clk = clk_register_fixed_factor(NULL, "vco3div2_clk", "vco3_clk", 0, 1,
  428. 2);
  429. clk_register_clkdev(clk, "vco3div2_clk", NULL);
  430. /* peripherals */
  431. clk_register_fixed_factor(NULL, "thermal_clk", "osc_24m_clk", 0, 1,
  432. 128);
  433. clk = clk_register_gate(NULL, "thermal_gclk", "thermal_clk", 0,
  434. SPEAR1310_PERIP2_CLK_ENB, SPEAR1310_THSENS_CLK_ENB, 0,
  435. &_lock);
  436. clk_register_clkdev(clk, NULL, "spear_thermal");
  437. /* clock derived from pll4 clk */
  438. clk = clk_register_fixed_factor(NULL, "ddr_clk", "pll4_clk", 0, 1,
  439. 1);
  440. clk_register_clkdev(clk, "ddr_clk", NULL);
  441. /* clock derived from pll1 clk */
  442. clk = clk_register_fixed_factor(NULL, "cpu_clk", "pll1_clk",
  443. CLK_SET_RATE_PARENT, 1, 2);
  444. clk_register_clkdev(clk, "cpu_clk", NULL);
  445. clk = clk_register_fixed_factor(NULL, "wdt_clk", "cpu_clk", 0, 1,
  446. 2);
  447. clk_register_clkdev(clk, NULL, "ec800620.wdt");
  448. clk = clk_register_fixed_factor(NULL, "smp_twd_clk", "cpu_clk", 0, 1,
  449. 2);
  450. clk_register_clkdev(clk, NULL, "smp_twd");
  451. clk = clk_register_fixed_factor(NULL, "ahb_clk", "pll1_clk", 0, 1,
  452. 6);
  453. clk_register_clkdev(clk, "ahb_clk", NULL);
  454. clk = clk_register_fixed_factor(NULL, "apb_clk", "pll1_clk", 0, 1,
  455. 12);
  456. clk_register_clkdev(clk, "apb_clk", NULL);
  457. /* gpt clocks */
  458. clk = clk_register_mux(NULL, "gpt0_mclk", gpt_parents,
  459. ARRAY_SIZE(gpt_parents), CLK_SET_RATE_NO_REPARENT,
  460. SPEAR1310_PERIP_CLK_CFG, SPEAR1310_GPT0_CLK_SHIFT,
  461. SPEAR1310_GPT_CLK_MASK, 0, &_lock);
  462. clk_register_clkdev(clk, "gpt0_mclk", NULL);
  463. clk = clk_register_gate(NULL, "gpt0_clk", "gpt0_mclk", 0,
  464. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_GPT0_CLK_ENB, 0,
  465. &_lock);
  466. clk_register_clkdev(clk, NULL, "gpt0");
  467. clk = clk_register_mux(NULL, "gpt1_mclk", gpt_parents,
  468. ARRAY_SIZE(gpt_parents), CLK_SET_RATE_NO_REPARENT,
  469. SPEAR1310_PERIP_CLK_CFG, SPEAR1310_GPT1_CLK_SHIFT,
  470. SPEAR1310_GPT_CLK_MASK, 0, &_lock);
  471. clk_register_clkdev(clk, "gpt1_mclk", NULL);
  472. clk = clk_register_gate(NULL, "gpt1_clk", "gpt1_mclk", 0,
  473. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_GPT1_CLK_ENB, 0,
  474. &_lock);
  475. clk_register_clkdev(clk, NULL, "gpt1");
  476. clk = clk_register_mux(NULL, "gpt2_mclk", gpt_parents,
  477. ARRAY_SIZE(gpt_parents), CLK_SET_RATE_NO_REPARENT,
  478. SPEAR1310_PERIP_CLK_CFG, SPEAR1310_GPT2_CLK_SHIFT,
  479. SPEAR1310_GPT_CLK_MASK, 0, &_lock);
  480. clk_register_clkdev(clk, "gpt2_mclk", NULL);
  481. clk = clk_register_gate(NULL, "gpt2_clk", "gpt2_mclk", 0,
  482. SPEAR1310_PERIP2_CLK_ENB, SPEAR1310_GPT2_CLK_ENB, 0,
  483. &_lock);
  484. clk_register_clkdev(clk, NULL, "gpt2");
  485. clk = clk_register_mux(NULL, "gpt3_mclk", gpt_parents,
  486. ARRAY_SIZE(gpt_parents), CLK_SET_RATE_NO_REPARENT,
  487. SPEAR1310_PERIP_CLK_CFG, SPEAR1310_GPT3_CLK_SHIFT,
  488. SPEAR1310_GPT_CLK_MASK, 0, &_lock);
  489. clk_register_clkdev(clk, "gpt3_mclk", NULL);
  490. clk = clk_register_gate(NULL, "gpt3_clk", "gpt3_mclk", 0,
  491. SPEAR1310_PERIP2_CLK_ENB, SPEAR1310_GPT3_CLK_ENB, 0,
  492. &_lock);
  493. clk_register_clkdev(clk, NULL, "gpt3");
  494. /* others */
  495. clk = clk_register_aux("uart_syn_clk", "uart_syn_gclk", "vco1div2_clk",
  496. 0, SPEAR1310_UART_CLK_SYNT, NULL, aux_rtbl,
  497. ARRAY_SIZE(aux_rtbl), &_lock, &clk1);
  498. clk_register_clkdev(clk, "uart_syn_clk", NULL);
  499. clk_register_clkdev(clk1, "uart_syn_gclk", NULL);
  500. clk = clk_register_mux(NULL, "uart0_mclk", uart0_parents,
  501. ARRAY_SIZE(uart0_parents),
  502. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  503. SPEAR1310_PERIP_CLK_CFG, SPEAR1310_UART_CLK_SHIFT,
  504. SPEAR1310_UART_CLK_MASK, 0, &_lock);
  505. clk_register_clkdev(clk, "uart0_mclk", NULL);
  506. clk = clk_register_gate(NULL, "uart0_clk", "uart0_mclk",
  507. CLK_SET_RATE_PARENT, SPEAR1310_PERIP1_CLK_ENB,
  508. SPEAR1310_UART_CLK_ENB, 0, &_lock);
  509. clk_register_clkdev(clk, NULL, "e0000000.serial");
  510. clk = clk_register_aux("sdhci_syn_clk", "sdhci_syn_gclk",
  511. "vco1div2_clk", 0, SPEAR1310_SDHCI_CLK_SYNT, NULL,
  512. aux_rtbl, ARRAY_SIZE(aux_rtbl), &_lock, &clk1);
  513. clk_register_clkdev(clk, "sdhci_syn_clk", NULL);
  514. clk_register_clkdev(clk1, "sdhci_syn_gclk", NULL);
  515. clk = clk_register_gate(NULL, "sdhci_clk", "sdhci_syn_gclk",
  516. CLK_SET_RATE_PARENT, SPEAR1310_PERIP1_CLK_ENB,
  517. SPEAR1310_SDHCI_CLK_ENB, 0, &_lock);
  518. clk_register_clkdev(clk, NULL, "b3000000.sdhci");
  519. clk = clk_register_aux("cfxd_syn_clk", "cfxd_syn_gclk", "vco1div2_clk",
  520. 0, SPEAR1310_CFXD_CLK_SYNT, NULL, aux_rtbl,
  521. ARRAY_SIZE(aux_rtbl), &_lock, &clk1);
  522. clk_register_clkdev(clk, "cfxd_syn_clk", NULL);
  523. clk_register_clkdev(clk1, "cfxd_syn_gclk", NULL);
  524. clk = clk_register_gate(NULL, "cfxd_clk", "cfxd_syn_gclk",
  525. CLK_SET_RATE_PARENT, SPEAR1310_PERIP1_CLK_ENB,
  526. SPEAR1310_CFXD_CLK_ENB, 0, &_lock);
  527. clk_register_clkdev(clk, NULL, "b2800000.cf");
  528. clk_register_clkdev(clk, NULL, "arasan_xd");
  529. clk = clk_register_aux("c3_syn_clk", "c3_syn_gclk", "vco1div2_clk",
  530. 0, SPEAR1310_C3_CLK_SYNT, NULL, aux_rtbl,
  531. ARRAY_SIZE(aux_rtbl), &_lock, &clk1);
  532. clk_register_clkdev(clk, "c3_syn_clk", NULL);
  533. clk_register_clkdev(clk1, "c3_syn_gclk", NULL);
  534. clk = clk_register_mux(NULL, "c3_mclk", c3_parents,
  535. ARRAY_SIZE(c3_parents),
  536. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  537. SPEAR1310_PERIP_CLK_CFG, SPEAR1310_C3_CLK_SHIFT,
  538. SPEAR1310_C3_CLK_MASK, 0, &_lock);
  539. clk_register_clkdev(clk, "c3_mclk", NULL);
  540. clk = clk_register_gate(NULL, "c3_clk", "c3_mclk", 0,
  541. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_C3_CLK_ENB, 0,
  542. &_lock);
  543. clk_register_clkdev(clk, NULL, "c3");
  544. /* gmac */
  545. clk = clk_register_mux(NULL, "phy_input_mclk", gmac_phy_input_parents,
  546. ARRAY_SIZE(gmac_phy_input_parents),
  547. CLK_SET_RATE_NO_REPARENT, SPEAR1310_GMAC_CLK_CFG,
  548. SPEAR1310_GMAC_PHY_INPUT_CLK_SHIFT,
  549. SPEAR1310_GMAC_PHY_INPUT_CLK_MASK, 0, &_lock);
  550. clk_register_clkdev(clk, "phy_input_mclk", NULL);
  551. clk = clk_register_aux("phy_syn_clk", "phy_syn_gclk", "phy_input_mclk",
  552. 0, SPEAR1310_GMAC_CLK_SYNT, NULL, gmac_rtbl,
  553. ARRAY_SIZE(gmac_rtbl), &_lock, &clk1);
  554. clk_register_clkdev(clk, "phy_syn_clk", NULL);
  555. clk_register_clkdev(clk1, "phy_syn_gclk", NULL);
  556. clk = clk_register_mux(NULL, "phy_mclk", gmac_phy_parents,
  557. ARRAY_SIZE(gmac_phy_parents), CLK_SET_RATE_NO_REPARENT,
  558. SPEAR1310_PERIP_CLK_CFG, SPEAR1310_GMAC_PHY_CLK_SHIFT,
  559. SPEAR1310_GMAC_PHY_CLK_MASK, 0, &_lock);
  560. clk_register_clkdev(clk, "stmmacphy.0", NULL);
  561. /* clcd */
  562. clk = clk_register_mux(NULL, "clcd_syn_mclk", clcd_synth_parents,
  563. ARRAY_SIZE(clcd_synth_parents),
  564. CLK_SET_RATE_NO_REPARENT, SPEAR1310_CLCD_CLK_SYNT,
  565. SPEAR1310_CLCD_SYNT_CLK_SHIFT,
  566. SPEAR1310_CLCD_SYNT_CLK_MASK, 0, &_lock);
  567. clk_register_clkdev(clk, "clcd_syn_mclk", NULL);
  568. clk = clk_register_frac("clcd_syn_clk", "clcd_syn_mclk", 0,
  569. SPEAR1310_CLCD_CLK_SYNT, clcd_rtbl,
  570. ARRAY_SIZE(clcd_rtbl), &_lock);
  571. clk_register_clkdev(clk, "clcd_syn_clk", NULL);
  572. clk = clk_register_mux(NULL, "clcd_pixel_mclk", clcd_pixel_parents,
  573. ARRAY_SIZE(clcd_pixel_parents),
  574. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  575. SPEAR1310_PERIP_CLK_CFG, SPEAR1310_CLCD_CLK_SHIFT,
  576. SPEAR1310_CLCD_CLK_MASK, 0, &_lock);
  577. clk_register_clkdev(clk, "clcd_pixel_mclk", NULL);
  578. clk = clk_register_gate(NULL, "clcd_clk", "clcd_pixel_mclk", 0,
  579. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_CLCD_CLK_ENB, 0,
  580. &_lock);
  581. clk_register_clkdev(clk, NULL, "e1000000.clcd");
  582. /* i2s */
  583. clk = clk_register_mux(NULL, "i2s_src_mclk", i2s_src_parents,
  584. ARRAY_SIZE(i2s_src_parents), CLK_SET_RATE_NO_REPARENT,
  585. SPEAR1310_I2S_CLK_CFG, SPEAR1310_I2S_SRC_CLK_SHIFT,
  586. SPEAR1310_I2S_SRC_CLK_MASK, 0, &_lock);
  587. clk_register_clkdev(clk, "i2s_src_mclk", NULL);
  588. clk = clk_register_aux("i2s_prs1_clk", NULL, "i2s_src_mclk", 0,
  589. SPEAR1310_I2S_CLK_CFG, &i2s_prs1_masks, i2s_prs1_rtbl,
  590. ARRAY_SIZE(i2s_prs1_rtbl), &_lock, NULL);
  591. clk_register_clkdev(clk, "i2s_prs1_clk", NULL);
  592. clk = clk_register_mux(NULL, "i2s_ref_mclk", i2s_ref_parents,
  593. ARRAY_SIZE(i2s_ref_parents),
  594. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  595. SPEAR1310_I2S_CLK_CFG, SPEAR1310_I2S_REF_SHIFT,
  596. SPEAR1310_I2S_REF_SEL_MASK, 0, &_lock);
  597. clk_register_clkdev(clk, "i2s_ref_mclk", NULL);
  598. clk = clk_register_gate(NULL, "i2s_ref_pad_clk", "i2s_ref_mclk", 0,
  599. SPEAR1310_PERIP2_CLK_ENB, SPEAR1310_I2S_REF_PAD_CLK_ENB,
  600. 0, &_lock);
  601. clk_register_clkdev(clk, "i2s_ref_pad_clk", NULL);
  602. clk = clk_register_aux("i2s_sclk_clk", "i2s_sclk_gclk",
  603. "i2s_ref_mclk", 0, SPEAR1310_I2S_CLK_CFG,
  604. &i2s_sclk_masks, i2s_sclk_rtbl,
  605. ARRAY_SIZE(i2s_sclk_rtbl), &_lock, &clk1);
  606. clk_register_clkdev(clk, "i2s_sclk_clk", NULL);
  607. clk_register_clkdev(clk1, "i2s_sclk_gclk", NULL);
  608. /* clock derived from ahb clk */
  609. clk = clk_register_gate(NULL, "i2c0_clk", "ahb_clk", 0,
  610. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_I2C0_CLK_ENB, 0,
  611. &_lock);
  612. clk_register_clkdev(clk, NULL, "e0280000.i2c");
  613. clk = clk_register_gate(NULL, "dma_clk", "ahb_clk", 0,
  614. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_DMA_CLK_ENB, 0,
  615. &_lock);
  616. clk_register_clkdev(clk, NULL, "ea800000.dma");
  617. clk_register_clkdev(clk, NULL, "eb000000.dma");
  618. clk = clk_register_gate(NULL, "jpeg_clk", "ahb_clk", 0,
  619. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_JPEG_CLK_ENB, 0,
  620. &_lock);
  621. clk_register_clkdev(clk, NULL, "b2000000.jpeg");
  622. clk = clk_register_gate(NULL, "gmac_clk", "ahb_clk", 0,
  623. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_GMAC_CLK_ENB, 0,
  624. &_lock);
  625. clk_register_clkdev(clk, NULL, "e2000000.eth");
  626. clk = clk_register_gate(NULL, "fsmc_clk", "ahb_clk", 0,
  627. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_FSMC_CLK_ENB, 0,
  628. &_lock);
  629. clk_register_clkdev(clk, NULL, "b0000000.flash");
  630. clk = clk_register_gate(NULL, "smi_clk", "ahb_clk", 0,
  631. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_SMI_CLK_ENB, 0,
  632. &_lock);
  633. clk_register_clkdev(clk, NULL, "ea000000.flash");
  634. clk = clk_register_gate(NULL, "usbh0_clk", "ahb_clk", 0,
  635. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_UHC0_CLK_ENB, 0,
  636. &_lock);
  637. clk_register_clkdev(clk, NULL, "e4000000.ohci");
  638. clk_register_clkdev(clk, NULL, "e4800000.ehci");
  639. clk = clk_register_gate(NULL, "usbh1_clk", "ahb_clk", 0,
  640. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_UHC1_CLK_ENB, 0,
  641. &_lock);
  642. clk_register_clkdev(clk, NULL, "e5000000.ohci");
  643. clk_register_clkdev(clk, NULL, "e5800000.ehci");
  644. clk = clk_register_gate(NULL, "uoc_clk", "ahb_clk", 0,
  645. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_UOC_CLK_ENB, 0,
  646. &_lock);
  647. clk_register_clkdev(clk, NULL, "e3800000.otg");
  648. clk = clk_register_gate(NULL, "pcie_sata_0_clk", "ahb_clk", 0,
  649. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_PCIE_SATA_0_CLK_ENB,
  650. 0, &_lock);
  651. clk_register_clkdev(clk, NULL, "b1000000.pcie");
  652. clk_register_clkdev(clk, NULL, "b1000000.ahci");
  653. clk = clk_register_gate(NULL, "pcie_sata_1_clk", "ahb_clk", 0,
  654. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_PCIE_SATA_1_CLK_ENB,
  655. 0, &_lock);
  656. clk_register_clkdev(clk, NULL, "b1800000.pcie");
  657. clk_register_clkdev(clk, NULL, "b1800000.ahci");
  658. clk = clk_register_gate(NULL, "pcie_sata_2_clk", "ahb_clk", 0,
  659. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_PCIE_SATA_2_CLK_ENB,
  660. 0, &_lock);
  661. clk_register_clkdev(clk, NULL, "b4000000.pcie");
  662. clk_register_clkdev(clk, NULL, "b4000000.ahci");
  663. clk = clk_register_gate(NULL, "sysram0_clk", "ahb_clk", 0,
  664. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_SYSRAM0_CLK_ENB, 0,
  665. &_lock);
  666. clk_register_clkdev(clk, "sysram0_clk", NULL);
  667. clk = clk_register_gate(NULL, "sysram1_clk", "ahb_clk", 0,
  668. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_SYSRAM1_CLK_ENB, 0,
  669. &_lock);
  670. clk_register_clkdev(clk, "sysram1_clk", NULL);
  671. clk = clk_register_aux("adc_syn_clk", "adc_syn_gclk", "ahb_clk",
  672. 0, SPEAR1310_ADC_CLK_SYNT, NULL, adc_rtbl,
  673. ARRAY_SIZE(adc_rtbl), &_lock, &clk1);
  674. clk_register_clkdev(clk, "adc_syn_clk", NULL);
  675. clk_register_clkdev(clk1, "adc_syn_gclk", NULL);
  676. clk = clk_register_gate(NULL, "adc_clk", "adc_syn_gclk",
  677. CLK_SET_RATE_PARENT, SPEAR1310_PERIP1_CLK_ENB,
  678. SPEAR1310_ADC_CLK_ENB, 0, &_lock);
  679. clk_register_clkdev(clk, NULL, "e0080000.adc");
  680. /* clock derived from apb clk */
  681. clk = clk_register_gate(NULL, "ssp0_clk", "apb_clk", 0,
  682. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_SSP_CLK_ENB, 0,
  683. &_lock);
  684. clk_register_clkdev(clk, NULL, "e0100000.spi");
  685. clk = clk_register_gate(NULL, "gpio0_clk", "apb_clk", 0,
  686. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_GPIO0_CLK_ENB, 0,
  687. &_lock);
  688. clk_register_clkdev(clk, NULL, "e0600000.gpio");
  689. clk = clk_register_gate(NULL, "gpio1_clk", "apb_clk", 0,
  690. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_GPIO1_CLK_ENB, 0,
  691. &_lock);
  692. clk_register_clkdev(clk, NULL, "e0680000.gpio");
  693. clk = clk_register_gate(NULL, "i2s0_clk", "apb_clk", 0,
  694. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_I2S0_CLK_ENB, 0,
  695. &_lock);
  696. clk_register_clkdev(clk, NULL, "e0180000.i2s");
  697. clk = clk_register_gate(NULL, "i2s1_clk", "apb_clk", 0,
  698. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_I2S1_CLK_ENB, 0,
  699. &_lock);
  700. clk_register_clkdev(clk, NULL, "e0200000.i2s");
  701. clk = clk_register_gate(NULL, "kbd_clk", "apb_clk", 0,
  702. SPEAR1310_PERIP2_CLK_ENB, SPEAR1310_KBD_CLK_ENB, 0,
  703. &_lock);
  704. clk_register_clkdev(clk, NULL, "e0300000.kbd");
  705. /* RAS clks */
  706. clk = clk_register_mux(NULL, "gen_syn0_1_mclk", gen_synth0_1_parents,
  707. ARRAY_SIZE(gen_synth0_1_parents),
  708. CLK_SET_RATE_NO_REPARENT, SPEAR1310_PLL_CFG,
  709. SPEAR1310_RAS_SYNT0_1_CLK_SHIFT,
  710. SPEAR1310_RAS_SYNT_CLK_MASK, 0, &_lock);
  711. clk_register_clkdev(clk, "gen_syn0_1_clk", NULL);
  712. clk = clk_register_mux(NULL, "gen_syn2_3_mclk", gen_synth2_3_parents,
  713. ARRAY_SIZE(gen_synth2_3_parents),
  714. CLK_SET_RATE_NO_REPARENT, SPEAR1310_PLL_CFG,
  715. SPEAR1310_RAS_SYNT2_3_CLK_SHIFT,
  716. SPEAR1310_RAS_SYNT_CLK_MASK, 0, &_lock);
  717. clk_register_clkdev(clk, "gen_syn2_3_clk", NULL);
  718. clk = clk_register_frac("gen_syn0_clk", "gen_syn0_1_clk", 0,
  719. SPEAR1310_RAS_CLK_SYNT0, gen_rtbl, ARRAY_SIZE(gen_rtbl),
  720. &_lock);
  721. clk_register_clkdev(clk, "gen_syn0_clk", NULL);
  722. clk = clk_register_frac("gen_syn1_clk", "gen_syn0_1_clk", 0,
  723. SPEAR1310_RAS_CLK_SYNT1, gen_rtbl, ARRAY_SIZE(gen_rtbl),
  724. &_lock);
  725. clk_register_clkdev(clk, "gen_syn1_clk", NULL);
  726. clk = clk_register_frac("gen_syn2_clk", "gen_syn2_3_clk", 0,
  727. SPEAR1310_RAS_CLK_SYNT2, gen_rtbl, ARRAY_SIZE(gen_rtbl),
  728. &_lock);
  729. clk_register_clkdev(clk, "gen_syn2_clk", NULL);
  730. clk = clk_register_frac("gen_syn3_clk", "gen_syn2_3_clk", 0,
  731. SPEAR1310_RAS_CLK_SYNT3, gen_rtbl, ARRAY_SIZE(gen_rtbl),
  732. &_lock);
  733. clk_register_clkdev(clk, "gen_syn3_clk", NULL);
  734. clk = clk_register_gate(NULL, "ras_osc_24m_clk", "osc_24m_clk", 0,
  735. SPEAR1310_RAS_CLK_ENB, SPEAR1310_OSC_24M_CLK_ENB, 0,
  736. &_lock);
  737. clk_register_clkdev(clk, "ras_osc_24m_clk", NULL);
  738. clk = clk_register_gate(NULL, "ras_osc_25m_clk", "osc_25m_clk", 0,
  739. SPEAR1310_RAS_CLK_ENB, SPEAR1310_OSC_25M_CLK_ENB, 0,
  740. &_lock);
  741. clk_register_clkdev(clk, "ras_osc_25m_clk", NULL);
  742. clk = clk_register_gate(NULL, "ras_osc_32k_clk", "osc_32k_clk", 0,
  743. SPEAR1310_RAS_CLK_ENB, SPEAR1310_OSC_32K_CLK_ENB, 0,
  744. &_lock);
  745. clk_register_clkdev(clk, "ras_osc_32k_clk", NULL);
  746. clk = clk_register_gate(NULL, "ras_pll2_clk", "pll2_clk", 0,
  747. SPEAR1310_RAS_CLK_ENB, SPEAR1310_PLL2_CLK_ENB, 0,
  748. &_lock);
  749. clk_register_clkdev(clk, "ras_pll2_clk", NULL);
  750. clk = clk_register_gate(NULL, "ras_pll3_clk", "pll3_clk", 0,
  751. SPEAR1310_RAS_CLK_ENB, SPEAR1310_PLL3_CLK_ENB, 0,
  752. &_lock);
  753. clk_register_clkdev(clk, "ras_pll3_clk", NULL);
  754. clk = clk_register_gate(NULL, "ras_tx125_clk", "gmii_pad_clk", 0,
  755. SPEAR1310_RAS_CLK_ENB, SPEAR1310_C125M_PAD_CLK_ENB, 0,
  756. &_lock);
  757. clk_register_clkdev(clk, "ras_tx125_clk", NULL);
  758. clk = clk_register_fixed_rate(NULL, "ras_30m_fixed_clk", "pll5_clk", 0,
  759. 30000000);
  760. clk = clk_register_gate(NULL, "ras_30m_clk", "ras_30m_fixed_clk", 0,
  761. SPEAR1310_RAS_CLK_ENB, SPEAR1310_C30M_CLK_ENB, 0,
  762. &_lock);
  763. clk_register_clkdev(clk, "ras_30m_clk", NULL);
  764. clk = clk_register_fixed_rate(NULL, "ras_48m_fixed_clk", "pll5_clk", 0,
  765. 48000000);
  766. clk = clk_register_gate(NULL, "ras_48m_clk", "ras_48m_fixed_clk", 0,
  767. SPEAR1310_RAS_CLK_ENB, SPEAR1310_C48M_CLK_ENB, 0,
  768. &_lock);
  769. clk_register_clkdev(clk, "ras_48m_clk", NULL);
  770. clk = clk_register_gate(NULL, "ras_ahb_clk", "ahb_clk", 0,
  771. SPEAR1310_RAS_CLK_ENB, SPEAR1310_ACLK_CLK_ENB, 0,
  772. &_lock);
  773. clk_register_clkdev(clk, "ras_ahb_clk", NULL);
  774. clk = clk_register_gate(NULL, "ras_apb_clk", "apb_clk", 0,
  775. SPEAR1310_RAS_CLK_ENB, SPEAR1310_PCLK_CLK_ENB, 0,
  776. &_lock);
  777. clk_register_clkdev(clk, "ras_apb_clk", NULL);
  778. clk = clk_register_fixed_rate(NULL, "ras_plclk0_clk", NULL, 0,
  779. 50000000);
  780. clk = clk_register_fixed_rate(NULL, "ras_tx50_clk", NULL, 0, 50000000);
  781. clk = clk_register_gate(NULL, "can0_clk", "apb_clk", 0,
  782. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_CAN0_CLK_ENB, 0,
  783. &_lock);
  784. clk_register_clkdev(clk, NULL, "c_can_platform.0");
  785. clk = clk_register_gate(NULL, "can1_clk", "apb_clk", 0,
  786. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_CAN1_CLK_ENB, 0,
  787. &_lock);
  788. clk_register_clkdev(clk, NULL, "c_can_platform.1");
  789. clk = clk_register_gate(NULL, "ras_smii0_clk", "ras_ahb_clk", 0,
  790. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_MII0_CLK_ENB, 0,
  791. &_lock);
  792. clk_register_clkdev(clk, NULL, "5c400000.eth");
  793. clk = clk_register_gate(NULL, "ras_smii1_clk", "ras_ahb_clk", 0,
  794. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_MII1_CLK_ENB, 0,
  795. &_lock);
  796. clk_register_clkdev(clk, NULL, "5c500000.eth");
  797. clk = clk_register_gate(NULL, "ras_smii2_clk", "ras_ahb_clk", 0,
  798. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_MII2_CLK_ENB, 0,
  799. &_lock);
  800. clk_register_clkdev(clk, NULL, "5c600000.eth");
  801. clk = clk_register_gate(NULL, "ras_rgmii_clk", "ras_ahb_clk", 0,
  802. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_GMII_CLK_ENB, 0,
  803. &_lock);
  804. clk_register_clkdev(clk, NULL, "5c700000.eth");
  805. clk = clk_register_mux(NULL, "smii_rgmii_phy_mclk",
  806. smii_rgmii_phy_parents,
  807. ARRAY_SIZE(smii_rgmii_phy_parents),
  808. CLK_SET_RATE_NO_REPARENT, SPEAR1310_RAS_CTRL_REG1,
  809. SPEAR1310_SMII_RGMII_PHY_CLK_SHIFT,
  810. SPEAR1310_PHY_CLK_MASK, 0, &_lock);
  811. clk_register_clkdev(clk, "stmmacphy.1", NULL);
  812. clk_register_clkdev(clk, "stmmacphy.2", NULL);
  813. clk_register_clkdev(clk, "stmmacphy.4", NULL);
  814. clk = clk_register_mux(NULL, "rmii_phy_mclk", rmii_phy_parents,
  815. ARRAY_SIZE(rmii_phy_parents), CLK_SET_RATE_NO_REPARENT,
  816. SPEAR1310_RAS_CTRL_REG1, SPEAR1310_RMII_PHY_CLK_SHIFT,
  817. SPEAR1310_PHY_CLK_MASK, 0, &_lock);
  818. clk_register_clkdev(clk, "stmmacphy.3", NULL);
  819. clk = clk_register_mux(NULL, "uart1_mclk", uart_parents,
  820. ARRAY_SIZE(uart_parents), CLK_SET_RATE_NO_REPARENT,
  821. SPEAR1310_RAS_CTRL_REG0, SPEAR1310_UART1_CLK_SHIFT,
  822. SPEAR1310_RAS_UART_CLK_MASK, 0, &_lock);
  823. clk_register_clkdev(clk, "uart1_mclk", NULL);
  824. clk = clk_register_gate(NULL, "uart1_clk", "uart1_mclk", 0,
  825. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_UART1_CLK_ENB, 0,
  826. &_lock);
  827. clk_register_clkdev(clk, NULL, "5c800000.serial");
  828. clk = clk_register_mux(NULL, "uart2_mclk", uart_parents,
  829. ARRAY_SIZE(uart_parents), CLK_SET_RATE_NO_REPARENT,
  830. SPEAR1310_RAS_CTRL_REG0, SPEAR1310_UART2_CLK_SHIFT,
  831. SPEAR1310_RAS_UART_CLK_MASK, 0, &_lock);
  832. clk_register_clkdev(clk, "uart2_mclk", NULL);
  833. clk = clk_register_gate(NULL, "uart2_clk", "uart2_mclk", 0,
  834. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_UART2_CLK_ENB, 0,
  835. &_lock);
  836. clk_register_clkdev(clk, NULL, "5c900000.serial");
  837. clk = clk_register_mux(NULL, "uart3_mclk", uart_parents,
  838. ARRAY_SIZE(uart_parents), CLK_SET_RATE_NO_REPARENT,
  839. SPEAR1310_RAS_CTRL_REG0, SPEAR1310_UART3_CLK_SHIFT,
  840. SPEAR1310_RAS_UART_CLK_MASK, 0, &_lock);
  841. clk_register_clkdev(clk, "uart3_mclk", NULL);
  842. clk = clk_register_gate(NULL, "uart3_clk", "uart3_mclk", 0,
  843. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_UART3_CLK_ENB, 0,
  844. &_lock);
  845. clk_register_clkdev(clk, NULL, "5ca00000.serial");
  846. clk = clk_register_mux(NULL, "uart4_mclk", uart_parents,
  847. ARRAY_SIZE(uart_parents), CLK_SET_RATE_NO_REPARENT,
  848. SPEAR1310_RAS_CTRL_REG0, SPEAR1310_UART4_CLK_SHIFT,
  849. SPEAR1310_RAS_UART_CLK_MASK, 0, &_lock);
  850. clk_register_clkdev(clk, "uart4_mclk", NULL);
  851. clk = clk_register_gate(NULL, "uart4_clk", "uart4_mclk", 0,
  852. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_UART4_CLK_ENB, 0,
  853. &_lock);
  854. clk_register_clkdev(clk, NULL, "5cb00000.serial");
  855. clk = clk_register_mux(NULL, "uart5_mclk", uart_parents,
  856. ARRAY_SIZE(uart_parents), CLK_SET_RATE_NO_REPARENT,
  857. SPEAR1310_RAS_CTRL_REG0, SPEAR1310_UART5_CLK_SHIFT,
  858. SPEAR1310_RAS_UART_CLK_MASK, 0, &_lock);
  859. clk_register_clkdev(clk, "uart5_mclk", NULL);
  860. clk = clk_register_gate(NULL, "uart5_clk", "uart5_mclk", 0,
  861. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_UART5_CLK_ENB, 0,
  862. &_lock);
  863. clk_register_clkdev(clk, NULL, "5cc00000.serial");
  864. clk = clk_register_mux(NULL, "i2c1_mclk", i2c_parents,
  865. ARRAY_SIZE(i2c_parents), CLK_SET_RATE_NO_REPARENT,
  866. SPEAR1310_RAS_CTRL_REG0, SPEAR1310_I2C1_CLK_SHIFT,
  867. SPEAR1310_I2C_CLK_MASK, 0, &_lock);
  868. clk_register_clkdev(clk, "i2c1_mclk", NULL);
  869. clk = clk_register_gate(NULL, "i2c1_clk", "i2c1_mclk", 0,
  870. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_I2C1_CLK_ENB, 0,
  871. &_lock);
  872. clk_register_clkdev(clk, NULL, "5cd00000.i2c");
  873. clk = clk_register_mux(NULL, "i2c2_mclk", i2c_parents,
  874. ARRAY_SIZE(i2c_parents), CLK_SET_RATE_NO_REPARENT,
  875. SPEAR1310_RAS_CTRL_REG0, SPEAR1310_I2C2_CLK_SHIFT,
  876. SPEAR1310_I2C_CLK_MASK, 0, &_lock);
  877. clk_register_clkdev(clk, "i2c2_mclk", NULL);
  878. clk = clk_register_gate(NULL, "i2c2_clk", "i2c2_mclk", 0,
  879. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_I2C2_CLK_ENB, 0,
  880. &_lock);
  881. clk_register_clkdev(clk, NULL, "5ce00000.i2c");
  882. clk = clk_register_mux(NULL, "i2c3_mclk", i2c_parents,
  883. ARRAY_SIZE(i2c_parents), CLK_SET_RATE_NO_REPARENT,
  884. SPEAR1310_RAS_CTRL_REG0, SPEAR1310_I2C3_CLK_SHIFT,
  885. SPEAR1310_I2C_CLK_MASK, 0, &_lock);
  886. clk_register_clkdev(clk, "i2c3_mclk", NULL);
  887. clk = clk_register_gate(NULL, "i2c3_clk", "i2c3_mclk", 0,
  888. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_I2C3_CLK_ENB, 0,
  889. &_lock);
  890. clk_register_clkdev(clk, NULL, "5cf00000.i2c");
  891. clk = clk_register_mux(NULL, "i2c4_mclk", i2c_parents,
  892. ARRAY_SIZE(i2c_parents), CLK_SET_RATE_NO_REPARENT,
  893. SPEAR1310_RAS_CTRL_REG0, SPEAR1310_I2C4_CLK_SHIFT,
  894. SPEAR1310_I2C_CLK_MASK, 0, &_lock);
  895. clk_register_clkdev(clk, "i2c4_mclk", NULL);
  896. clk = clk_register_gate(NULL, "i2c4_clk", "i2c4_mclk", 0,
  897. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_I2C4_CLK_ENB, 0,
  898. &_lock);
  899. clk_register_clkdev(clk, NULL, "5d000000.i2c");
  900. clk = clk_register_mux(NULL, "i2c5_mclk", i2c_parents,
  901. ARRAY_SIZE(i2c_parents), CLK_SET_RATE_NO_REPARENT,
  902. SPEAR1310_RAS_CTRL_REG0, SPEAR1310_I2C5_CLK_SHIFT,
  903. SPEAR1310_I2C_CLK_MASK, 0, &_lock);
  904. clk_register_clkdev(clk, "i2c5_mclk", NULL);
  905. clk = clk_register_gate(NULL, "i2c5_clk", "i2c5_mclk", 0,
  906. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_I2C5_CLK_ENB, 0,
  907. &_lock);
  908. clk_register_clkdev(clk, NULL, "5d100000.i2c");
  909. clk = clk_register_mux(NULL, "i2c6_mclk", i2c_parents,
  910. ARRAY_SIZE(i2c_parents), CLK_SET_RATE_NO_REPARENT,
  911. SPEAR1310_RAS_CTRL_REG0, SPEAR1310_I2C6_CLK_SHIFT,
  912. SPEAR1310_I2C_CLK_MASK, 0, &_lock);
  913. clk_register_clkdev(clk, "i2c6_mclk", NULL);
  914. clk = clk_register_gate(NULL, "i2c6_clk", "i2c6_mclk", 0,
  915. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_I2C6_CLK_ENB, 0,
  916. &_lock);
  917. clk_register_clkdev(clk, NULL, "5d200000.i2c");
  918. clk = clk_register_mux(NULL, "i2c7_mclk", i2c_parents,
  919. ARRAY_SIZE(i2c_parents), CLK_SET_RATE_NO_REPARENT,
  920. SPEAR1310_RAS_CTRL_REG0, SPEAR1310_I2C7_CLK_SHIFT,
  921. SPEAR1310_I2C_CLK_MASK, 0, &_lock);
  922. clk_register_clkdev(clk, "i2c7_mclk", NULL);
  923. clk = clk_register_gate(NULL, "i2c7_clk", "i2c7_mclk", 0,
  924. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_I2C7_CLK_ENB, 0,
  925. &_lock);
  926. clk_register_clkdev(clk, NULL, "5d300000.i2c");
  927. clk = clk_register_mux(NULL, "ssp1_mclk", ssp1_parents,
  928. ARRAY_SIZE(ssp1_parents), CLK_SET_RATE_NO_REPARENT,
  929. SPEAR1310_RAS_CTRL_REG0, SPEAR1310_SSP1_CLK_SHIFT,
  930. SPEAR1310_SSP1_CLK_MASK, 0, &_lock);
  931. clk_register_clkdev(clk, "ssp1_mclk", NULL);
  932. clk = clk_register_gate(NULL, "ssp1_clk", "ssp1_mclk", 0,
  933. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_SSP1_CLK_ENB, 0,
  934. &_lock);
  935. clk_register_clkdev(clk, NULL, "5d400000.spi");
  936. clk = clk_register_mux(NULL, "pci_mclk", pci_parents,
  937. ARRAY_SIZE(pci_parents), CLK_SET_RATE_NO_REPARENT,
  938. SPEAR1310_RAS_CTRL_REG0, SPEAR1310_PCI_CLK_SHIFT,
  939. SPEAR1310_PCI_CLK_MASK, 0, &_lock);
  940. clk_register_clkdev(clk, "pci_mclk", NULL);
  941. clk = clk_register_gate(NULL, "pci_clk", "pci_mclk", 0,
  942. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_PCI_CLK_ENB, 0,
  943. &_lock);
  944. clk_register_clkdev(clk, NULL, "pci");
  945. clk = clk_register_mux(NULL, "tdm1_mclk", tdm_parents,
  946. ARRAY_SIZE(tdm_parents), CLK_SET_RATE_NO_REPARENT,
  947. SPEAR1310_RAS_CTRL_REG0, SPEAR1310_TDM1_CLK_SHIFT,
  948. SPEAR1310_TDM_CLK_MASK, 0, &_lock);
  949. clk_register_clkdev(clk, "tdm1_mclk", NULL);
  950. clk = clk_register_gate(NULL, "tdm1_clk", "tdm1_mclk", 0,
  951. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_TDM1_CLK_ENB, 0,
  952. &_lock);
  953. clk_register_clkdev(clk, NULL, "tdm_hdlc.0");
  954. clk = clk_register_mux(NULL, "tdm2_mclk", tdm_parents,
  955. ARRAY_SIZE(tdm_parents), CLK_SET_RATE_NO_REPARENT,
  956. SPEAR1310_RAS_CTRL_REG0, SPEAR1310_TDM2_CLK_SHIFT,
  957. SPEAR1310_TDM_CLK_MASK, 0, &_lock);
  958. clk_register_clkdev(clk, "tdm2_mclk", NULL);
  959. clk = clk_register_gate(NULL, "tdm2_clk", "tdm2_mclk", 0,
  960. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_TDM2_CLK_ENB, 0,
  961. &_lock);
  962. clk_register_clkdev(clk, NULL, "tdm_hdlc.1");
  963. }