clk-s3c2410-dclk.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444
  1. /*
  2. * Copyright (c) 2013 Heiko Stuebner <heiko@sntech.de>
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * Common Clock Framework support for s3c24xx external clock output.
  9. */
  10. #include <linux/clkdev.h>
  11. #include <linux/slab.h>
  12. #include <linux/clk.h>
  13. #include <linux/clk-provider.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/module.h>
  16. #include "clk.h"
  17. /* legacy access to misccr, until dt conversion is finished */
  18. #include <mach/hardware.h>
  19. #include <mach/regs-gpio.h>
  20. #define MUX_DCLK0 0
  21. #define MUX_DCLK1 1
  22. #define DIV_DCLK0 2
  23. #define DIV_DCLK1 3
  24. #define GATE_DCLK0 4
  25. #define GATE_DCLK1 5
  26. #define MUX_CLKOUT0 6
  27. #define MUX_CLKOUT1 7
  28. #define DCLK_MAX_CLKS (MUX_CLKOUT1 + 1)
  29. enum supported_socs {
  30. S3C2410,
  31. S3C2412,
  32. S3C2440,
  33. S3C2443,
  34. };
  35. struct s3c24xx_dclk_drv_data {
  36. const char **clkout0_parent_names;
  37. int clkout0_num_parents;
  38. const char **clkout1_parent_names;
  39. int clkout1_num_parents;
  40. const char **mux_parent_names;
  41. int mux_num_parents;
  42. };
  43. /*
  44. * Clock for output-parent selection in misccr
  45. */
  46. struct s3c24xx_clkout {
  47. struct clk_hw hw;
  48. u32 mask;
  49. u8 shift;
  50. };
  51. #define to_s3c24xx_clkout(_hw) container_of(_hw, struct s3c24xx_clkout, hw)
  52. static u8 s3c24xx_clkout_get_parent(struct clk_hw *hw)
  53. {
  54. struct s3c24xx_clkout *clkout = to_s3c24xx_clkout(hw);
  55. int num_parents = clk_hw_get_num_parents(hw);
  56. u32 val;
  57. val = readl_relaxed(S3C24XX_MISCCR) >> clkout->shift;
  58. val >>= clkout->shift;
  59. val &= clkout->mask;
  60. if (val >= num_parents)
  61. return -EINVAL;
  62. return val;
  63. }
  64. static int s3c24xx_clkout_set_parent(struct clk_hw *hw, u8 index)
  65. {
  66. struct s3c24xx_clkout *clkout = to_s3c24xx_clkout(hw);
  67. s3c2410_modify_misccr((clkout->mask << clkout->shift),
  68. (index << clkout->shift));
  69. return 0;
  70. }
  71. static const struct clk_ops s3c24xx_clkout_ops = {
  72. .get_parent = s3c24xx_clkout_get_parent,
  73. .set_parent = s3c24xx_clkout_set_parent,
  74. .determine_rate = __clk_mux_determine_rate,
  75. };
  76. static struct clk *s3c24xx_register_clkout(struct device *dev, const char *name,
  77. const char **parent_names, u8 num_parents,
  78. u8 shift, u32 mask)
  79. {
  80. struct s3c24xx_clkout *clkout;
  81. struct clk *clk;
  82. struct clk_init_data init;
  83. /* allocate the clkout */
  84. clkout = kzalloc(sizeof(*clkout), GFP_KERNEL);
  85. if (!clkout)
  86. return ERR_PTR(-ENOMEM);
  87. init.name = name;
  88. init.ops = &s3c24xx_clkout_ops;
  89. init.flags = CLK_IS_BASIC;
  90. init.parent_names = parent_names;
  91. init.num_parents = num_parents;
  92. clkout->shift = shift;
  93. clkout->mask = mask;
  94. clkout->hw.init = &init;
  95. clk = clk_register(dev, &clkout->hw);
  96. return clk;
  97. }
  98. /*
  99. * dclk and clkout init
  100. */
  101. struct s3c24xx_dclk {
  102. struct device *dev;
  103. void __iomem *base;
  104. struct clk_onecell_data clk_data;
  105. struct notifier_block dclk0_div_change_nb;
  106. struct notifier_block dclk1_div_change_nb;
  107. spinlock_t dclk_lock;
  108. unsigned long reg_save;
  109. };
  110. #define to_s3c24xx_dclk0(x) \
  111. container_of(x, struct s3c24xx_dclk, dclk0_div_change_nb)
  112. #define to_s3c24xx_dclk1(x) \
  113. container_of(x, struct s3c24xx_dclk, dclk1_div_change_nb)
  114. static const char *dclk_s3c2410_p[] = { "pclk", "uclk" };
  115. static const char *clkout0_s3c2410_p[] = { "mpll", "upll", "fclk", "hclk", "pclk",
  116. "gate_dclk0" };
  117. static const char *clkout1_s3c2410_p[] = { "mpll", "upll", "fclk", "hclk", "pclk",
  118. "gate_dclk1" };
  119. static const char *clkout0_s3c2412_p[] = { "mpll", "upll", "rtc_clkout",
  120. "hclk", "pclk", "gate_dclk0" };
  121. static const char *clkout1_s3c2412_p[] = { "xti", "upll", "fclk", "hclk", "pclk",
  122. "gate_dclk1" };
  123. static const char *clkout0_s3c2440_p[] = { "xti", "upll", "fclk", "hclk", "pclk",
  124. "gate_dclk0" };
  125. static const char *clkout1_s3c2440_p[] = { "mpll", "upll", "rtc_clkout",
  126. "hclk", "pclk", "gate_dclk1" };
  127. static const char *dclk_s3c2443_p[] = { "pclk", "epll" };
  128. static const char *clkout0_s3c2443_p[] = { "xti", "epll", "armclk", "hclk", "pclk",
  129. "gate_dclk0" };
  130. static const char *clkout1_s3c2443_p[] = { "dummy", "epll", "rtc_clkout",
  131. "hclk", "pclk", "gate_dclk1" };
  132. #define DCLKCON_DCLK_DIV_MASK 0xf
  133. #define DCLKCON_DCLK0_DIV_SHIFT 4
  134. #define DCLKCON_DCLK0_CMP_SHIFT 8
  135. #define DCLKCON_DCLK1_DIV_SHIFT 20
  136. #define DCLKCON_DCLK1_CMP_SHIFT 24
  137. static void s3c24xx_dclk_update_cmp(struct s3c24xx_dclk *s3c24xx_dclk,
  138. int div_shift, int cmp_shift)
  139. {
  140. unsigned long flags = 0;
  141. u32 dclk_con, div, cmp;
  142. spin_lock_irqsave(&s3c24xx_dclk->dclk_lock, flags);
  143. dclk_con = readl_relaxed(s3c24xx_dclk->base);
  144. div = ((dclk_con >> div_shift) & DCLKCON_DCLK_DIV_MASK) + 1;
  145. cmp = ((div + 1) / 2) - 1;
  146. dclk_con &= ~(DCLKCON_DCLK_DIV_MASK << cmp_shift);
  147. dclk_con |= (cmp << cmp_shift);
  148. writel_relaxed(dclk_con, s3c24xx_dclk->base);
  149. spin_unlock_irqrestore(&s3c24xx_dclk->dclk_lock, flags);
  150. }
  151. static int s3c24xx_dclk0_div_notify(struct notifier_block *nb,
  152. unsigned long event, void *data)
  153. {
  154. struct s3c24xx_dclk *s3c24xx_dclk = to_s3c24xx_dclk0(nb);
  155. if (event == POST_RATE_CHANGE) {
  156. s3c24xx_dclk_update_cmp(s3c24xx_dclk,
  157. DCLKCON_DCLK0_DIV_SHIFT, DCLKCON_DCLK0_CMP_SHIFT);
  158. }
  159. return NOTIFY_DONE;
  160. }
  161. static int s3c24xx_dclk1_div_notify(struct notifier_block *nb,
  162. unsigned long event, void *data)
  163. {
  164. struct s3c24xx_dclk *s3c24xx_dclk = to_s3c24xx_dclk1(nb);
  165. if (event == POST_RATE_CHANGE) {
  166. s3c24xx_dclk_update_cmp(s3c24xx_dclk,
  167. DCLKCON_DCLK1_DIV_SHIFT, DCLKCON_DCLK1_CMP_SHIFT);
  168. }
  169. return NOTIFY_DONE;
  170. }
  171. #ifdef CONFIG_PM_SLEEP
  172. static int s3c24xx_dclk_suspend(struct device *dev)
  173. {
  174. struct platform_device *pdev = to_platform_device(dev);
  175. struct s3c24xx_dclk *s3c24xx_dclk = platform_get_drvdata(pdev);
  176. s3c24xx_dclk->reg_save = readl_relaxed(s3c24xx_dclk->base);
  177. return 0;
  178. }
  179. static int s3c24xx_dclk_resume(struct device *dev)
  180. {
  181. struct platform_device *pdev = to_platform_device(dev);
  182. struct s3c24xx_dclk *s3c24xx_dclk = platform_get_drvdata(pdev);
  183. writel_relaxed(s3c24xx_dclk->reg_save, s3c24xx_dclk->base);
  184. return 0;
  185. }
  186. #endif
  187. static SIMPLE_DEV_PM_OPS(s3c24xx_dclk_pm_ops,
  188. s3c24xx_dclk_suspend, s3c24xx_dclk_resume);
  189. static int s3c24xx_dclk_probe(struct platform_device *pdev)
  190. {
  191. struct s3c24xx_dclk *s3c24xx_dclk;
  192. struct resource *mem;
  193. struct clk **clk_table;
  194. struct s3c24xx_dclk_drv_data *dclk_variant;
  195. int ret, i;
  196. s3c24xx_dclk = devm_kzalloc(&pdev->dev, sizeof(*s3c24xx_dclk),
  197. GFP_KERNEL);
  198. if (!s3c24xx_dclk)
  199. return -ENOMEM;
  200. s3c24xx_dclk->dev = &pdev->dev;
  201. platform_set_drvdata(pdev, s3c24xx_dclk);
  202. spin_lock_init(&s3c24xx_dclk->dclk_lock);
  203. clk_table = devm_kzalloc(&pdev->dev,
  204. sizeof(struct clk *) * DCLK_MAX_CLKS,
  205. GFP_KERNEL);
  206. if (!clk_table)
  207. return -ENOMEM;
  208. s3c24xx_dclk->clk_data.clks = clk_table;
  209. s3c24xx_dclk->clk_data.clk_num = DCLK_MAX_CLKS;
  210. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  211. s3c24xx_dclk->base = devm_ioremap_resource(&pdev->dev, mem);
  212. if (IS_ERR(s3c24xx_dclk->base))
  213. return PTR_ERR(s3c24xx_dclk->base);
  214. dclk_variant = (struct s3c24xx_dclk_drv_data *)
  215. platform_get_device_id(pdev)->driver_data;
  216. clk_table[MUX_DCLK0] = clk_register_mux(&pdev->dev, "mux_dclk0",
  217. dclk_variant->mux_parent_names,
  218. dclk_variant->mux_num_parents, 0,
  219. s3c24xx_dclk->base, 1, 1, 0,
  220. &s3c24xx_dclk->dclk_lock);
  221. clk_table[MUX_DCLK1] = clk_register_mux(&pdev->dev, "mux_dclk1",
  222. dclk_variant->mux_parent_names,
  223. dclk_variant->mux_num_parents, 0,
  224. s3c24xx_dclk->base, 17, 1, 0,
  225. &s3c24xx_dclk->dclk_lock);
  226. clk_table[DIV_DCLK0] = clk_register_divider(&pdev->dev, "div_dclk0",
  227. "mux_dclk0", 0, s3c24xx_dclk->base,
  228. 4, 4, 0, &s3c24xx_dclk->dclk_lock);
  229. clk_table[DIV_DCLK1] = clk_register_divider(&pdev->dev, "div_dclk1",
  230. "mux_dclk1", 0, s3c24xx_dclk->base,
  231. 20, 4, 0, &s3c24xx_dclk->dclk_lock);
  232. clk_table[GATE_DCLK0] = clk_register_gate(&pdev->dev, "gate_dclk0",
  233. "div_dclk0", CLK_SET_RATE_PARENT,
  234. s3c24xx_dclk->base, 0, 0,
  235. &s3c24xx_dclk->dclk_lock);
  236. clk_table[GATE_DCLK1] = clk_register_gate(&pdev->dev, "gate_dclk1",
  237. "div_dclk1", CLK_SET_RATE_PARENT,
  238. s3c24xx_dclk->base, 16, 0,
  239. &s3c24xx_dclk->dclk_lock);
  240. clk_table[MUX_CLKOUT0] = s3c24xx_register_clkout(&pdev->dev,
  241. "clkout0", dclk_variant->clkout0_parent_names,
  242. dclk_variant->clkout0_num_parents, 4, 7);
  243. clk_table[MUX_CLKOUT1] = s3c24xx_register_clkout(&pdev->dev,
  244. "clkout1", dclk_variant->clkout1_parent_names,
  245. dclk_variant->clkout1_num_parents, 8, 7);
  246. for (i = 0; i < DCLK_MAX_CLKS; i++)
  247. if (IS_ERR(clk_table[i])) {
  248. dev_err(&pdev->dev, "clock %d failed to register\n", i);
  249. ret = PTR_ERR(clk_table[i]);
  250. goto err_clk_register;
  251. }
  252. ret = clk_register_clkdev(clk_table[MUX_DCLK0], "dclk0", NULL);
  253. if (!ret)
  254. ret = clk_register_clkdev(clk_table[MUX_DCLK1], "dclk1", NULL);
  255. if (!ret)
  256. ret = clk_register_clkdev(clk_table[MUX_CLKOUT0],
  257. "clkout0", NULL);
  258. if (!ret)
  259. ret = clk_register_clkdev(clk_table[MUX_CLKOUT1],
  260. "clkout1", NULL);
  261. if (ret) {
  262. dev_err(&pdev->dev, "failed to register aliases, %d\n", ret);
  263. goto err_clk_register;
  264. }
  265. s3c24xx_dclk->dclk0_div_change_nb.notifier_call =
  266. s3c24xx_dclk0_div_notify;
  267. s3c24xx_dclk->dclk1_div_change_nb.notifier_call =
  268. s3c24xx_dclk1_div_notify;
  269. ret = clk_notifier_register(clk_table[DIV_DCLK0],
  270. &s3c24xx_dclk->dclk0_div_change_nb);
  271. if (ret)
  272. goto err_clk_register;
  273. ret = clk_notifier_register(clk_table[DIV_DCLK1],
  274. &s3c24xx_dclk->dclk1_div_change_nb);
  275. if (ret)
  276. goto err_dclk_notify;
  277. return 0;
  278. err_dclk_notify:
  279. clk_notifier_unregister(clk_table[DIV_DCLK0],
  280. &s3c24xx_dclk->dclk0_div_change_nb);
  281. err_clk_register:
  282. for (i = 0; i < DCLK_MAX_CLKS; i++)
  283. if (clk_table[i] && !IS_ERR(clk_table[i]))
  284. clk_unregister(clk_table[i]);
  285. return ret;
  286. }
  287. static int s3c24xx_dclk_remove(struct platform_device *pdev)
  288. {
  289. struct s3c24xx_dclk *s3c24xx_dclk = platform_get_drvdata(pdev);
  290. struct clk **clk_table = s3c24xx_dclk->clk_data.clks;
  291. int i;
  292. clk_notifier_unregister(clk_table[DIV_DCLK1],
  293. &s3c24xx_dclk->dclk1_div_change_nb);
  294. clk_notifier_unregister(clk_table[DIV_DCLK0],
  295. &s3c24xx_dclk->dclk0_div_change_nb);
  296. for (i = 0; i < DCLK_MAX_CLKS; i++)
  297. clk_unregister(clk_table[i]);
  298. return 0;
  299. }
  300. static struct s3c24xx_dclk_drv_data dclk_variants[] = {
  301. [S3C2410] = {
  302. .clkout0_parent_names = clkout0_s3c2410_p,
  303. .clkout0_num_parents = ARRAY_SIZE(clkout0_s3c2410_p),
  304. .clkout1_parent_names = clkout1_s3c2410_p,
  305. .clkout1_num_parents = ARRAY_SIZE(clkout1_s3c2410_p),
  306. .mux_parent_names = dclk_s3c2410_p,
  307. .mux_num_parents = ARRAY_SIZE(dclk_s3c2410_p),
  308. },
  309. [S3C2412] = {
  310. .clkout0_parent_names = clkout0_s3c2412_p,
  311. .clkout0_num_parents = ARRAY_SIZE(clkout0_s3c2412_p),
  312. .clkout1_parent_names = clkout1_s3c2412_p,
  313. .clkout1_num_parents = ARRAY_SIZE(clkout1_s3c2412_p),
  314. .mux_parent_names = dclk_s3c2410_p,
  315. .mux_num_parents = ARRAY_SIZE(dclk_s3c2410_p),
  316. },
  317. [S3C2440] = {
  318. .clkout0_parent_names = clkout0_s3c2440_p,
  319. .clkout0_num_parents = ARRAY_SIZE(clkout0_s3c2440_p),
  320. .clkout1_parent_names = clkout1_s3c2440_p,
  321. .clkout1_num_parents = ARRAY_SIZE(clkout1_s3c2440_p),
  322. .mux_parent_names = dclk_s3c2410_p,
  323. .mux_num_parents = ARRAY_SIZE(dclk_s3c2410_p),
  324. },
  325. [S3C2443] = {
  326. .clkout0_parent_names = clkout0_s3c2443_p,
  327. .clkout0_num_parents = ARRAY_SIZE(clkout0_s3c2443_p),
  328. .clkout1_parent_names = clkout1_s3c2443_p,
  329. .clkout1_num_parents = ARRAY_SIZE(clkout1_s3c2443_p),
  330. .mux_parent_names = dclk_s3c2443_p,
  331. .mux_num_parents = ARRAY_SIZE(dclk_s3c2443_p),
  332. },
  333. };
  334. static const struct platform_device_id s3c24xx_dclk_driver_ids[] = {
  335. {
  336. .name = "s3c2410-dclk",
  337. .driver_data = (kernel_ulong_t)&dclk_variants[S3C2410],
  338. }, {
  339. .name = "s3c2412-dclk",
  340. .driver_data = (kernel_ulong_t)&dclk_variants[S3C2412],
  341. }, {
  342. .name = "s3c2440-dclk",
  343. .driver_data = (kernel_ulong_t)&dclk_variants[S3C2440],
  344. }, {
  345. .name = "s3c2443-dclk",
  346. .driver_data = (kernel_ulong_t)&dclk_variants[S3C2443],
  347. },
  348. { }
  349. };
  350. MODULE_DEVICE_TABLE(platform, s3c24xx_dclk_driver_ids);
  351. static struct platform_driver s3c24xx_dclk_driver = {
  352. .driver = {
  353. .name = "s3c24xx-dclk",
  354. .pm = &s3c24xx_dclk_pm_ops,
  355. .suppress_bind_attrs = true,
  356. },
  357. .probe = s3c24xx_dclk_probe,
  358. .remove = s3c24xx_dclk_remove,
  359. .id_table = s3c24xx_dclk_driver_ids,
  360. };
  361. module_platform_driver(s3c24xx_dclk_driver);
  362. MODULE_LICENSE("GPL v2");
  363. MODULE_AUTHOR("Heiko Stuebner <heiko@sntech.de>");
  364. MODULE_DESCRIPTION("Driver for the S3C24XX external clock outputs");