clk-tango4.c 2.6 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485
  1. #include <linux/kernel.h>
  2. #include <linux/clk-provider.h>
  3. #include <linux/of_address.h>
  4. #include <linux/init.h>
  5. #include <linux/io.h>
  6. #define CLK_COUNT 4 /* cpu_clk, sys_clk, usb_clk, sdio_clk */
  7. static struct clk *clks[CLK_COUNT];
  8. static struct clk_onecell_data clk_data = { clks, CLK_COUNT };
  9. #define SYSCLK_DIV 0x20
  10. #define CPUCLK_DIV 0x24
  11. #define DIV_BYPASS BIT(23)
  12. /*** CLKGEN_PLL ***/
  13. #define extract_pll_n(val) ((val >> 0) & ((1u << 7) - 1))
  14. #define extract_pll_k(val) ((val >> 13) & ((1u << 3) - 1))
  15. #define extract_pll_m(val) ((val >> 16) & ((1u << 3) - 1))
  16. #define extract_pll_isel(val) ((val >> 24) & ((1u << 3) - 1))
  17. static void __init make_pll(int idx, const char *parent, void __iomem *base)
  18. {
  19. char name[8];
  20. u32 val, mul, div;
  21. sprintf(name, "pll%d", idx);
  22. val = readl(base + idx * 8);
  23. mul = extract_pll_n(val) + 1;
  24. div = (extract_pll_m(val) + 1) << extract_pll_k(val);
  25. clk_register_fixed_factor(NULL, name, parent, 0, mul, div);
  26. if (extract_pll_isel(val) != 1)
  27. panic("%s: input not set to XTAL_IN\n", name);
  28. }
  29. static void __init make_cd(int idx, void __iomem *base)
  30. {
  31. char name[8];
  32. u32 val, mul, div;
  33. sprintf(name, "cd%d", idx);
  34. val = readl(base + idx * 8);
  35. mul = 1 << 27;
  36. div = (2 << 27) + val;
  37. clk_register_fixed_factor(NULL, name, "pll2", 0, mul, div);
  38. if (val > 0xf0000000)
  39. panic("%s: unsupported divider %x\n", name, val);
  40. }
  41. static void __init tango4_clkgen_setup(struct device_node *np)
  42. {
  43. struct clk **pp = clk_data.clks;
  44. void __iomem *base = of_iomap(np, 0);
  45. const char *parent = of_clk_get_parent_name(np, 0);
  46. if (!base)
  47. panic("%s: invalid address\n", np->name);
  48. if (readl(base + CPUCLK_DIV) & DIV_BYPASS)
  49. panic("%s: unsupported cpuclk setup\n", np->name);
  50. if (readl(base + SYSCLK_DIV) & DIV_BYPASS)
  51. panic("%s: unsupported sysclk setup\n", np->name);
  52. writel(0x100, base + CPUCLK_DIV); /* disable frequency ramping */
  53. make_pll(0, parent, base);
  54. make_pll(1, parent, base);
  55. make_pll(2, parent, base);
  56. make_cd(2, base + 0x80);
  57. make_cd(6, base + 0x80);
  58. pp[0] = clk_register_divider(NULL, "cpu_clk", "pll0", 0,
  59. base + CPUCLK_DIV, 8, 8, CLK_DIVIDER_ONE_BASED, NULL);
  60. pp[1] = clk_register_fixed_factor(NULL, "sys_clk", "pll1", 0, 1, 4);
  61. pp[2] = clk_register_fixed_factor(NULL, "usb_clk", "cd2", 0, 1, 2);
  62. pp[3] = clk_register_fixed_factor(NULL, "sdio_clk", "cd6", 0, 1, 2);
  63. if (IS_ERR(pp[0]) || IS_ERR(pp[1]) || IS_ERR(pp[2]) || IS_ERR(pp[3]))
  64. panic("%s: clk registration failed\n", np->name);
  65. if (of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data))
  66. panic("%s: clk provider registration failed\n", np->name);
  67. }
  68. CLK_OF_DECLARE(tango4_clkgen, "sigma,tango4-clkgen", tango4_clkgen_setup);