pci.c 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 1997, 1998 Ralf Baechle
  7. * Copyright (C) 1999 SuSE GmbH
  8. * Copyright (C) 1999-2001 Hewlett-Packard Company
  9. * Copyright (C) 1999-2001 Grant Grundler
  10. */
  11. #include <linux/eisa.h>
  12. #include <linux/init.h>
  13. #include <linux/module.h>
  14. #include <linux/kernel.h>
  15. #include <linux/pci.h>
  16. #include <linux/types.h>
  17. #include <asm/io.h>
  18. #include <asm/superio.h>
  19. #define DEBUG_RESOURCES 0
  20. #define DEBUG_CONFIG 0
  21. #if DEBUG_CONFIG
  22. # define DBGC(x...) printk(KERN_DEBUG x)
  23. #else
  24. # define DBGC(x...)
  25. #endif
  26. #if DEBUG_RESOURCES
  27. #define DBG_RES(x...) printk(KERN_DEBUG x)
  28. #else
  29. #define DBG_RES(x...)
  30. #endif
  31. /* To be used as: mdelay(pci_post_reset_delay);
  32. *
  33. * post_reset is the time the kernel should stall to prevent anyone from
  34. * accessing the PCI bus once #RESET is de-asserted.
  35. * PCI spec somewhere says 1 second but with multi-PCI bus systems,
  36. * this makes the boot time much longer than necessary.
  37. * 20ms seems to work for all the HP PCI implementations to date.
  38. *
  39. * #define pci_post_reset_delay 50
  40. */
  41. struct pci_port_ops *pci_port __read_mostly;
  42. struct pci_bios_ops *pci_bios __read_mostly;
  43. static int pci_hba_count __read_mostly;
  44. /* parisc_pci_hba used by pci_port->in/out() ops to lookup bus data. */
  45. #define PCI_HBA_MAX 32
  46. static struct pci_hba_data *parisc_pci_hba[PCI_HBA_MAX] __read_mostly;
  47. /********************************************************************
  48. **
  49. ** I/O port space support
  50. **
  51. *********************************************************************/
  52. /* EISA port numbers and PCI port numbers share the same interface. Some
  53. * machines have both EISA and PCI adapters installed. Rather than turn
  54. * pci_port into an array, we reserve bus 0 for EISA and call the EISA
  55. * routines if the access is to a port on bus 0. We don't want to fix
  56. * EISA and ISA drivers which assume port space is <= 0xffff.
  57. */
  58. #ifdef CONFIG_EISA
  59. #define EISA_IN(size) if (EISA_bus && (b == 0)) return eisa_in##size(addr)
  60. #define EISA_OUT(size) if (EISA_bus && (b == 0)) return eisa_out##size(d, addr)
  61. #else
  62. #define EISA_IN(size)
  63. #define EISA_OUT(size)
  64. #endif
  65. #define PCI_PORT_IN(type, size) \
  66. u##size in##type (int addr) \
  67. { \
  68. int b = PCI_PORT_HBA(addr); \
  69. EISA_IN(size); \
  70. if (!parisc_pci_hba[b]) return (u##size) -1; \
  71. return pci_port->in##type(parisc_pci_hba[b], PCI_PORT_ADDR(addr)); \
  72. } \
  73. EXPORT_SYMBOL(in##type);
  74. PCI_PORT_IN(b, 8)
  75. PCI_PORT_IN(w, 16)
  76. PCI_PORT_IN(l, 32)
  77. #define PCI_PORT_OUT(type, size) \
  78. void out##type (u##size d, int addr) \
  79. { \
  80. int b = PCI_PORT_HBA(addr); \
  81. EISA_OUT(size); \
  82. if (!parisc_pci_hba[b]) return; \
  83. pci_port->out##type(parisc_pci_hba[b], PCI_PORT_ADDR(addr), d); \
  84. } \
  85. EXPORT_SYMBOL(out##type);
  86. PCI_PORT_OUT(b, 8)
  87. PCI_PORT_OUT(w, 16)
  88. PCI_PORT_OUT(l, 32)
  89. /*
  90. * BIOS32 replacement.
  91. */
  92. static int __init pcibios_init(void)
  93. {
  94. if (!pci_bios)
  95. return -1;
  96. if (pci_bios->init) {
  97. pci_bios->init();
  98. } else {
  99. printk(KERN_WARNING "pci_bios != NULL but init() is!\n");
  100. }
  101. /* Set the CLS for PCI as early as possible. */
  102. pci_cache_line_size = pci_dfl_cache_line_size;
  103. return 0;
  104. }
  105. /* Called from pci_do_scan_bus() *after* walking a bus but before walking PPBs. */
  106. void pcibios_fixup_bus(struct pci_bus *bus)
  107. {
  108. if (pci_bios->fixup_bus) {
  109. pci_bios->fixup_bus(bus);
  110. } else {
  111. printk(KERN_WARNING "pci_bios != NULL but fixup_bus() is!\n");
  112. }
  113. }
  114. /*
  115. * Called by pci_set_master() - a driver interface.
  116. *
  117. * Legacy PDC guarantees to set:
  118. * Map Memory BAR's into PA IO space.
  119. * Map Expansion ROM BAR into one common PA IO space per bus.
  120. * Map IO BAR's into PCI IO space.
  121. * Command (see below)
  122. * Cache Line Size
  123. * Latency Timer
  124. * Interrupt Line
  125. * PPB: secondary latency timer, io/mmio base/limit,
  126. * bus numbers, bridge control
  127. *
  128. */
  129. void pcibios_set_master(struct pci_dev *dev)
  130. {
  131. u8 lat;
  132. /* If someone already mucked with this, don't touch it. */
  133. pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
  134. if (lat >= 16) return;
  135. /*
  136. ** HP generally has fewer devices on the bus than other architectures.
  137. ** upper byte is PCI_LATENCY_TIMER.
  138. */
  139. pci_write_config_word(dev, PCI_CACHE_LINE_SIZE,
  140. (0x80 << 8) | pci_cache_line_size);
  141. }
  142. /*
  143. * pcibios_init_bridge() initializes cache line and default latency
  144. * for pci controllers and pci-pci bridges
  145. */
  146. void __init pcibios_init_bridge(struct pci_dev *dev)
  147. {
  148. unsigned short bridge_ctl, bridge_ctl_new;
  149. /* We deal only with pci controllers and pci-pci bridges. */
  150. if (!dev || (dev->class >> 8) != PCI_CLASS_BRIDGE_PCI)
  151. return;
  152. /* PCI-PCI bridge - set the cache line and default latency
  153. * (32) for primary and secondary buses.
  154. */
  155. pci_write_config_byte(dev, PCI_SEC_LATENCY_TIMER, 32);
  156. pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bridge_ctl);
  157. bridge_ctl_new = bridge_ctl | PCI_BRIDGE_CTL_PARITY |
  158. PCI_BRIDGE_CTL_SERR | PCI_BRIDGE_CTL_MASTER_ABORT;
  159. dev_info(&dev->dev, "Changing bridge control from 0x%08x to 0x%08x\n",
  160. bridge_ctl, bridge_ctl_new);
  161. pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bridge_ctl_new);
  162. }
  163. /*
  164. * pcibios align resources() is called every time generic PCI code
  165. * wants to generate a new address. The process of looking for
  166. * an available address, each candidate is first "aligned" and
  167. * then checked if the resource is available until a match is found.
  168. *
  169. * Since we are just checking candidates, don't use any fields other
  170. * than res->start.
  171. */
  172. resource_size_t pcibios_align_resource(void *data, const struct resource *res,
  173. resource_size_t size, resource_size_t alignment)
  174. {
  175. resource_size_t mask, align, start = res->start;
  176. DBG_RES("pcibios_align_resource(%s, (%p) [%lx,%lx]/%x, 0x%lx, 0x%lx)\n",
  177. pci_name(((struct pci_dev *) data)),
  178. res->parent, res->start, res->end,
  179. (int) res->flags, size, alignment);
  180. /* If it's not IO, then it's gotta be MEM */
  181. align = (res->flags & IORESOURCE_IO) ? PCIBIOS_MIN_IO : PCIBIOS_MIN_MEM;
  182. /* Align to largest of MIN or input size */
  183. mask = max(alignment, align) - 1;
  184. start += mask;
  185. start &= ~mask;
  186. return start;
  187. }
  188. int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  189. enum pci_mmap_state mmap_state, int write_combine)
  190. {
  191. unsigned long prot;
  192. /*
  193. * I/O space can be accessed via normal processor loads and stores on
  194. * this platform but for now we elect not to do this and portable
  195. * drivers should not do this anyway.
  196. */
  197. if (mmap_state == pci_mmap_io)
  198. return -EINVAL;
  199. if (write_combine)
  200. return -EINVAL;
  201. /*
  202. * Ignore write-combine; for now only return uncached mappings.
  203. */
  204. prot = pgprot_val(vma->vm_page_prot);
  205. prot |= _PAGE_NO_CACHE;
  206. vma->vm_page_prot = __pgprot(prot);
  207. return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  208. vma->vm_end - vma->vm_start, vma->vm_page_prot);
  209. }
  210. /*
  211. * A driver is enabling the device. We make sure that all the appropriate
  212. * bits are set to allow the device to operate as the driver is expecting.
  213. * We enable the port IO and memory IO bits if the device has any BARs of
  214. * that type, and we enable the PERR and SERR bits unconditionally.
  215. * Drivers that do not need parity (eg graphics and possibly networking)
  216. * can clear these bits if they want.
  217. */
  218. int pcibios_enable_device(struct pci_dev *dev, int mask)
  219. {
  220. int err;
  221. u16 cmd, old_cmd;
  222. err = pci_enable_resources(dev, mask);
  223. if (err < 0)
  224. return err;
  225. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  226. old_cmd = cmd;
  227. cmd |= (PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
  228. #if 0
  229. /* If bridge/bus controller has FBB enabled, child must too. */
  230. if (dev->bus->bridge_ctl & PCI_BRIDGE_CTL_FAST_BACK)
  231. cmd |= PCI_COMMAND_FAST_BACK;
  232. #endif
  233. if (cmd != old_cmd) {
  234. dev_info(&dev->dev, "enabling SERR and PARITY (%04x -> %04x)\n",
  235. old_cmd, cmd);
  236. pci_write_config_word(dev, PCI_COMMAND, cmd);
  237. }
  238. return 0;
  239. }
  240. /* PA-RISC specific */
  241. void pcibios_register_hba(struct pci_hba_data *hba)
  242. {
  243. if (pci_hba_count >= PCI_HBA_MAX) {
  244. printk(KERN_ERR "PCI: Too many Host Bus Adapters\n");
  245. return;
  246. }
  247. parisc_pci_hba[pci_hba_count] = hba;
  248. hba->hba_num = pci_hba_count++;
  249. }
  250. subsys_initcall(pcibios_init);