setup.c 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354
  1. /*
  2. * Based on arch/arm/kernel/setup.c
  3. *
  4. * Copyright (C) 1995-2001 Russell King
  5. * Copyright (C) 2012 ARM Ltd.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #include <linux/acpi.h>
  20. #include <linux/export.h>
  21. #include <linux/kernel.h>
  22. #include <linux/stddef.h>
  23. #include <linux/ioport.h>
  24. #include <linux/delay.h>
  25. #include <linux/utsname.h>
  26. #include <linux/initrd.h>
  27. #include <linux/console.h>
  28. #include <linux/cache.h>
  29. #include <linux/bootmem.h>
  30. #include <linux/screen_info.h>
  31. #include <linux/init.h>
  32. #include <linux/kexec.h>
  33. #include <linux/crash_dump.h>
  34. #include <linux/root_dev.h>
  35. #include <linux/cpu.h>
  36. #include <linux/interrupt.h>
  37. #include <linux/smp.h>
  38. #include <linux/fs.h>
  39. #include <linux/proc_fs.h>
  40. #include <linux/memblock.h>
  41. #include <linux/of_fdt.h>
  42. #include <linux/efi.h>
  43. #include <linux/psci.h>
  44. #include <asm/acpi.h>
  45. #include <asm/fixmap.h>
  46. #include <asm/cpu.h>
  47. #include <asm/cputype.h>
  48. #include <asm/elf.h>
  49. #include <asm/cpufeature.h>
  50. #include <asm/cpu_ops.h>
  51. #include <asm/kasan.h>
  52. #include <asm/numa.h>
  53. #include <asm/sections.h>
  54. #include <asm/setup.h>
  55. #include <asm/smp_plat.h>
  56. #include <asm/cacheflush.h>
  57. #include <asm/tlbflush.h>
  58. #include <asm/traps.h>
  59. #include <asm/memblock.h>
  60. #include <asm/efi.h>
  61. #include <asm/xen/hypervisor.h>
  62. #include <asm/mmu_context.h>
  63. phys_addr_t __fdt_pointer __initdata;
  64. /*
  65. * Standard memory resources
  66. */
  67. static struct resource mem_res[] = {
  68. {
  69. .name = "Kernel code",
  70. .start = 0,
  71. .end = 0,
  72. .flags = IORESOURCE_SYSTEM_RAM
  73. },
  74. {
  75. .name = "Kernel data",
  76. .start = 0,
  77. .end = 0,
  78. .flags = IORESOURCE_SYSTEM_RAM
  79. }
  80. };
  81. #define kernel_code mem_res[0]
  82. #define kernel_data mem_res[1]
  83. /*
  84. * The recorded values of x0 .. x3 upon kernel entry.
  85. */
  86. u64 __cacheline_aligned boot_args[4];
  87. void __init smp_setup_processor_id(void)
  88. {
  89. u64 mpidr = read_cpuid_mpidr() & MPIDR_HWID_BITMASK;
  90. cpu_logical_map(0) = mpidr;
  91. /*
  92. * clear __my_cpu_offset on boot CPU to avoid hang caused by
  93. * using percpu variable early, for example, lockdep will
  94. * access percpu variable inside lock_release
  95. */
  96. set_my_cpu_offset(0);
  97. pr_info("Booting Linux on physical CPU 0x%lx\n", (unsigned long)mpidr);
  98. }
  99. bool arch_match_cpu_phys_id(int cpu, u64 phys_id)
  100. {
  101. return phys_id == cpu_logical_map(cpu);
  102. }
  103. struct mpidr_hash mpidr_hash;
  104. /**
  105. * smp_build_mpidr_hash - Pre-compute shifts required at each affinity
  106. * level in order to build a linear index from an
  107. * MPIDR value. Resulting algorithm is a collision
  108. * free hash carried out through shifting and ORing
  109. */
  110. static void __init smp_build_mpidr_hash(void)
  111. {
  112. u32 i, affinity, fs[4], bits[4], ls;
  113. u64 mask = 0;
  114. /*
  115. * Pre-scan the list of MPIDRS and filter out bits that do
  116. * not contribute to affinity levels, ie they never toggle.
  117. */
  118. for_each_possible_cpu(i)
  119. mask |= (cpu_logical_map(i) ^ cpu_logical_map(0));
  120. pr_debug("mask of set bits %#llx\n", mask);
  121. /*
  122. * Find and stash the last and first bit set at all affinity levels to
  123. * check how many bits are required to represent them.
  124. */
  125. for (i = 0; i < 4; i++) {
  126. affinity = MPIDR_AFFINITY_LEVEL(mask, i);
  127. /*
  128. * Find the MSB bit and LSB bits position
  129. * to determine how many bits are required
  130. * to express the affinity level.
  131. */
  132. ls = fls(affinity);
  133. fs[i] = affinity ? ffs(affinity) - 1 : 0;
  134. bits[i] = ls - fs[i];
  135. }
  136. /*
  137. * An index can be created from the MPIDR_EL1 by isolating the
  138. * significant bits at each affinity level and by shifting
  139. * them in order to compress the 32 bits values space to a
  140. * compressed set of values. This is equivalent to hashing
  141. * the MPIDR_EL1 through shifting and ORing. It is a collision free
  142. * hash though not minimal since some levels might contain a number
  143. * of CPUs that is not an exact power of 2 and their bit
  144. * representation might contain holes, eg MPIDR_EL1[7:0] = {0x2, 0x80}.
  145. */
  146. mpidr_hash.shift_aff[0] = MPIDR_LEVEL_SHIFT(0) + fs[0];
  147. mpidr_hash.shift_aff[1] = MPIDR_LEVEL_SHIFT(1) + fs[1] - bits[0];
  148. mpidr_hash.shift_aff[2] = MPIDR_LEVEL_SHIFT(2) + fs[2] -
  149. (bits[1] + bits[0]);
  150. mpidr_hash.shift_aff[3] = MPIDR_LEVEL_SHIFT(3) +
  151. fs[3] - (bits[2] + bits[1] + bits[0]);
  152. mpidr_hash.mask = mask;
  153. mpidr_hash.bits = bits[3] + bits[2] + bits[1] + bits[0];
  154. pr_debug("MPIDR hash: aff0[%u] aff1[%u] aff2[%u] aff3[%u] mask[%#llx] bits[%u]\n",
  155. mpidr_hash.shift_aff[0],
  156. mpidr_hash.shift_aff[1],
  157. mpidr_hash.shift_aff[2],
  158. mpidr_hash.shift_aff[3],
  159. mpidr_hash.mask,
  160. mpidr_hash.bits);
  161. /*
  162. * 4x is an arbitrary value used to warn on a hash table much bigger
  163. * than expected on most systems.
  164. */
  165. if (mpidr_hash_size() > 4 * num_possible_cpus())
  166. pr_warn("Large number of MPIDR hash buckets detected\n");
  167. }
  168. static void __init setup_machine_fdt(phys_addr_t dt_phys)
  169. {
  170. void *dt_virt = fixmap_remap_fdt(dt_phys);
  171. if (!dt_virt || !early_init_dt_scan(dt_virt)) {
  172. pr_crit("\n"
  173. "Error: invalid device tree blob at physical address %pa (virtual address 0x%p)\n"
  174. "The dtb must be 8-byte aligned and must not exceed 2 MB in size\n"
  175. "\nPlease check your bootloader.",
  176. &dt_phys, dt_virt);
  177. while (true)
  178. cpu_relax();
  179. }
  180. dump_stack_set_arch_desc("%s (DT)", of_flat_dt_get_machine_name());
  181. }
  182. static void __init request_standard_resources(void)
  183. {
  184. struct memblock_region *region;
  185. struct resource *res;
  186. kernel_code.start = virt_to_phys(_text);
  187. kernel_code.end = virt_to_phys(__init_begin - 1);
  188. kernel_data.start = virt_to_phys(_sdata);
  189. kernel_data.end = virt_to_phys(_end - 1);
  190. for_each_memblock(memory, region) {
  191. res = alloc_bootmem_low(sizeof(*res));
  192. if (memblock_is_nomap(region)) {
  193. res->name = "reserved";
  194. res->flags = IORESOURCE_MEM | IORESOURCE_BUSY;
  195. } else {
  196. res->name = "System RAM";
  197. res->flags = IORESOURCE_SYSTEM_RAM | IORESOURCE_BUSY;
  198. }
  199. res->start = __pfn_to_phys(memblock_region_memory_base_pfn(region));
  200. res->end = __pfn_to_phys(memblock_region_memory_end_pfn(region)) - 1;
  201. request_resource(&iomem_resource, res);
  202. if (kernel_code.start >= res->start &&
  203. kernel_code.end <= res->end)
  204. request_resource(res, &kernel_code);
  205. if (kernel_data.start >= res->start &&
  206. kernel_data.end <= res->end)
  207. request_resource(res, &kernel_data);
  208. }
  209. }
  210. u64 __cpu_logical_map[NR_CPUS] = { [0 ... NR_CPUS-1] = INVALID_HWID };
  211. void __init setup_arch(char **cmdline_p)
  212. {
  213. pr_info("Boot CPU: AArch64 Processor [%08x]\n", read_cpuid_id());
  214. sprintf(init_utsname()->machine, UTS_MACHINE);
  215. init_mm.start_code = (unsigned long) _text;
  216. init_mm.end_code = (unsigned long) _etext;
  217. init_mm.end_data = (unsigned long) _edata;
  218. init_mm.brk = (unsigned long) _end;
  219. *cmdline_p = boot_command_line;
  220. early_fixmap_init();
  221. early_ioremap_init();
  222. setup_machine_fdt(__fdt_pointer);
  223. parse_early_param();
  224. /*
  225. * Unmask asynchronous aborts after bringing up possible earlycon.
  226. * (Report possible System Errors once we can report this occurred)
  227. */
  228. local_async_enable();
  229. /*
  230. * TTBR0 is only used for the identity mapping at this stage. Make it
  231. * point to zero page to avoid speculatively fetching new entries.
  232. */
  233. cpu_uninstall_idmap();
  234. xen_early_init();
  235. efi_init();
  236. arm64_memblock_init();
  237. paging_init();
  238. acpi_table_upgrade();
  239. /* Parse the ACPI tables for possible boot-time configuration */
  240. acpi_boot_table_init();
  241. if (acpi_disabled)
  242. unflatten_device_tree();
  243. bootmem_init();
  244. kasan_init();
  245. request_standard_resources();
  246. early_ioremap_reset();
  247. if (acpi_disabled)
  248. psci_dt_init();
  249. else
  250. psci_acpi_init();
  251. cpu_read_bootcpu_ops();
  252. smp_init_cpus();
  253. smp_build_mpidr_hash();
  254. #ifdef CONFIG_VT
  255. #if defined(CONFIG_VGA_CONSOLE)
  256. conswitchp = &vga_con;
  257. #elif defined(CONFIG_DUMMY_CONSOLE)
  258. conswitchp = &dummy_con;
  259. #endif
  260. #endif
  261. if (boot_args[1] || boot_args[2] || boot_args[3]) {
  262. pr_err("WARNING: x1-x3 nonzero in violation of boot protocol:\n"
  263. "\tx1: %016llx\n\tx2: %016llx\n\tx3: %016llx\n"
  264. "This indicates a broken bootloader or old kernel\n",
  265. boot_args[1], boot_args[2], boot_args[3]);
  266. }
  267. }
  268. static int __init topology_init(void)
  269. {
  270. int i;
  271. for_each_online_node(i)
  272. register_one_node(i);
  273. for_each_possible_cpu(i) {
  274. struct cpu *cpu = &per_cpu(cpu_data.cpu, i);
  275. cpu->hotpluggable = 1;
  276. register_cpu(cpu, i);
  277. }
  278. return 0;
  279. }
  280. subsys_initcall(topology_init);
  281. /*
  282. * Dump out kernel offset information on panic.
  283. */
  284. static int dump_kernel_offset(struct notifier_block *self, unsigned long v,
  285. void *p)
  286. {
  287. u64 const kaslr_offset = kimage_vaddr - KIMAGE_VADDR;
  288. if (IS_ENABLED(CONFIG_RANDOMIZE_BASE) && kaslr_offset > 0) {
  289. pr_emerg("Kernel Offset: 0x%llx from 0x%lx\n",
  290. kaslr_offset, KIMAGE_VADDR);
  291. } else {
  292. pr_emerg("Kernel Offset: disabled\n");
  293. }
  294. return 0;
  295. }
  296. static struct notifier_block kernel_offset_notifier = {
  297. .notifier_call = dump_kernel_offset
  298. };
  299. static int __init register_kernel_offset_dumper(void)
  300. {
  301. atomic_notifier_chain_register(&panic_notifier_list,
  302. &kernel_offset_notifier);
  303. return 0;
  304. }
  305. __initcall(register_kernel_offset_dumper);