123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992 |
- /*
- * Low-level exception handling code
- *
- * Copyright (C) 2012 ARM Ltd.
- * Authors: Catalin Marinas <catalin.marinas@arm.com>
- * Will Deacon <will.deacon@arm.com>
- *
- * This program is free software; you can redistribute it and/or modify
- * it under the terms of the GNU General Public License version 2 as
- * published by the Free Software Foundation.
- *
- * This program is distributed in the hope that it will be useful,
- * but WITHOUT ANY WARRANTY; without even the implied warranty of
- * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
- * GNU General Public License for more details.
- *
- * You should have received a copy of the GNU General Public License
- * along with this program. If not, see <http://www.gnu.org/licenses/>.
- */
- #include <linux/arm-smccc.h>
- #include <linux/init.h>
- #include <linux/linkage.h>
- #include <asm/alternative.h>
- #include <asm/assembler.h>
- #include <asm/asm-offsets.h>
- #include <asm/cpufeature.h>
- #include <asm/errno.h>
- #include <asm/esr.h>
- #include <asm/irq.h>
- #include <asm/memory.h>
- #include <asm/mmu.h>
- #include <asm/processor.h>
- #include <asm/thread_info.h>
- #include <asm/asm-uaccess.h>
- #include <asm/unistd.h>
- #include <asm/kernel-pgtable.h>
- /*
- * Context tracking subsystem. Used to instrument transitions
- * between user and kernel mode.
- */
- .macro ct_user_exit, syscall = 0
- #ifdef CONFIG_CONTEXT_TRACKING
- bl context_tracking_user_exit
- .if \syscall == 1
- /*
- * Save/restore needed during syscalls. Restore syscall arguments from
- * the values already saved on stack during kernel_entry.
- */
- ldp x0, x1, [sp]
- ldp x2, x3, [sp, #S_X2]
- ldp x4, x5, [sp, #S_X4]
- ldp x6, x7, [sp, #S_X6]
- .endif
- #endif
- .endm
- .macro ct_user_enter
- #ifdef CONFIG_CONTEXT_TRACKING
- bl context_tracking_user_enter
- #endif
- .endm
- /*
- * Bad Abort numbers
- *-----------------
- */
- #define BAD_SYNC 0
- #define BAD_IRQ 1
- #define BAD_FIQ 2
- #define BAD_ERROR 3
- .macro kernel_ventry, el, label, regsize = 64
- .align 7
- #ifdef CONFIG_UNMAP_KERNEL_AT_EL0
- alternative_if ARM64_UNMAP_KERNEL_AT_EL0
- .if \el == 0
- .if \regsize == 64
- mrs x30, tpidrro_el0
- msr tpidrro_el0, xzr
- .else
- mov x30, xzr
- .endif
- .endif
- alternative_else_nop_endif
- #endif
- sub sp, sp, #S_FRAME_SIZE
- b el\()\el\()_\label
- .endm
- .macro tramp_alias, dst, sym
- mov_q \dst, TRAMP_VALIAS
- add \dst, \dst, #(\sym - .entry.tramp.text)
- .endm
- // This macro corrupts x0-x3. It is the caller's duty
- // to save/restore them if required.
- .macro apply_ssbd, state, targ, tmp1, tmp2
- #ifdef CONFIG_ARM64_SSBD
- alternative_cb arm64_enable_wa2_handling
- b \targ
- alternative_cb_end
- ldr_this_cpu \tmp2, arm64_ssbd_callback_required, \tmp1
- cbz \tmp2, \targ
- ldr \tmp2, [tsk, #TI_FLAGS]
- tbnz \tmp2, #TIF_SSBD, \targ
- mov w0, #ARM_SMCCC_ARCH_WORKAROUND_2
- mov w1, #\state
- alternative_cb arm64_update_smccc_conduit
- nop // Patched to SMC/HVC #0
- alternative_cb_end
- #endif
- .endm
- .macro kernel_entry, el, regsize = 64
- .if \regsize == 32
- mov w0, w0 // zero upper 32 bits of x0
- .endif
- stp x0, x1, [sp, #16 * 0]
- stp x2, x3, [sp, #16 * 1]
- stp x4, x5, [sp, #16 * 2]
- stp x6, x7, [sp, #16 * 3]
- stp x8, x9, [sp, #16 * 4]
- stp x10, x11, [sp, #16 * 5]
- stp x12, x13, [sp, #16 * 6]
- stp x14, x15, [sp, #16 * 7]
- stp x16, x17, [sp, #16 * 8]
- stp x18, x19, [sp, #16 * 9]
- stp x20, x21, [sp, #16 * 10]
- stp x22, x23, [sp, #16 * 11]
- stp x24, x25, [sp, #16 * 12]
- stp x26, x27, [sp, #16 * 13]
- stp x28, x29, [sp, #16 * 14]
- .if \el == 0
- mrs x21, sp_el0
- mov tsk, sp
- and tsk, tsk, #~(THREAD_SIZE - 1) // Ensure MDSCR_EL1.SS is clear,
- ldr x19, [tsk, #TI_FLAGS] // since we can unmask debug
- disable_step_tsk x19, x20 // exceptions when scheduling.
- apply_ssbd 1, 1f, x22, x23
- #ifdef CONFIG_ARM64_SSBD
- ldp x0, x1, [sp, #16 * 0]
- ldp x2, x3, [sp, #16 * 1]
- #endif
- 1:
- mov x29, xzr // fp pointed to user-space
- .else
- add x21, sp, #S_FRAME_SIZE
- get_thread_info tsk
- /* Save the task's original addr_limit and set USER_DS */
- ldr x20, [tsk, #TI_ADDR_LIMIT]
- str x20, [sp, #S_ORIG_ADDR_LIMIT]
- mov x20, #USER_DS
- str x20, [tsk, #TI_ADDR_LIMIT]
- /* No need to reset PSTATE.UAO, hardware's already set it to 0 for us */
- .endif /* \el == 0 */
- mrs x22, elr_el1
- mrs x23, spsr_el1
- stp lr, x21, [sp, #S_LR]
- stp x22, x23, [sp, #S_PC]
- /*
- * Set syscallno to -1 by default (overridden later if real syscall).
- */
- .if \el == 0
- mvn x21, xzr
- str x21, [sp, #S_SYSCALLNO]
- .endif
- /*
- * Set sp_el0 to current thread_info.
- */
- .if \el == 0
- msr sp_el0, tsk
- .endif
- /*
- * Registers that may be useful after this macro is invoked:
- *
- * x21 - aborted SP
- * x22 - aborted PC
- * x23 - aborted PSTATE
- */
- .endm
- .macro kernel_exit, el
- .if \el != 0
- /* Restore the task's original addr_limit. */
- ldr x20, [sp, #S_ORIG_ADDR_LIMIT]
- str x20, [tsk, #TI_ADDR_LIMIT]
- /* No need to restore UAO, it will be restored from SPSR_EL1 */
- .endif
- ldp x21, x22, [sp, #S_PC] // load ELR, SPSR
- .if \el == 0
- ct_user_enter
- ldr x23, [sp, #S_SP] // load return stack pointer
- msr sp_el0, x23
- tst x22, #PSR_MODE32_BIT // native task?
- b.eq 3f
- #ifdef CONFIG_ARM64_ERRATUM_845719
- alternative_if ARM64_WORKAROUND_845719
- #ifdef CONFIG_PID_IN_CONTEXTIDR
- mrs x29, contextidr_el1
- msr contextidr_el1, x29
- #else
- msr contextidr_el1, xzr
- #endif
- alternative_else_nop_endif
- #endif
- 3:
- apply_ssbd 0, 5f, x0, x1
- 5:
- .endif
- msr elr_el1, x21 // set up the return data
- msr spsr_el1, x22
- ldp x0, x1, [sp, #16 * 0]
- ldp x2, x3, [sp, #16 * 1]
- ldp x4, x5, [sp, #16 * 2]
- ldp x6, x7, [sp, #16 * 3]
- ldp x8, x9, [sp, #16 * 4]
- ldp x10, x11, [sp, #16 * 5]
- ldp x12, x13, [sp, #16 * 6]
- ldp x14, x15, [sp, #16 * 7]
- ldp x16, x17, [sp, #16 * 8]
- ldp x18, x19, [sp, #16 * 9]
- ldp x20, x21, [sp, #16 * 10]
- ldp x22, x23, [sp, #16 * 11]
- ldp x24, x25, [sp, #16 * 12]
- ldp x26, x27, [sp, #16 * 13]
- ldp x28, x29, [sp, #16 * 14]
- ldr lr, [sp, #S_LR]
- add sp, sp, #S_FRAME_SIZE // restore sp
- .if \el == 0
- alternative_insn eret, nop, ARM64_UNMAP_KERNEL_AT_EL0
- #ifdef CONFIG_UNMAP_KERNEL_AT_EL0
- bne 4f
- msr far_el1, x30
- tramp_alias x30, tramp_exit_native
- br x30
- 4:
- tramp_alias x30, tramp_exit_compat
- br x30
- #endif
- .else
- eret
- .endif
- .endm
- .macro get_thread_info, rd
- mrs \rd, sp_el0
- .endm
- .macro irq_stack_entry
- mov x19, sp // preserve the original sp
- /*
- * Compare sp with the current thread_info, if the top
- * ~(THREAD_SIZE - 1) bits match, we are on a task stack, and
- * should switch to the irq stack.
- */
- and x25, x19, #~(THREAD_SIZE - 1)
- cmp x25, tsk
- b.ne 9998f
- adr_this_cpu x25, irq_stack, x26
- mov x26, #IRQ_STACK_START_SP
- add x26, x25, x26
- /* switch to the irq stack */
- mov sp, x26
- /*
- * Add a dummy stack frame, this non-standard format is fixed up
- * by unwind_frame()
- */
- stp x29, x19, [sp, #-16]!
- mov x29, sp
- 9998:
- .endm
- /*
- * x19 should be preserved between irq_stack_entry and
- * irq_stack_exit.
- */
- .macro irq_stack_exit
- mov sp, x19
- .endm
- /*
- * These are the registers used in the syscall handler, and allow us to
- * have in theory up to 7 arguments to a function - x0 to x6.
- *
- * x7 is reserved for the system call number in 32-bit mode.
- */
- sc_nr .req x25 // number of system calls
- scno .req x26 // syscall number
- stbl .req x27 // syscall table pointer
- tsk .req x28 // current thread_info
- /*
- * Interrupt handling.
- */
- .macro irq_handler
- ldr_l x1, handle_arch_irq
- mov x0, sp
- irq_stack_entry
- blr x1
- irq_stack_exit
- .endm
- .text
- /*
- * Exception vectors.
- */
- .pushsection ".entry.text", "ax"
- .align 11
- ENTRY(vectors)
- kernel_ventry 1, sync_invalid // Synchronous EL1t
- kernel_ventry 1, irq_invalid // IRQ EL1t
- kernel_ventry 1, fiq_invalid // FIQ EL1t
- kernel_ventry 1, error_invalid // Error EL1t
- kernel_ventry 1, sync // Synchronous EL1h
- kernel_ventry 1, irq // IRQ EL1h
- kernel_ventry 1, fiq_invalid // FIQ EL1h
- kernel_ventry 1, error_invalid // Error EL1h
- kernel_ventry 0, sync // Synchronous 64-bit EL0
- kernel_ventry 0, irq // IRQ 64-bit EL0
- kernel_ventry 0, fiq_invalid // FIQ 64-bit EL0
- kernel_ventry 0, error_invalid // Error 64-bit EL0
- #ifdef CONFIG_COMPAT
- kernel_ventry 0, sync_compat, 32 // Synchronous 32-bit EL0
- kernel_ventry 0, irq_compat, 32 // IRQ 32-bit EL0
- kernel_ventry 0, fiq_invalid_compat, 32 // FIQ 32-bit EL0
- kernel_ventry 0, error_invalid_compat, 32 // Error 32-bit EL0
- #else
- kernel_ventry 0, sync_invalid, 32 // Synchronous 32-bit EL0
- kernel_ventry 0, irq_invalid, 32 // IRQ 32-bit EL0
- kernel_ventry 0, fiq_invalid, 32 // FIQ 32-bit EL0
- kernel_ventry 0, error_invalid, 32 // Error 32-bit EL0
- #endif
- END(vectors)
- /*
- * Invalid mode handlers
- */
- .macro inv_entry, el, reason, regsize = 64
- kernel_entry \el, \regsize
- mov x0, sp
- mov x1, #\reason
- mrs x2, esr_el1
- b bad_mode
- .endm
- el0_sync_invalid:
- inv_entry 0, BAD_SYNC
- ENDPROC(el0_sync_invalid)
- el0_irq_invalid:
- inv_entry 0, BAD_IRQ
- ENDPROC(el0_irq_invalid)
- el0_fiq_invalid:
- inv_entry 0, BAD_FIQ
- ENDPROC(el0_fiq_invalid)
- el0_error_invalid:
- inv_entry 0, BAD_ERROR
- ENDPROC(el0_error_invalid)
- #ifdef CONFIG_COMPAT
- el0_fiq_invalid_compat:
- inv_entry 0, BAD_FIQ, 32
- ENDPROC(el0_fiq_invalid_compat)
- el0_error_invalid_compat:
- inv_entry 0, BAD_ERROR, 32
- ENDPROC(el0_error_invalid_compat)
- #endif
- el1_sync_invalid:
- inv_entry 1, BAD_SYNC
- ENDPROC(el1_sync_invalid)
- el1_irq_invalid:
- inv_entry 1, BAD_IRQ
- ENDPROC(el1_irq_invalid)
- el1_fiq_invalid:
- inv_entry 1, BAD_FIQ
- ENDPROC(el1_fiq_invalid)
- el1_error_invalid:
- inv_entry 1, BAD_ERROR
- ENDPROC(el1_error_invalid)
- /*
- * EL1 mode handlers.
- */
- .align 6
- el1_sync:
- kernel_entry 1
- mrs x1, esr_el1 // read the syndrome register
- lsr x24, x1, #ESR_ELx_EC_SHIFT // exception class
- cmp x24, #ESR_ELx_EC_DABT_CUR // data abort in EL1
- b.eq el1_da
- cmp x24, #ESR_ELx_EC_IABT_CUR // instruction abort in EL1
- b.eq el1_ia
- cmp x24, #ESR_ELx_EC_SYS64 // configurable trap
- b.eq el1_undef
- cmp x24, #ESR_ELx_EC_SP_ALIGN // stack alignment exception
- b.eq el1_sp_pc
- cmp x24, #ESR_ELx_EC_PC_ALIGN // pc alignment exception
- b.eq el1_sp_pc
- cmp x24, #ESR_ELx_EC_UNKNOWN // unknown exception in EL1
- b.eq el1_undef
- cmp x24, #ESR_ELx_EC_BREAKPT_CUR // debug exception in EL1
- b.ge el1_dbg
- b el1_inv
- el1_ia:
- /*
- * Fall through to the Data abort case
- */
- el1_da:
- /*
- * Data abort handling
- */
- mrs x3, far_el1
- enable_dbg
- // re-enable interrupts if they were enabled in the aborted context
- tbnz x23, #7, 1f // PSR_I_BIT
- enable_irq
- 1:
- clear_address_tag x0, x3
- mov x2, sp // struct pt_regs
- bl do_mem_abort
- // disable interrupts before pulling preserved data off the stack
- disable_irq
- kernel_exit 1
- el1_sp_pc:
- /*
- * Stack or PC alignment exception handling
- */
- mrs x0, far_el1
- enable_dbg
- mov x2, sp
- b do_sp_pc_abort
- el1_undef:
- /*
- * Undefined instruction
- */
- enable_dbg
- mov x0, sp
- b do_undefinstr
- el1_dbg:
- /*
- * Debug exception handling
- */
- cmp x24, #ESR_ELx_EC_BRK64 // if BRK64
- cinc x24, x24, eq // set bit '0'
- tbz x24, #0, el1_inv // EL1 only
- mrs x0, far_el1
- mov x2, sp // struct pt_regs
- bl do_debug_exception
- kernel_exit 1
- el1_inv:
- // TODO: add support for undefined instructions in kernel mode
- enable_dbg
- mov x0, sp
- mov x2, x1
- mov x1, #BAD_SYNC
- b bad_mode
- ENDPROC(el1_sync)
- .align 6
- el1_irq:
- kernel_entry 1
- enable_dbg
- #ifdef CONFIG_TRACE_IRQFLAGS
- bl trace_hardirqs_off
- #endif
- irq_handler
- #ifdef CONFIG_PREEMPT
- ldr w24, [tsk, #TI_PREEMPT] // get preempt count
- cbnz w24, 1f // preempt count != 0
- ldr x0, [tsk, #TI_FLAGS] // get flags
- tbz x0, #TIF_NEED_RESCHED, 1f // needs rescheduling?
- bl el1_preempt
- 1:
- #endif
- #ifdef CONFIG_TRACE_IRQFLAGS
- bl trace_hardirqs_on
- #endif
- kernel_exit 1
- ENDPROC(el1_irq)
- #ifdef CONFIG_PREEMPT
- el1_preempt:
- mov x24, lr
- 1: bl preempt_schedule_irq // irq en/disable is done inside
- ldr x0, [tsk, #TI_FLAGS] // get new tasks TI_FLAGS
- tbnz x0, #TIF_NEED_RESCHED, 1b // needs rescheduling?
- ret x24
- #endif
- /*
- * EL0 mode handlers.
- */
- .align 6
- el0_sync:
- kernel_entry 0
- mrs x25, esr_el1 // read the syndrome register
- lsr x24, x25, #ESR_ELx_EC_SHIFT // exception class
- cmp x24, #ESR_ELx_EC_SVC64 // SVC in 64-bit state
- b.eq el0_svc
- cmp x24, #ESR_ELx_EC_DABT_LOW // data abort in EL0
- b.eq el0_da
- cmp x24, #ESR_ELx_EC_IABT_LOW // instruction abort in EL0
- b.eq el0_ia
- cmp x24, #ESR_ELx_EC_FP_ASIMD // FP/ASIMD access
- b.eq el0_fpsimd_acc
- cmp x24, #ESR_ELx_EC_FP_EXC64 // FP/ASIMD exception
- b.eq el0_fpsimd_exc
- cmp x24, #ESR_ELx_EC_SYS64 // configurable trap
- b.eq el0_sys
- cmp x24, #ESR_ELx_EC_SP_ALIGN // stack alignment exception
- b.eq el0_sp_pc
- cmp x24, #ESR_ELx_EC_PC_ALIGN // pc alignment exception
- b.eq el0_sp_pc
- cmp x24, #ESR_ELx_EC_UNKNOWN // unknown exception in EL0
- b.eq el0_undef
- cmp x24, #ESR_ELx_EC_BREAKPT_LOW // debug exception in EL0
- b.ge el0_dbg
- b el0_inv
- #ifdef CONFIG_COMPAT
- .align 6
- el0_sync_compat:
- kernel_entry 0, 32
- mrs x25, esr_el1 // read the syndrome register
- lsr x24, x25, #ESR_ELx_EC_SHIFT // exception class
- cmp x24, #ESR_ELx_EC_SVC32 // SVC in 32-bit state
- b.eq el0_svc_compat
- cmp x24, #ESR_ELx_EC_DABT_LOW // data abort in EL0
- b.eq el0_da
- cmp x24, #ESR_ELx_EC_IABT_LOW // instruction abort in EL0
- b.eq el0_ia
- cmp x24, #ESR_ELx_EC_FP_ASIMD // FP/ASIMD access
- b.eq el0_fpsimd_acc
- cmp x24, #ESR_ELx_EC_FP_EXC32 // FP/ASIMD exception
- b.eq el0_fpsimd_exc
- cmp x24, #ESR_ELx_EC_PC_ALIGN // pc alignment exception
- b.eq el0_sp_pc
- cmp x24, #ESR_ELx_EC_UNKNOWN // unknown exception in EL0
- b.eq el0_undef
- cmp x24, #ESR_ELx_EC_CP15_32 // CP15 MRC/MCR trap
- b.eq el0_undef
- cmp x24, #ESR_ELx_EC_CP15_64 // CP15 MRRC/MCRR trap
- b.eq el0_undef
- cmp x24, #ESR_ELx_EC_CP14_MR // CP14 MRC/MCR trap
- b.eq el0_undef
- cmp x24, #ESR_ELx_EC_CP14_LS // CP14 LDC/STC trap
- b.eq el0_undef
- cmp x24, #ESR_ELx_EC_CP14_64 // CP14 MRRC/MCRR trap
- b.eq el0_undef
- cmp x24, #ESR_ELx_EC_BREAKPT_LOW // debug exception in EL0
- b.ge el0_dbg
- b el0_inv
- el0_svc_compat:
- /*
- * AArch32 syscall handling
- */
- adrp stbl, compat_sys_call_table // load compat syscall table pointer
- uxtw scno, w7 // syscall number in w7 (r7)
- mov sc_nr, #__NR_compat_syscalls
- b el0_svc_naked
- .align 6
- el0_irq_compat:
- kernel_entry 0, 32
- b el0_irq_naked
- #endif
- el0_da:
- /*
- * Data abort handling
- */
- mrs x26, far_el1
- // enable interrupts before calling the main handler
- enable_dbg_and_irq
- ct_user_exit
- clear_address_tag x0, x26
- mov x1, x25
- mov x2, sp
- bl do_mem_abort
- b ret_to_user
- el0_ia:
- /*
- * Instruction abort handling
- */
- mrs x26, far_el1
- msr daifclr, #(8 | 4 | 1)
- #ifdef CONFIG_TRACE_IRQFLAGS
- bl trace_hardirqs_off
- #endif
- ct_user_exit
- mov x0, x26
- mov x1, x25
- mov x2, sp
- bl do_el0_ia_bp_hardening
- b ret_to_user
- el0_fpsimd_acc:
- /*
- * Floating Point or Advanced SIMD access
- */
- enable_dbg
- ct_user_exit
- mov x0, x25
- mov x1, sp
- bl do_fpsimd_acc
- b ret_to_user
- el0_fpsimd_exc:
- /*
- * Floating Point or Advanced SIMD exception
- */
- enable_dbg
- ct_user_exit
- mov x0, x25
- mov x1, sp
- bl do_fpsimd_exc
- b ret_to_user
- el0_sp_pc:
- /*
- * Stack or PC alignment exception handling
- */
- mrs x26, far_el1
- enable_dbg
- #ifdef CONFIG_TRACE_IRQFLAGS
- bl trace_hardirqs_off
- #endif
- ct_user_exit
- mov x0, x26
- mov x1, x25
- mov x2, sp
- bl do_sp_pc_abort
- b ret_to_user
- el0_undef:
- /*
- * Undefined instruction
- */
- // enable interrupts before calling the main handler
- enable_dbg_and_irq
- ct_user_exit
- mov x0, sp
- bl do_undefinstr
- b ret_to_user
- el0_sys:
- /*
- * System instructions, for trapped cache maintenance instructions
- */
- enable_dbg_and_irq
- ct_user_exit
- mov x0, x25
- mov x1, sp
- bl do_sysinstr
- b ret_to_user
- el0_dbg:
- /*
- * Debug exception handling
- */
- tbnz x24, #0, el0_inv // EL0 only
- mrs x0, far_el1
- mov x1, x25
- mov x2, sp
- bl do_debug_exception
- enable_dbg
- ct_user_exit
- b ret_to_user
- el0_inv:
- enable_dbg
- ct_user_exit
- mov x0, sp
- mov x1, #BAD_SYNC
- mov x2, x25
- bl bad_el0_sync
- b ret_to_user
- ENDPROC(el0_sync)
- .align 6
- el0_irq:
- kernel_entry 0
- el0_irq_naked:
- enable_dbg
- #ifdef CONFIG_TRACE_IRQFLAGS
- bl trace_hardirqs_off
- #endif
- ct_user_exit
- #ifdef CONFIG_HARDEN_BRANCH_PREDICTOR
- tbz x22, #55, 1f
- bl do_el0_irq_bp_hardening
- 1:
- #endif
- irq_handler
- #ifdef CONFIG_TRACE_IRQFLAGS
- bl trace_hardirqs_on
- #endif
- b ret_to_user
- ENDPROC(el0_irq)
- /*
- * Register switch for AArch64. The callee-saved registers need to be saved
- * and restored. On entry:
- * x0 = previous task_struct (must be preserved across the switch)
- * x1 = next task_struct
- * Previous and next are guaranteed not to be the same.
- *
- */
- ENTRY(cpu_switch_to)
- mov x10, #THREAD_CPU_CONTEXT
- add x8, x0, x10
- mov x9, sp
- stp x19, x20, [x8], #16 // store callee-saved registers
- stp x21, x22, [x8], #16
- stp x23, x24, [x8], #16
- stp x25, x26, [x8], #16
- stp x27, x28, [x8], #16
- stp x29, x9, [x8], #16
- str lr, [x8]
- add x8, x1, x10
- ldp x19, x20, [x8], #16 // restore callee-saved registers
- ldp x21, x22, [x8], #16
- ldp x23, x24, [x8], #16
- ldp x25, x26, [x8], #16
- ldp x27, x28, [x8], #16
- ldp x29, x9, [x8], #16
- ldr lr, [x8]
- mov sp, x9
- and x9, x9, #~(THREAD_SIZE - 1)
- msr sp_el0, x9
- ret
- ENDPROC(cpu_switch_to)
- /*
- * This is the fast syscall return path. We do as little as possible here,
- * and this includes saving x0 back into the kernel stack.
- */
- ret_fast_syscall:
- disable_irq // disable interrupts
- str x0, [sp, #S_X0] // returned x0
- ldr x1, [tsk, #TI_FLAGS] // re-check for syscall tracing
- and x2, x1, #_TIF_SYSCALL_WORK
- cbnz x2, ret_fast_syscall_trace
- and x2, x1, #_TIF_WORK_MASK
- cbnz x2, work_pending
- enable_step_tsk x1, x2
- kernel_exit 0
- ret_fast_syscall_trace:
- enable_irq // enable interrupts
- b __sys_trace_return_skipped // we already saved x0
- /*
- * Ok, we need to do extra processing, enter the slow path.
- */
- work_pending:
- mov x0, sp // 'regs'
- bl do_notify_resume
- #ifdef CONFIG_TRACE_IRQFLAGS
- bl trace_hardirqs_on // enabled while in userspace
- #endif
- ldr x1, [tsk, #TI_FLAGS] // re-check for single-step
- b finish_ret_to_user
- /*
- * "slow" syscall return path.
- */
- ret_to_user:
- disable_irq // disable interrupts
- ldr x1, [tsk, #TI_FLAGS]
- and x2, x1, #_TIF_WORK_MASK
- cbnz x2, work_pending
- finish_ret_to_user:
- enable_step_tsk x1, x2
- kernel_exit 0
- ENDPROC(ret_to_user)
- /*
- * This is how we return from a fork.
- */
- ENTRY(ret_from_fork)
- bl schedule_tail
- cbz x19, 1f // not a kernel thread
- mov x0, x20
- blr x19
- 1: get_thread_info tsk
- b ret_to_user
- ENDPROC(ret_from_fork)
- /*
- * SVC handler.
- */
- .align 6
- el0_svc:
- adrp stbl, sys_call_table // load syscall table pointer
- uxtw scno, w8 // syscall number in w8
- mov sc_nr, #__NR_syscalls
- el0_svc_naked: // compat entry point
- stp x0, scno, [sp, #S_ORIG_X0] // save the original x0 and syscall number
- enable_dbg_and_irq
- ct_user_exit 1
- ldr x16, [tsk, #TI_FLAGS] // check for syscall hooks
- tst x16, #_TIF_SYSCALL_WORK
- b.ne __sys_trace
- cmp scno, sc_nr // check upper syscall limit
- b.hs ni_sys
- mask_nospec64 scno, sc_nr, x19 // enforce bounds for syscall number
- ldr x16, [stbl, scno, lsl #3] // address in the syscall table
- blr x16 // call sys_* routine
- b ret_fast_syscall
- ni_sys:
- mov x0, sp
- bl do_ni_syscall
- b ret_fast_syscall
- ENDPROC(el0_svc)
- /*
- * This is the really slow path. We're going to be doing context
- * switches, and waiting for our parent to respond.
- */
- __sys_trace:
- mov w0, #-1 // set default errno for
- cmp scno, x0 // user-issued syscall(-1)
- b.ne 1f
- mov x0, #-ENOSYS
- str x0, [sp, #S_X0]
- 1: mov x0, sp
- bl syscall_trace_enter
- cmp w0, #-1 // skip the syscall?
- b.eq __sys_trace_return_skipped
- uxtw scno, w0 // syscall number (possibly new)
- mov x1, sp // pointer to regs
- cmp scno, sc_nr // check upper syscall limit
- b.hs __ni_sys_trace
- ldp x0, x1, [sp] // restore the syscall args
- ldp x2, x3, [sp, #S_X2]
- ldp x4, x5, [sp, #S_X4]
- ldp x6, x7, [sp, #S_X6]
- ldr x16, [stbl, scno, lsl #3] // address in the syscall table
- blr x16 // call sys_* routine
- __sys_trace_return:
- str x0, [sp, #S_X0] // save returned x0
- __sys_trace_return_skipped:
- mov x0, sp
- bl syscall_trace_exit
- b ret_to_user
- __ni_sys_trace:
- mov x0, sp
- bl do_ni_syscall
- b __sys_trace_return
- .popsection // .entry.text
- #ifdef CONFIG_UNMAP_KERNEL_AT_EL0
- /*
- * Exception vectors trampoline.
- */
- .pushsection ".entry.tramp.text", "ax"
- .macro tramp_map_kernel, tmp
- mrs \tmp, ttbr1_el1
- sub \tmp, \tmp, #SWAPPER_DIR_SIZE
- bic \tmp, \tmp, #USER_ASID_FLAG
- msr ttbr1_el1, \tmp
- .endm
- .macro tramp_unmap_kernel, tmp
- mrs \tmp, ttbr1_el1
- add \tmp, \tmp, #SWAPPER_DIR_SIZE
- orr \tmp, \tmp, #USER_ASID_FLAG
- msr ttbr1_el1, \tmp
- /*
- * We avoid running the post_ttbr_update_workaround here because
- * it's only needed by Cavium ThunderX, which requires KPTI to be
- * disabled.
- */
- .endm
- .macro tramp_ventry, regsize = 64
- .align 7
- 1:
- .if \regsize == 64
- msr tpidrro_el0, x30 // Restored in kernel_ventry
- .endif
- /*
- * Defend against branch aliasing attacks by pushing a dummy
- * entry onto the return stack and using a RET instruction to
- * enter the full-fat kernel vectors.
- */
- bl 2f
- b .
- 2:
- tramp_map_kernel x30
- #ifdef CONFIG_RANDOMIZE_BASE
- adr x30, tramp_vectors + PAGE_SIZE
- isb
- ldr x30, [x30]
- #else
- ldr x30, =vectors
- #endif
- prfm plil1strm, [x30, #(1b - tramp_vectors)]
- msr vbar_el1, x30
- add x30, x30, #(1b - tramp_vectors)
- isb
- ret
- .endm
- .macro tramp_exit, regsize = 64
- adr x30, tramp_vectors
- msr vbar_el1, x30
- tramp_unmap_kernel x30
- .if \regsize == 64
- mrs x30, far_el1
- .endif
- eret
- .endm
- .align 11
- ENTRY(tramp_vectors)
- .space 0x400
- tramp_ventry
- tramp_ventry
- tramp_ventry
- tramp_ventry
- tramp_ventry 32
- tramp_ventry 32
- tramp_ventry 32
- tramp_ventry 32
- END(tramp_vectors)
- ENTRY(tramp_exit_native)
- tramp_exit
- END(tramp_exit_native)
- ENTRY(tramp_exit_compat)
- tramp_exit 32
- END(tramp_exit_compat)
- .ltorg
- .popsection // .entry.tramp.text
- #ifdef CONFIG_RANDOMIZE_BASE
- .pushsection ".rodata", "a"
- .align PAGE_SHIFT
- .globl __entry_tramp_data_start
- __entry_tramp_data_start:
- .quad vectors
- .popsection // .rodata
- #endif /* CONFIG_RANDOMIZE_BASE */
- #endif /* CONFIG_UNMAP_KERNEL_AT_EL0 */
- /*
- * Special system call wrappers.
- */
- ENTRY(sys_rt_sigreturn_wrapper)
- mov x0, sp
- b sys_rt_sigreturn
- ENDPROC(sys_rt_sigreturn_wrapper)
|