sysreg.h 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312
  1. /*
  2. * Macros for accessing system registers with older binutils.
  3. *
  4. * Copyright (C) 2014 ARM Ltd.
  5. * Author: Catalin Marinas <catalin.marinas@arm.com>
  6. *
  7. * This program is free software: you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #ifndef __ASM_SYSREG_H
  20. #define __ASM_SYSREG_H
  21. #include <linux/stringify.h>
  22. #include <asm/opcodes.h>
  23. /*
  24. * ARMv8 ARM reserves the following encoding for system registers:
  25. * (Ref: ARMv8 ARM, Section: "System instruction class encoding overview",
  26. * C5.2, version:ARM DDI 0487A.f)
  27. * [20-19] : Op0
  28. * [18-16] : Op1
  29. * [15-12] : CRn
  30. * [11-8] : CRm
  31. * [7-5] : Op2
  32. */
  33. #define sys_reg(op0, op1, crn, crm, op2) \
  34. ((((op0)&3)<<19)|((op1)<<16)|((crn)<<12)|((crm)<<8)|((op2)<<5))
  35. #define SYS_MIDR_EL1 sys_reg(3, 0, 0, 0, 0)
  36. #define SYS_MPIDR_EL1 sys_reg(3, 0, 0, 0, 5)
  37. #define SYS_REVIDR_EL1 sys_reg(3, 0, 0, 0, 6)
  38. #define SYS_ID_PFR0_EL1 sys_reg(3, 0, 0, 1, 0)
  39. #define SYS_ID_PFR1_EL1 sys_reg(3, 0, 0, 1, 1)
  40. #define SYS_ID_DFR0_EL1 sys_reg(3, 0, 0, 1, 2)
  41. #define SYS_ID_MMFR0_EL1 sys_reg(3, 0, 0, 1, 4)
  42. #define SYS_ID_MMFR1_EL1 sys_reg(3, 0, 0, 1, 5)
  43. #define SYS_ID_MMFR2_EL1 sys_reg(3, 0, 0, 1, 6)
  44. #define SYS_ID_MMFR3_EL1 sys_reg(3, 0, 0, 1, 7)
  45. #define SYS_ID_ISAR0_EL1 sys_reg(3, 0, 0, 2, 0)
  46. #define SYS_ID_ISAR1_EL1 sys_reg(3, 0, 0, 2, 1)
  47. #define SYS_ID_ISAR2_EL1 sys_reg(3, 0, 0, 2, 2)
  48. #define SYS_ID_ISAR3_EL1 sys_reg(3, 0, 0, 2, 3)
  49. #define SYS_ID_ISAR4_EL1 sys_reg(3, 0, 0, 2, 4)
  50. #define SYS_ID_ISAR5_EL1 sys_reg(3, 0, 0, 2, 5)
  51. #define SYS_ID_MMFR4_EL1 sys_reg(3, 0, 0, 2, 6)
  52. #define SYS_MVFR0_EL1 sys_reg(3, 0, 0, 3, 0)
  53. #define SYS_MVFR1_EL1 sys_reg(3, 0, 0, 3, 1)
  54. #define SYS_MVFR2_EL1 sys_reg(3, 0, 0, 3, 2)
  55. #define SYS_ID_AA64PFR0_EL1 sys_reg(3, 0, 0, 4, 0)
  56. #define SYS_ID_AA64PFR1_EL1 sys_reg(3, 0, 0, 4, 1)
  57. #define SYS_ID_AA64DFR0_EL1 sys_reg(3, 0, 0, 5, 0)
  58. #define SYS_ID_AA64DFR1_EL1 sys_reg(3, 0, 0, 5, 1)
  59. #define SYS_ID_AA64ISAR0_EL1 sys_reg(3, 0, 0, 6, 0)
  60. #define SYS_ID_AA64ISAR1_EL1 sys_reg(3, 0, 0, 6, 1)
  61. #define SYS_ID_AA64MMFR0_EL1 sys_reg(3, 0, 0, 7, 0)
  62. #define SYS_ID_AA64MMFR1_EL1 sys_reg(3, 0, 0, 7, 1)
  63. #define SYS_ID_AA64MMFR2_EL1 sys_reg(3, 0, 0, 7, 2)
  64. #define SYS_CNTFRQ_EL0 sys_reg(3, 3, 14, 0, 0)
  65. #define SYS_CTR_EL0 sys_reg(3, 3, 0, 0, 1)
  66. #define SYS_DCZID_EL0 sys_reg(3, 3, 0, 0, 7)
  67. #define REG_PSTATE_PAN_IMM sys_reg(0, 0, 4, 0, 4)
  68. #define REG_PSTATE_UAO_IMM sys_reg(0, 0, 4, 0, 3)
  69. #define SET_PSTATE_PAN(x) __inst_arm(0xd5000000 | REG_PSTATE_PAN_IMM |\
  70. (!!x)<<8 | 0x1f)
  71. #define SET_PSTATE_UAO(x) __inst_arm(0xd5000000 | REG_PSTATE_UAO_IMM |\
  72. (!!x)<<8 | 0x1f)
  73. /* Common SCTLR_ELx flags. */
  74. #define SCTLR_ELx_EE (1 << 25)
  75. #define SCTLR_ELx_I (1 << 12)
  76. #define SCTLR_ELx_SA (1 << 3)
  77. #define SCTLR_ELx_C (1 << 2)
  78. #define SCTLR_ELx_A (1 << 1)
  79. #define SCTLR_ELx_M 1
  80. #define SCTLR_EL2_RES1 ((1 << 4) | (1 << 5) | (1 << 11) | (1 << 16) | \
  81. (1 << 16) | (1 << 18) | (1 << 22) | (1 << 23) | \
  82. (1 << 28) | (1 << 29))
  83. #define SCTLR_ELx_FLAGS (SCTLR_ELx_M | SCTLR_ELx_A | SCTLR_ELx_C | \
  84. SCTLR_ELx_SA | SCTLR_ELx_I)
  85. /* SCTLR_EL1 specific flags. */
  86. #define SCTLR_EL1_UCI (1 << 26)
  87. #define SCTLR_EL1_SPAN (1 << 23)
  88. #define SCTLR_EL1_UCT (1 << 15)
  89. #define SCTLR_EL1_SED (1 << 8)
  90. #define SCTLR_EL1_CP15BEN (1 << 5)
  91. /* id_aa64isar0 */
  92. #define ID_AA64ISAR0_RDM_SHIFT 28
  93. #define ID_AA64ISAR0_ATOMICS_SHIFT 20
  94. #define ID_AA64ISAR0_CRC32_SHIFT 16
  95. #define ID_AA64ISAR0_SHA2_SHIFT 12
  96. #define ID_AA64ISAR0_SHA1_SHIFT 8
  97. #define ID_AA64ISAR0_AES_SHIFT 4
  98. /* id_aa64pfr0 */
  99. #define ID_AA64PFR0_CSV3_SHIFT 60
  100. #define ID_AA64PFR0_CSV2_SHIFT 56
  101. #define ID_AA64PFR0_SVE_SHIFT 32
  102. #define ID_AA64PFR0_GIC_SHIFT 24
  103. #define ID_AA64PFR0_ASIMD_SHIFT 20
  104. #define ID_AA64PFR0_FP_SHIFT 16
  105. #define ID_AA64PFR0_EL3_SHIFT 12
  106. #define ID_AA64PFR0_EL2_SHIFT 8
  107. #define ID_AA64PFR0_EL1_SHIFT 4
  108. #define ID_AA64PFR0_EL0_SHIFT 0
  109. #define ID_AA64PFR0_FP_NI 0xf
  110. #define ID_AA64PFR0_FP_SUPPORTED 0x0
  111. #define ID_AA64PFR0_ASIMD_NI 0xf
  112. #define ID_AA64PFR0_ASIMD_SUPPORTED 0x0
  113. #define ID_AA64PFR0_EL1_64BIT_ONLY 0x1
  114. #define ID_AA64PFR0_EL0_64BIT_ONLY 0x1
  115. #define ID_AA64PFR0_EL0_32BIT_64BIT 0x2
  116. /* id_aa64mmfr0 */
  117. #define ID_AA64MMFR0_TGRAN4_SHIFT 28
  118. #define ID_AA64MMFR0_TGRAN64_SHIFT 24
  119. #define ID_AA64MMFR0_TGRAN16_SHIFT 20
  120. #define ID_AA64MMFR0_BIGENDEL0_SHIFT 16
  121. #define ID_AA64MMFR0_SNSMEM_SHIFT 12
  122. #define ID_AA64MMFR0_BIGENDEL_SHIFT 8
  123. #define ID_AA64MMFR0_ASID_SHIFT 4
  124. #define ID_AA64MMFR0_PARANGE_SHIFT 0
  125. #define ID_AA64MMFR0_TGRAN4_NI 0xf
  126. #define ID_AA64MMFR0_TGRAN4_SUPPORTED 0x0
  127. #define ID_AA64MMFR0_TGRAN64_NI 0xf
  128. #define ID_AA64MMFR0_TGRAN64_SUPPORTED 0x0
  129. #define ID_AA64MMFR0_TGRAN16_NI 0x0
  130. #define ID_AA64MMFR0_TGRAN16_SUPPORTED 0x1
  131. /* id_aa64mmfr1 */
  132. #define ID_AA64MMFR1_PAN_SHIFT 20
  133. #define ID_AA64MMFR1_LOR_SHIFT 16
  134. #define ID_AA64MMFR1_HPD_SHIFT 12
  135. #define ID_AA64MMFR1_VHE_SHIFT 8
  136. #define ID_AA64MMFR1_VMIDBITS_SHIFT 4
  137. #define ID_AA64MMFR1_HADBS_SHIFT 0
  138. #define ID_AA64MMFR1_VMIDBITS_8 0
  139. #define ID_AA64MMFR1_VMIDBITS_16 2
  140. /* id_aa64mmfr2 */
  141. #define ID_AA64MMFR2_LVA_SHIFT 16
  142. #define ID_AA64MMFR2_IESB_SHIFT 12
  143. #define ID_AA64MMFR2_LSM_SHIFT 8
  144. #define ID_AA64MMFR2_UAO_SHIFT 4
  145. #define ID_AA64MMFR2_CNP_SHIFT 0
  146. /* id_aa64dfr0 */
  147. #define ID_AA64DFR0_CTX_CMPS_SHIFT 28
  148. #define ID_AA64DFR0_WRPS_SHIFT 20
  149. #define ID_AA64DFR0_BRPS_SHIFT 12
  150. #define ID_AA64DFR0_PMUVER_SHIFT 8
  151. #define ID_AA64DFR0_TRACEVER_SHIFT 4
  152. #define ID_AA64DFR0_DEBUGVER_SHIFT 0
  153. #define ID_ISAR5_RDM_SHIFT 24
  154. #define ID_ISAR5_CRC32_SHIFT 16
  155. #define ID_ISAR5_SHA2_SHIFT 12
  156. #define ID_ISAR5_SHA1_SHIFT 8
  157. #define ID_ISAR5_AES_SHIFT 4
  158. #define ID_ISAR5_SEVL_SHIFT 0
  159. #define MVFR0_FPROUND_SHIFT 28
  160. #define MVFR0_FPSHVEC_SHIFT 24
  161. #define MVFR0_FPSQRT_SHIFT 20
  162. #define MVFR0_FPDIVIDE_SHIFT 16
  163. #define MVFR0_FPTRAP_SHIFT 12
  164. #define MVFR0_FPDP_SHIFT 8
  165. #define MVFR0_FPSP_SHIFT 4
  166. #define MVFR0_SIMD_SHIFT 0
  167. #define MVFR1_SIMDFMAC_SHIFT 28
  168. #define MVFR1_FPHP_SHIFT 24
  169. #define MVFR1_SIMDHP_SHIFT 20
  170. #define MVFR1_SIMDSP_SHIFT 16
  171. #define MVFR1_SIMDINT_SHIFT 12
  172. #define MVFR1_SIMDLS_SHIFT 8
  173. #define MVFR1_FPDNAN_SHIFT 4
  174. #define MVFR1_FPFTZ_SHIFT 0
  175. #define ID_AA64MMFR0_TGRAN4_SHIFT 28
  176. #define ID_AA64MMFR0_TGRAN64_SHIFT 24
  177. #define ID_AA64MMFR0_TGRAN16_SHIFT 20
  178. #define ID_AA64MMFR0_TGRAN4_NI 0xf
  179. #define ID_AA64MMFR0_TGRAN4_SUPPORTED 0x0
  180. #define ID_AA64MMFR0_TGRAN64_NI 0xf
  181. #define ID_AA64MMFR0_TGRAN64_SUPPORTED 0x0
  182. #define ID_AA64MMFR0_TGRAN16_NI 0x0
  183. #define ID_AA64MMFR0_TGRAN16_SUPPORTED 0x1
  184. #if defined(CONFIG_ARM64_4K_PAGES)
  185. #define ID_AA64MMFR0_TGRAN_SHIFT ID_AA64MMFR0_TGRAN4_SHIFT
  186. #define ID_AA64MMFR0_TGRAN_SUPPORTED ID_AA64MMFR0_TGRAN4_SUPPORTED
  187. #elif defined(CONFIG_ARM64_16K_PAGES)
  188. #define ID_AA64MMFR0_TGRAN_SHIFT ID_AA64MMFR0_TGRAN16_SHIFT
  189. #define ID_AA64MMFR0_TGRAN_SUPPORTED ID_AA64MMFR0_TGRAN16_SUPPORTED
  190. #elif defined(CONFIG_ARM64_64K_PAGES)
  191. #define ID_AA64MMFR0_TGRAN_SHIFT ID_AA64MMFR0_TGRAN64_SHIFT
  192. #define ID_AA64MMFR0_TGRAN_SUPPORTED ID_AA64MMFR0_TGRAN64_SUPPORTED
  193. #endif
  194. #ifdef __ASSEMBLY__
  195. .irp num,0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15,16,17,18,19,20,21,22,23,24,25,26,27,28,29,30
  196. .equ .L__reg_num_x\num, \num
  197. .endr
  198. .equ .L__reg_num_xzr, 31
  199. .macro mrs_s, rt, sreg
  200. .inst 0xd5200000|(\sreg)|(.L__reg_num_\rt)
  201. .endm
  202. .macro msr_s, sreg, rt
  203. .inst 0xd5000000|(\sreg)|(.L__reg_num_\rt)
  204. .endm
  205. #else
  206. #include <linux/types.h>
  207. asm(
  208. " .irp num,0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15,16,17,18,19,20,21,22,23,24,25,26,27,28,29,30\n"
  209. " .equ .L__reg_num_x\\num, \\num\n"
  210. " .endr\n"
  211. " .equ .L__reg_num_xzr, 31\n"
  212. "\n"
  213. " .macro mrs_s, rt, sreg\n"
  214. " .inst 0xd5200000|(\\sreg)|(.L__reg_num_\\rt)\n"
  215. " .endm\n"
  216. "\n"
  217. " .macro msr_s, sreg, rt\n"
  218. " .inst 0xd5000000|(\\sreg)|(.L__reg_num_\\rt)\n"
  219. " .endm\n"
  220. );
  221. /*
  222. * Unlike read_cpuid, calls to read_sysreg are never expected to be
  223. * optimized away or replaced with synthetic values.
  224. */
  225. #define read_sysreg(r) ({ \
  226. u64 __val; \
  227. asm volatile("mrs %0, " __stringify(r) : "=r" (__val)); \
  228. __val; \
  229. })
  230. /*
  231. * The "Z" constraint normally means a zero immediate, but when combined with
  232. * the "%x0" template means XZR.
  233. */
  234. #define write_sysreg(v, r) do { \
  235. u64 __val = (u64)v; \
  236. asm volatile("msr " __stringify(r) ", %x0" \
  237. : : "rZ" (__val)); \
  238. } while (0)
  239. /*
  240. * For registers without architectural names, or simply unsupported by
  241. * GAS.
  242. */
  243. #define read_sysreg_s(r) ({ \
  244. u64 __val; \
  245. asm volatile("mrs_s %0, " __stringify(r) : "=r" (__val)); \
  246. __val; \
  247. })
  248. #define write_sysreg_s(v, r) do { \
  249. u64 __val = (u64)v; \
  250. asm volatile("msr_s " __stringify(r) ", %x0" : : "rZ" (__val)); \
  251. } while (0)
  252. static inline void config_sctlr_el1(u32 clear, u32 set)
  253. {
  254. u32 val;
  255. val = read_sysreg(sctlr_el1);
  256. val &= ~clear;
  257. val |= set;
  258. write_sysreg(val, sctlr_el1);
  259. }
  260. #endif
  261. #endif /* __ASM_SYSREG_H */