percpu.h 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279
  1. /*
  2. * Copyright (C) 2013 ARM Ltd.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #ifndef __ASM_PERCPU_H
  17. #define __ASM_PERCPU_H
  18. #include <asm/alternative.h>
  19. static inline void set_my_cpu_offset(unsigned long off)
  20. {
  21. asm volatile(ALTERNATIVE("msr tpidr_el1, %0",
  22. "msr tpidr_el2, %0",
  23. ARM64_HAS_VIRT_HOST_EXTN)
  24. :: "r" (off) : "memory");
  25. }
  26. static inline unsigned long __my_cpu_offset(void)
  27. {
  28. unsigned long off;
  29. /*
  30. * We want to allow caching the value, so avoid using volatile and
  31. * instead use a fake stack read to hazard against barrier().
  32. */
  33. asm(ALTERNATIVE("mrs %0, tpidr_el1",
  34. "mrs %0, tpidr_el2",
  35. ARM64_HAS_VIRT_HOST_EXTN)
  36. : "=r" (off) :
  37. "Q" (*(const unsigned long *)current_stack_pointer));
  38. return off;
  39. }
  40. #define __my_cpu_offset __my_cpu_offset()
  41. #define PERCPU_OP(op, asm_op) \
  42. static inline unsigned long __percpu_##op(void *ptr, \
  43. unsigned long val, int size) \
  44. { \
  45. unsigned long loop, ret; \
  46. \
  47. switch (size) { \
  48. case 1: \
  49. asm ("//__per_cpu_" #op "_1\n" \
  50. "1: ldxrb %w[ret], %[ptr]\n" \
  51. #asm_op " %w[ret], %w[ret], %w[val]\n" \
  52. " stxrb %w[loop], %w[ret], %[ptr]\n" \
  53. " cbnz %w[loop], 1b" \
  54. : [loop] "=&r" (loop), [ret] "=&r" (ret), \
  55. [ptr] "+Q"(*(u8 *)ptr) \
  56. : [val] "Ir" (val)); \
  57. break; \
  58. case 2: \
  59. asm ("//__per_cpu_" #op "_2\n" \
  60. "1: ldxrh %w[ret], %[ptr]\n" \
  61. #asm_op " %w[ret], %w[ret], %w[val]\n" \
  62. " stxrh %w[loop], %w[ret], %[ptr]\n" \
  63. " cbnz %w[loop], 1b" \
  64. : [loop] "=&r" (loop), [ret] "=&r" (ret), \
  65. [ptr] "+Q"(*(u16 *)ptr) \
  66. : [val] "Ir" (val)); \
  67. break; \
  68. case 4: \
  69. asm ("//__per_cpu_" #op "_4\n" \
  70. "1: ldxr %w[ret], %[ptr]\n" \
  71. #asm_op " %w[ret], %w[ret], %w[val]\n" \
  72. " stxr %w[loop], %w[ret], %[ptr]\n" \
  73. " cbnz %w[loop], 1b" \
  74. : [loop] "=&r" (loop), [ret] "=&r" (ret), \
  75. [ptr] "+Q"(*(u32 *)ptr) \
  76. : [val] "Ir" (val)); \
  77. break; \
  78. case 8: \
  79. asm ("//__per_cpu_" #op "_8\n" \
  80. "1: ldxr %[ret], %[ptr]\n" \
  81. #asm_op " %[ret], %[ret], %[val]\n" \
  82. " stxr %w[loop], %[ret], %[ptr]\n" \
  83. " cbnz %w[loop], 1b" \
  84. : [loop] "=&r" (loop), [ret] "=&r" (ret), \
  85. [ptr] "+Q"(*(u64 *)ptr) \
  86. : [val] "Ir" (val)); \
  87. break; \
  88. default: \
  89. BUILD_BUG(); \
  90. } \
  91. \
  92. return ret; \
  93. }
  94. PERCPU_OP(add, add)
  95. PERCPU_OP(and, and)
  96. PERCPU_OP(or, orr)
  97. #undef PERCPU_OP
  98. static inline unsigned long __percpu_read(void *ptr, int size)
  99. {
  100. unsigned long ret;
  101. switch (size) {
  102. case 1:
  103. ret = ACCESS_ONCE(*(u8 *)ptr);
  104. break;
  105. case 2:
  106. ret = ACCESS_ONCE(*(u16 *)ptr);
  107. break;
  108. case 4:
  109. ret = ACCESS_ONCE(*(u32 *)ptr);
  110. break;
  111. case 8:
  112. ret = ACCESS_ONCE(*(u64 *)ptr);
  113. break;
  114. default:
  115. BUILD_BUG();
  116. }
  117. return ret;
  118. }
  119. static inline void __percpu_write(void *ptr, unsigned long val, int size)
  120. {
  121. switch (size) {
  122. case 1:
  123. ACCESS_ONCE(*(u8 *)ptr) = (u8)val;
  124. break;
  125. case 2:
  126. ACCESS_ONCE(*(u16 *)ptr) = (u16)val;
  127. break;
  128. case 4:
  129. ACCESS_ONCE(*(u32 *)ptr) = (u32)val;
  130. break;
  131. case 8:
  132. ACCESS_ONCE(*(u64 *)ptr) = (u64)val;
  133. break;
  134. default:
  135. BUILD_BUG();
  136. }
  137. }
  138. static inline unsigned long __percpu_xchg(void *ptr, unsigned long val,
  139. int size)
  140. {
  141. unsigned long ret, loop;
  142. switch (size) {
  143. case 1:
  144. asm ("//__percpu_xchg_1\n"
  145. "1: ldxrb %w[ret], %[ptr]\n"
  146. " stxrb %w[loop], %w[val], %[ptr]\n"
  147. " cbnz %w[loop], 1b"
  148. : [loop] "=&r"(loop), [ret] "=&r"(ret),
  149. [ptr] "+Q"(*(u8 *)ptr)
  150. : [val] "r" (val));
  151. break;
  152. case 2:
  153. asm ("//__percpu_xchg_2\n"
  154. "1: ldxrh %w[ret], %[ptr]\n"
  155. " stxrh %w[loop], %w[val], %[ptr]\n"
  156. " cbnz %w[loop], 1b"
  157. : [loop] "=&r"(loop), [ret] "=&r"(ret),
  158. [ptr] "+Q"(*(u16 *)ptr)
  159. : [val] "r" (val));
  160. break;
  161. case 4:
  162. asm ("//__percpu_xchg_4\n"
  163. "1: ldxr %w[ret], %[ptr]\n"
  164. " stxr %w[loop], %w[val], %[ptr]\n"
  165. " cbnz %w[loop], 1b"
  166. : [loop] "=&r"(loop), [ret] "=&r"(ret),
  167. [ptr] "+Q"(*(u32 *)ptr)
  168. : [val] "r" (val));
  169. break;
  170. case 8:
  171. asm ("//__percpu_xchg_8\n"
  172. "1: ldxr %[ret], %[ptr]\n"
  173. " stxr %w[loop], %[val], %[ptr]\n"
  174. " cbnz %w[loop], 1b"
  175. : [loop] "=&r"(loop), [ret] "=&r"(ret),
  176. [ptr] "+Q"(*(u64 *)ptr)
  177. : [val] "r" (val));
  178. break;
  179. default:
  180. BUILD_BUG();
  181. }
  182. return ret;
  183. }
  184. #define _percpu_read(pcp) \
  185. ({ \
  186. typeof(pcp) __retval; \
  187. preempt_disable_notrace(); \
  188. __retval = (typeof(pcp))__percpu_read(raw_cpu_ptr(&(pcp)), \
  189. sizeof(pcp)); \
  190. preempt_enable_notrace(); \
  191. __retval; \
  192. })
  193. #define _percpu_write(pcp, val) \
  194. do { \
  195. preempt_disable_notrace(); \
  196. __percpu_write(raw_cpu_ptr(&(pcp)), (unsigned long)(val), \
  197. sizeof(pcp)); \
  198. preempt_enable_notrace(); \
  199. } while(0) \
  200. #define _pcp_protect(operation, pcp, val) \
  201. ({ \
  202. typeof(pcp) __retval; \
  203. preempt_disable(); \
  204. __retval = (typeof(pcp))operation(raw_cpu_ptr(&(pcp)), \
  205. (val), sizeof(pcp)); \
  206. preempt_enable(); \
  207. __retval; \
  208. })
  209. #define _percpu_add(pcp, val) \
  210. _pcp_protect(__percpu_add, pcp, val)
  211. #define _percpu_add_return(pcp, val) _percpu_add(pcp, val)
  212. #define _percpu_and(pcp, val) \
  213. _pcp_protect(__percpu_and, pcp, val)
  214. #define _percpu_or(pcp, val) \
  215. _pcp_protect(__percpu_or, pcp, val)
  216. #define _percpu_xchg(pcp, val) (typeof(pcp)) \
  217. _pcp_protect(__percpu_xchg, pcp, (unsigned long)(val))
  218. #define this_cpu_add_1(pcp, val) _percpu_add(pcp, val)
  219. #define this_cpu_add_2(pcp, val) _percpu_add(pcp, val)
  220. #define this_cpu_add_4(pcp, val) _percpu_add(pcp, val)
  221. #define this_cpu_add_8(pcp, val) _percpu_add(pcp, val)
  222. #define this_cpu_add_return_1(pcp, val) _percpu_add_return(pcp, val)
  223. #define this_cpu_add_return_2(pcp, val) _percpu_add_return(pcp, val)
  224. #define this_cpu_add_return_4(pcp, val) _percpu_add_return(pcp, val)
  225. #define this_cpu_add_return_8(pcp, val) _percpu_add_return(pcp, val)
  226. #define this_cpu_and_1(pcp, val) _percpu_and(pcp, val)
  227. #define this_cpu_and_2(pcp, val) _percpu_and(pcp, val)
  228. #define this_cpu_and_4(pcp, val) _percpu_and(pcp, val)
  229. #define this_cpu_and_8(pcp, val) _percpu_and(pcp, val)
  230. #define this_cpu_or_1(pcp, val) _percpu_or(pcp, val)
  231. #define this_cpu_or_2(pcp, val) _percpu_or(pcp, val)
  232. #define this_cpu_or_4(pcp, val) _percpu_or(pcp, val)
  233. #define this_cpu_or_8(pcp, val) _percpu_or(pcp, val)
  234. #define this_cpu_read_1(pcp) _percpu_read(pcp)
  235. #define this_cpu_read_2(pcp) _percpu_read(pcp)
  236. #define this_cpu_read_4(pcp) _percpu_read(pcp)
  237. #define this_cpu_read_8(pcp) _percpu_read(pcp)
  238. #define this_cpu_write_1(pcp, val) _percpu_write(pcp, val)
  239. #define this_cpu_write_2(pcp, val) _percpu_write(pcp, val)
  240. #define this_cpu_write_4(pcp, val) _percpu_write(pcp, val)
  241. #define this_cpu_write_8(pcp, val) _percpu_write(pcp, val)
  242. #define this_cpu_xchg_1(pcp, val) _percpu_xchg(pcp, val)
  243. #define this_cpu_xchg_2(pcp, val) _percpu_xchg(pcp, val)
  244. #define this_cpu_xchg_4(pcp, val) _percpu_xchg(pcp, val)
  245. #define this_cpu_xchg_8(pcp, val) _percpu_xchg(pcp, val)
  246. #include <asm-generic/percpu.h>
  247. #endif /* __ASM_PERCPU_H */