arch_gicv3.h 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192
  1. /*
  2. * arch/arm64/include/asm/arch_gicv3.h
  3. *
  4. * Copyright (C) 2015 ARM Ltd.
  5. *
  6. * This program is free software: you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #ifndef __ASM_ARCH_GICV3_H
  19. #define __ASM_ARCH_GICV3_H
  20. #include <asm/sysreg.h>
  21. #define ICC_EOIR1_EL1 sys_reg(3, 0, 12, 12, 1)
  22. #define ICC_DIR_EL1 sys_reg(3, 0, 12, 11, 1)
  23. #define ICC_IAR1_EL1 sys_reg(3, 0, 12, 12, 0)
  24. #define ICC_SGI1R_EL1 sys_reg(3, 0, 12, 11, 5)
  25. #define ICC_PMR_EL1 sys_reg(3, 0, 4, 6, 0)
  26. #define ICC_CTLR_EL1 sys_reg(3, 0, 12, 12, 4)
  27. #define ICC_SRE_EL1 sys_reg(3, 0, 12, 12, 5)
  28. #define ICC_GRPEN1_EL1 sys_reg(3, 0, 12, 12, 7)
  29. #define ICC_BPR1_EL1 sys_reg(3, 0, 12, 12, 3)
  30. #define ICC_SRE_EL2 sys_reg(3, 4, 12, 9, 5)
  31. /*
  32. * System register definitions
  33. */
  34. #define ICH_VSEIR_EL2 sys_reg(3, 4, 12, 9, 4)
  35. #define ICH_HCR_EL2 sys_reg(3, 4, 12, 11, 0)
  36. #define ICH_VTR_EL2 sys_reg(3, 4, 12, 11, 1)
  37. #define ICH_MISR_EL2 sys_reg(3, 4, 12, 11, 2)
  38. #define ICH_EISR_EL2 sys_reg(3, 4, 12, 11, 3)
  39. #define ICH_ELSR_EL2 sys_reg(3, 4, 12, 11, 5)
  40. #define ICH_VMCR_EL2 sys_reg(3, 4, 12, 11, 7)
  41. #define __LR0_EL2(x) sys_reg(3, 4, 12, 12, x)
  42. #define __LR8_EL2(x) sys_reg(3, 4, 12, 13, x)
  43. #define ICH_LR0_EL2 __LR0_EL2(0)
  44. #define ICH_LR1_EL2 __LR0_EL2(1)
  45. #define ICH_LR2_EL2 __LR0_EL2(2)
  46. #define ICH_LR3_EL2 __LR0_EL2(3)
  47. #define ICH_LR4_EL2 __LR0_EL2(4)
  48. #define ICH_LR5_EL2 __LR0_EL2(5)
  49. #define ICH_LR6_EL2 __LR0_EL2(6)
  50. #define ICH_LR7_EL2 __LR0_EL2(7)
  51. #define ICH_LR8_EL2 __LR8_EL2(0)
  52. #define ICH_LR9_EL2 __LR8_EL2(1)
  53. #define ICH_LR10_EL2 __LR8_EL2(2)
  54. #define ICH_LR11_EL2 __LR8_EL2(3)
  55. #define ICH_LR12_EL2 __LR8_EL2(4)
  56. #define ICH_LR13_EL2 __LR8_EL2(5)
  57. #define ICH_LR14_EL2 __LR8_EL2(6)
  58. #define ICH_LR15_EL2 __LR8_EL2(7)
  59. #define __AP0Rx_EL2(x) sys_reg(3, 4, 12, 8, x)
  60. #define ICH_AP0R0_EL2 __AP0Rx_EL2(0)
  61. #define ICH_AP0R1_EL2 __AP0Rx_EL2(1)
  62. #define ICH_AP0R2_EL2 __AP0Rx_EL2(2)
  63. #define ICH_AP0R3_EL2 __AP0Rx_EL2(3)
  64. #define __AP1Rx_EL2(x) sys_reg(3, 4, 12, 9, x)
  65. #define ICH_AP1R0_EL2 __AP1Rx_EL2(0)
  66. #define ICH_AP1R1_EL2 __AP1Rx_EL2(1)
  67. #define ICH_AP1R2_EL2 __AP1Rx_EL2(2)
  68. #define ICH_AP1R3_EL2 __AP1Rx_EL2(3)
  69. #ifndef __ASSEMBLY__
  70. #include <linux/stringify.h>
  71. #include <asm/barrier.h>
  72. #define read_gicreg(r) \
  73. ({ \
  74. u64 reg; \
  75. asm volatile("mrs_s %0, " __stringify(r) : "=r" (reg)); \
  76. reg; \
  77. })
  78. #define write_gicreg(v,r) \
  79. do { \
  80. u64 __val = (v); \
  81. asm volatile("msr_s " __stringify(r) ", %0" : : "r" (__val));\
  82. } while (0)
  83. /*
  84. * Low-level accessors
  85. *
  86. * These system registers are 32 bits, but we make sure that the compiler
  87. * sets the GP register's most significant bits to 0 with an explicit cast.
  88. */
  89. static inline void gic_write_eoir(u32 irq)
  90. {
  91. asm volatile("msr_s " __stringify(ICC_EOIR1_EL1) ", %0" : : "r" ((u64)irq));
  92. isb();
  93. }
  94. static inline void gic_write_dir(u32 irq)
  95. {
  96. asm volatile("msr_s " __stringify(ICC_DIR_EL1) ", %0" : : "r" ((u64)irq));
  97. isb();
  98. }
  99. static inline u64 gic_read_iar_common(void)
  100. {
  101. u64 irqstat;
  102. asm volatile("mrs_s %0, " __stringify(ICC_IAR1_EL1) : "=r" (irqstat));
  103. dsb(sy);
  104. return irqstat;
  105. }
  106. /*
  107. * Cavium ThunderX erratum 23154
  108. *
  109. * The gicv3 of ThunderX requires a modified version for reading the
  110. * IAR status to ensure data synchronization (access to icc_iar1_el1
  111. * is not sync'ed before and after).
  112. */
  113. static inline u64 gic_read_iar_cavium_thunderx(void)
  114. {
  115. u64 irqstat;
  116. asm volatile(
  117. "nop;nop;nop;nop\n\t"
  118. "nop;nop;nop;nop\n\t"
  119. "mrs_s %0, " __stringify(ICC_IAR1_EL1) "\n\t"
  120. "nop;nop;nop;nop"
  121. : "=r" (irqstat));
  122. mb();
  123. return irqstat;
  124. }
  125. static inline void gic_write_pmr(u32 val)
  126. {
  127. asm volatile("msr_s " __stringify(ICC_PMR_EL1) ", %0" : : "r" ((u64)val));
  128. }
  129. static inline void gic_write_ctlr(u32 val)
  130. {
  131. asm volatile("msr_s " __stringify(ICC_CTLR_EL1) ", %0" : : "r" ((u64)val));
  132. isb();
  133. }
  134. static inline void gic_write_grpen1(u32 val)
  135. {
  136. asm volatile("msr_s " __stringify(ICC_GRPEN1_EL1) ", %0" : : "r" ((u64)val));
  137. isb();
  138. }
  139. static inline void gic_write_sgi1r(u64 val)
  140. {
  141. asm volatile("msr_s " __stringify(ICC_SGI1R_EL1) ", %0" : : "r" (val));
  142. }
  143. static inline u32 gic_read_sre(void)
  144. {
  145. u64 val;
  146. asm volatile("mrs_s %0, " __stringify(ICC_SRE_EL1) : "=r" (val));
  147. return val;
  148. }
  149. static inline void gic_write_sre(u32 val)
  150. {
  151. asm volatile("msr_s " __stringify(ICC_SRE_EL1) ", %0" : : "r" ((u64)val));
  152. isb();
  153. }
  154. static inline void gic_write_bpr1(u32 val)
  155. {
  156. asm volatile("msr_s " __stringify(ICC_BPR1_EL1) ", %0" : : "r" (val));
  157. }
  158. #define gic_read_typer(c) readq_relaxed(c)
  159. #define gic_write_irouter(v, c) writeq_relaxed(v, c)
  160. #endif /* __ASSEMBLY__ */
  161. #endif /* __ASM_ARCH_GICV3_H */