ac97.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438
  1. /* sound/soc/samsung/ac97.c
  2. *
  3. * ALSA SoC Audio Layer - S3C AC97 Controller driver
  4. * Evolved from s3c2443-ac97.c
  5. *
  6. * Copyright (c) 2010 Samsung Electronics Co. Ltd
  7. * Author: Jaswinder Singh <jassisinghbrar@gmail.com>
  8. * Credits: Graeme Gregory, Sean Choi
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/io.h>
  15. #include <linux/delay.h>
  16. #include <linux/clk.h>
  17. #include <linux/module.h>
  18. #include <sound/soc.h>
  19. #include "regs-ac97.h"
  20. #include <linux/platform_data/asoc-s3c.h>
  21. #include "dma.h"
  22. #define AC_CMD_ADDR(x) (x << 16)
  23. #define AC_CMD_DATA(x) (x & 0xffff)
  24. #define S3C_AC97_DAI_PCM 0
  25. #define S3C_AC97_DAI_MIC 1
  26. struct s3c_ac97_info {
  27. struct clk *ac97_clk;
  28. void __iomem *regs;
  29. struct mutex lock;
  30. struct completion done;
  31. };
  32. static struct s3c_ac97_info s3c_ac97;
  33. static struct snd_dmaengine_dai_dma_data s3c_ac97_pcm_out = {
  34. .addr_width = 4,
  35. };
  36. static struct snd_dmaengine_dai_dma_data s3c_ac97_pcm_in = {
  37. .addr_width = 4,
  38. };
  39. static struct snd_dmaengine_dai_dma_data s3c_ac97_mic_in = {
  40. .addr_width = 4,
  41. };
  42. static void s3c_ac97_activate(struct snd_ac97 *ac97)
  43. {
  44. u32 ac_glbctrl, stat;
  45. stat = readl(s3c_ac97.regs + S3C_AC97_GLBSTAT) & 0x7;
  46. if (stat == S3C_AC97_GLBSTAT_MAINSTATE_ACTIVE)
  47. return; /* Return if already active */
  48. reinit_completion(&s3c_ac97.done);
  49. ac_glbctrl = readl(s3c_ac97.regs + S3C_AC97_GLBCTRL);
  50. ac_glbctrl = S3C_AC97_GLBCTRL_ACLINKON;
  51. writel(ac_glbctrl, s3c_ac97.regs + S3C_AC97_GLBCTRL);
  52. msleep(1);
  53. ac_glbctrl |= S3C_AC97_GLBCTRL_TRANSFERDATAENABLE;
  54. writel(ac_glbctrl, s3c_ac97.regs + S3C_AC97_GLBCTRL);
  55. msleep(1);
  56. ac_glbctrl = readl(s3c_ac97.regs + S3C_AC97_GLBCTRL);
  57. ac_glbctrl |= S3C_AC97_GLBCTRL_CODECREADYIE;
  58. writel(ac_glbctrl, s3c_ac97.regs + S3C_AC97_GLBCTRL);
  59. if (!wait_for_completion_timeout(&s3c_ac97.done, HZ))
  60. pr_err("AC97: Unable to activate!\n");
  61. }
  62. static unsigned short s3c_ac97_read(struct snd_ac97 *ac97,
  63. unsigned short reg)
  64. {
  65. u32 ac_glbctrl, ac_codec_cmd;
  66. u32 stat, addr, data;
  67. mutex_lock(&s3c_ac97.lock);
  68. s3c_ac97_activate(ac97);
  69. reinit_completion(&s3c_ac97.done);
  70. ac_codec_cmd = readl(s3c_ac97.regs + S3C_AC97_CODEC_CMD);
  71. ac_codec_cmd = S3C_AC97_CODEC_CMD_READ | AC_CMD_ADDR(reg);
  72. writel(ac_codec_cmd, s3c_ac97.regs + S3C_AC97_CODEC_CMD);
  73. udelay(50);
  74. ac_glbctrl = readl(s3c_ac97.regs + S3C_AC97_GLBCTRL);
  75. ac_glbctrl |= S3C_AC97_GLBCTRL_CODECREADYIE;
  76. writel(ac_glbctrl, s3c_ac97.regs + S3C_AC97_GLBCTRL);
  77. if (!wait_for_completion_timeout(&s3c_ac97.done, HZ))
  78. pr_err("AC97: Unable to read!\n");
  79. stat = readl(s3c_ac97.regs + S3C_AC97_STAT);
  80. addr = (stat >> 16) & 0x7f;
  81. data = (stat & 0xffff);
  82. if (addr != reg)
  83. pr_err("ac97: req addr = %02x, rep addr = %02x\n",
  84. reg, addr);
  85. mutex_unlock(&s3c_ac97.lock);
  86. return (unsigned short)data;
  87. }
  88. static void s3c_ac97_write(struct snd_ac97 *ac97, unsigned short reg,
  89. unsigned short val)
  90. {
  91. u32 ac_glbctrl, ac_codec_cmd;
  92. mutex_lock(&s3c_ac97.lock);
  93. s3c_ac97_activate(ac97);
  94. reinit_completion(&s3c_ac97.done);
  95. ac_codec_cmd = readl(s3c_ac97.regs + S3C_AC97_CODEC_CMD);
  96. ac_codec_cmd = AC_CMD_ADDR(reg) | AC_CMD_DATA(val);
  97. writel(ac_codec_cmd, s3c_ac97.regs + S3C_AC97_CODEC_CMD);
  98. udelay(50);
  99. ac_glbctrl = readl(s3c_ac97.regs + S3C_AC97_GLBCTRL);
  100. ac_glbctrl |= S3C_AC97_GLBCTRL_CODECREADYIE;
  101. writel(ac_glbctrl, s3c_ac97.regs + S3C_AC97_GLBCTRL);
  102. if (!wait_for_completion_timeout(&s3c_ac97.done, HZ))
  103. pr_err("AC97: Unable to write!\n");
  104. ac_codec_cmd = readl(s3c_ac97.regs + S3C_AC97_CODEC_CMD);
  105. ac_codec_cmd |= S3C_AC97_CODEC_CMD_READ;
  106. writel(ac_codec_cmd, s3c_ac97.regs + S3C_AC97_CODEC_CMD);
  107. mutex_unlock(&s3c_ac97.lock);
  108. }
  109. static void s3c_ac97_cold_reset(struct snd_ac97 *ac97)
  110. {
  111. pr_debug("AC97: Cold reset\n");
  112. writel(S3C_AC97_GLBCTRL_COLDRESET,
  113. s3c_ac97.regs + S3C_AC97_GLBCTRL);
  114. msleep(1);
  115. writel(0, s3c_ac97.regs + S3C_AC97_GLBCTRL);
  116. msleep(1);
  117. }
  118. static void s3c_ac97_warm_reset(struct snd_ac97 *ac97)
  119. {
  120. u32 stat;
  121. stat = readl(s3c_ac97.regs + S3C_AC97_GLBSTAT) & 0x7;
  122. if (stat == S3C_AC97_GLBSTAT_MAINSTATE_ACTIVE)
  123. return; /* Return if already active */
  124. pr_debug("AC97: Warm reset\n");
  125. writel(S3C_AC97_GLBCTRL_WARMRESET, s3c_ac97.regs + S3C_AC97_GLBCTRL);
  126. msleep(1);
  127. writel(0, s3c_ac97.regs + S3C_AC97_GLBCTRL);
  128. msleep(1);
  129. s3c_ac97_activate(ac97);
  130. }
  131. static irqreturn_t s3c_ac97_irq(int irq, void *dev_id)
  132. {
  133. u32 ac_glbctrl, ac_glbstat;
  134. ac_glbstat = readl(s3c_ac97.regs + S3C_AC97_GLBSTAT);
  135. if (ac_glbstat & S3C_AC97_GLBSTAT_CODECREADY) {
  136. ac_glbctrl = readl(s3c_ac97.regs + S3C_AC97_GLBCTRL);
  137. ac_glbctrl &= ~S3C_AC97_GLBCTRL_CODECREADYIE;
  138. writel(ac_glbctrl, s3c_ac97.regs + S3C_AC97_GLBCTRL);
  139. complete(&s3c_ac97.done);
  140. }
  141. ac_glbctrl = readl(s3c_ac97.regs + S3C_AC97_GLBCTRL);
  142. ac_glbctrl |= (1<<30); /* Clear interrupt */
  143. writel(ac_glbctrl, s3c_ac97.regs + S3C_AC97_GLBCTRL);
  144. return IRQ_HANDLED;
  145. }
  146. static struct snd_ac97_bus_ops s3c_ac97_ops = {
  147. .read = s3c_ac97_read,
  148. .write = s3c_ac97_write,
  149. .warm_reset = s3c_ac97_warm_reset,
  150. .reset = s3c_ac97_cold_reset,
  151. };
  152. static int s3c_ac97_trigger(struct snd_pcm_substream *substream, int cmd,
  153. struct snd_soc_dai *dai)
  154. {
  155. u32 ac_glbctrl;
  156. ac_glbctrl = readl(s3c_ac97.regs + S3C_AC97_GLBCTRL);
  157. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
  158. ac_glbctrl &= ~S3C_AC97_GLBCTRL_PCMINTM_MASK;
  159. else
  160. ac_glbctrl &= ~S3C_AC97_GLBCTRL_PCMOUTTM_MASK;
  161. switch (cmd) {
  162. case SNDRV_PCM_TRIGGER_START:
  163. case SNDRV_PCM_TRIGGER_RESUME:
  164. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  165. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
  166. ac_glbctrl |= S3C_AC97_GLBCTRL_PCMINTM_DMA;
  167. else
  168. ac_glbctrl |= S3C_AC97_GLBCTRL_PCMOUTTM_DMA;
  169. break;
  170. case SNDRV_PCM_TRIGGER_STOP:
  171. case SNDRV_PCM_TRIGGER_SUSPEND:
  172. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  173. break;
  174. }
  175. writel(ac_glbctrl, s3c_ac97.regs + S3C_AC97_GLBCTRL);
  176. return 0;
  177. }
  178. static int s3c_ac97_mic_trigger(struct snd_pcm_substream *substream,
  179. int cmd, struct snd_soc_dai *dai)
  180. {
  181. u32 ac_glbctrl;
  182. ac_glbctrl = readl(s3c_ac97.regs + S3C_AC97_GLBCTRL);
  183. ac_glbctrl &= ~S3C_AC97_GLBCTRL_MICINTM_MASK;
  184. switch (cmd) {
  185. case SNDRV_PCM_TRIGGER_START:
  186. case SNDRV_PCM_TRIGGER_RESUME:
  187. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  188. ac_glbctrl |= S3C_AC97_GLBCTRL_MICINTM_DMA;
  189. break;
  190. case SNDRV_PCM_TRIGGER_STOP:
  191. case SNDRV_PCM_TRIGGER_SUSPEND:
  192. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  193. break;
  194. }
  195. writel(ac_glbctrl, s3c_ac97.regs + S3C_AC97_GLBCTRL);
  196. return 0;
  197. }
  198. static const struct snd_soc_dai_ops s3c_ac97_dai_ops = {
  199. .trigger = s3c_ac97_trigger,
  200. };
  201. static const struct snd_soc_dai_ops s3c_ac97_mic_dai_ops = {
  202. .trigger = s3c_ac97_mic_trigger,
  203. };
  204. static int s3c_ac97_dai_probe(struct snd_soc_dai *dai)
  205. {
  206. snd_soc_dai_init_dma_data(dai, &s3c_ac97_pcm_out, &s3c_ac97_pcm_in);
  207. return 0;
  208. }
  209. static int s3c_ac97_mic_dai_probe(struct snd_soc_dai *dai)
  210. {
  211. snd_soc_dai_init_dma_data(dai, NULL, &s3c_ac97_mic_in);
  212. return 0;
  213. }
  214. static struct snd_soc_dai_driver s3c_ac97_dai[] = {
  215. [S3C_AC97_DAI_PCM] = {
  216. .name = "samsung-ac97",
  217. .bus_control = true,
  218. .playback = {
  219. .stream_name = "AC97 Playback",
  220. .channels_min = 2,
  221. .channels_max = 2,
  222. .rates = SNDRV_PCM_RATE_8000_48000,
  223. .formats = SNDRV_PCM_FMTBIT_S16_LE,},
  224. .capture = {
  225. .stream_name = "AC97 Capture",
  226. .channels_min = 2,
  227. .channels_max = 2,
  228. .rates = SNDRV_PCM_RATE_8000_48000,
  229. .formats = SNDRV_PCM_FMTBIT_S16_LE,},
  230. .probe = s3c_ac97_dai_probe,
  231. .ops = &s3c_ac97_dai_ops,
  232. },
  233. [S3C_AC97_DAI_MIC] = {
  234. .name = "samsung-ac97-mic",
  235. .bus_control = true,
  236. .capture = {
  237. .stream_name = "AC97 Mic Capture",
  238. .channels_min = 1,
  239. .channels_max = 1,
  240. .rates = SNDRV_PCM_RATE_8000_48000,
  241. .formats = SNDRV_PCM_FMTBIT_S16_LE,},
  242. .probe = s3c_ac97_mic_dai_probe,
  243. .ops = &s3c_ac97_mic_dai_ops,
  244. },
  245. };
  246. static const struct snd_soc_component_driver s3c_ac97_component = {
  247. .name = "s3c-ac97",
  248. };
  249. static int s3c_ac97_probe(struct platform_device *pdev)
  250. {
  251. struct resource *mem_res, *irq_res;
  252. struct s3c_audio_pdata *ac97_pdata;
  253. int ret;
  254. ac97_pdata = pdev->dev.platform_data;
  255. if (!ac97_pdata || !ac97_pdata->cfg_gpio) {
  256. dev_err(&pdev->dev, "cfg_gpio callback not provided!\n");
  257. return -EINVAL;
  258. }
  259. /* Check for availability of necessary resource */
  260. irq_res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  261. if (!irq_res) {
  262. dev_err(&pdev->dev, "AC97 IRQ not provided!\n");
  263. return -ENXIO;
  264. }
  265. mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  266. s3c_ac97.regs = devm_ioremap_resource(&pdev->dev, mem_res);
  267. if (IS_ERR(s3c_ac97.regs))
  268. return PTR_ERR(s3c_ac97.regs);
  269. s3c_ac97_pcm_out.filter_data = ac97_pdata->dma_playback;
  270. s3c_ac97_pcm_out.addr = mem_res->start + S3C_AC97_PCM_DATA;
  271. s3c_ac97_pcm_in.filter_data = ac97_pdata->dma_capture;
  272. s3c_ac97_pcm_in.addr = mem_res->start + S3C_AC97_PCM_DATA;
  273. s3c_ac97_mic_in.filter_data = ac97_pdata->dma_capture_mic;
  274. s3c_ac97_mic_in.addr = mem_res->start + S3C_AC97_MIC_DATA;
  275. init_completion(&s3c_ac97.done);
  276. mutex_init(&s3c_ac97.lock);
  277. s3c_ac97.ac97_clk = devm_clk_get(&pdev->dev, "ac97");
  278. if (IS_ERR(s3c_ac97.ac97_clk)) {
  279. dev_err(&pdev->dev, "ac97 failed to get ac97_clock\n");
  280. ret = -ENODEV;
  281. goto err2;
  282. }
  283. clk_prepare_enable(s3c_ac97.ac97_clk);
  284. if (ac97_pdata->cfg_gpio(pdev)) {
  285. dev_err(&pdev->dev, "Unable to configure gpio\n");
  286. ret = -EINVAL;
  287. goto err3;
  288. }
  289. ret = request_irq(irq_res->start, s3c_ac97_irq,
  290. 0, "AC97", NULL);
  291. if (ret < 0) {
  292. dev_err(&pdev->dev, "ac97: interrupt request failed.\n");
  293. goto err4;
  294. }
  295. ret = snd_soc_set_ac97_ops(&s3c_ac97_ops);
  296. if (ret != 0) {
  297. dev_err(&pdev->dev, "Failed to set AC'97 ops: %d\n", ret);
  298. goto err4;
  299. }
  300. ret = samsung_asoc_dma_platform_register(&pdev->dev,
  301. ac97_pdata->dma_filter,
  302. NULL, NULL);
  303. if (ret) {
  304. dev_err(&pdev->dev, "failed to get register DMA: %d\n", ret);
  305. goto err5;
  306. }
  307. ret = devm_snd_soc_register_component(&pdev->dev, &s3c_ac97_component,
  308. s3c_ac97_dai, ARRAY_SIZE(s3c_ac97_dai));
  309. if (ret)
  310. goto err5;
  311. return 0;
  312. err5:
  313. free_irq(irq_res->start, NULL);
  314. err4:
  315. err3:
  316. clk_disable_unprepare(s3c_ac97.ac97_clk);
  317. err2:
  318. snd_soc_set_ac97_ops(NULL);
  319. return ret;
  320. }
  321. static int s3c_ac97_remove(struct platform_device *pdev)
  322. {
  323. struct resource *irq_res;
  324. irq_res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  325. if (irq_res)
  326. free_irq(irq_res->start, NULL);
  327. clk_disable_unprepare(s3c_ac97.ac97_clk);
  328. snd_soc_set_ac97_ops(NULL);
  329. return 0;
  330. }
  331. static struct platform_driver s3c_ac97_driver = {
  332. .probe = s3c_ac97_probe,
  333. .remove = s3c_ac97_remove,
  334. .driver = {
  335. .name = "samsung-ac97",
  336. },
  337. };
  338. module_platform_driver(s3c_ac97_driver);
  339. MODULE_AUTHOR("Jaswinder Singh, <jassisinghbrar@gmail.com>");
  340. MODULE_DESCRIPTION("AC97 driver for the Samsung SoC");
  341. MODULE_LICENSE("GPL");
  342. MODULE_ALIAS("platform:samsung-ac97");