wm8991.c 42 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355
  1. /*
  2. * wm8991.c -- WM8991 ALSA Soc Audio driver
  3. *
  4. * Copyright 2007-2010 Wolfson Microelectronics PLC.
  5. * Author: Graeme Gregory
  6. * Graeme.Gregory@wolfsonmicro.com
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/kernel.h>
  16. #include <linux/init.h>
  17. #include <linux/delay.h>
  18. #include <linux/pm.h>
  19. #include <linux/i2c.h>
  20. #include <linux/regmap.h>
  21. #include <linux/slab.h>
  22. #include <sound/core.h>
  23. #include <sound/pcm.h>
  24. #include <sound/pcm_params.h>
  25. #include <sound/soc.h>
  26. #include <sound/soc-dapm.h>
  27. #include <sound/initval.h>
  28. #include <sound/tlv.h>
  29. #include <asm/div64.h>
  30. #include "wm8991.h"
  31. struct wm8991_priv {
  32. struct regmap *regmap;
  33. unsigned int pcmclk;
  34. };
  35. static const struct reg_default wm8991_reg_defaults[] = {
  36. { 1, 0x0000 }, /* R1 - Power Management (1) */
  37. { 2, 0x6000 }, /* R2 - Power Management (2) */
  38. { 3, 0x0000 }, /* R3 - Power Management (3) */
  39. { 4, 0x4050 }, /* R4 - Audio Interface (1) */
  40. { 5, 0x4000 }, /* R5 - Audio Interface (2) */
  41. { 6, 0x01C8 }, /* R6 - Clocking (1) */
  42. { 7, 0x0000 }, /* R7 - Clocking (2) */
  43. { 8, 0x0040 }, /* R8 - Audio Interface (3) */
  44. { 9, 0x0040 }, /* R9 - Audio Interface (4) */
  45. { 10, 0x0004 }, /* R10 - DAC CTRL */
  46. { 11, 0x00C0 }, /* R11 - Left DAC Digital Volume */
  47. { 12, 0x00C0 }, /* R12 - Right DAC Digital Volume */
  48. { 13, 0x0000 }, /* R13 - Digital Side Tone */
  49. { 14, 0x0100 }, /* R14 - ADC CTRL */
  50. { 15, 0x00C0 }, /* R15 - Left ADC Digital Volume */
  51. { 16, 0x00C0 }, /* R16 - Right ADC Digital Volume */
  52. { 18, 0x0000 }, /* R18 - GPIO CTRL 1 */
  53. { 19, 0x1000 }, /* R19 - GPIO1 & GPIO2 */
  54. { 20, 0x1010 }, /* R20 - GPIO3 & GPIO4 */
  55. { 21, 0x1010 }, /* R21 - GPIO5 & GPIO6 */
  56. { 22, 0x8000 }, /* R22 - GPIOCTRL 2 */
  57. { 23, 0x0800 }, /* R23 - GPIO_POL */
  58. { 24, 0x008B }, /* R24 - Left Line Input 1&2 Volume */
  59. { 25, 0x008B }, /* R25 - Left Line Input 3&4 Volume */
  60. { 26, 0x008B }, /* R26 - Right Line Input 1&2 Volume */
  61. { 27, 0x008B }, /* R27 - Right Line Input 3&4 Volume */
  62. { 28, 0x0000 }, /* R28 - Left Output Volume */
  63. { 29, 0x0000 }, /* R29 - Right Output Volume */
  64. { 30, 0x0066 }, /* R30 - Line Outputs Volume */
  65. { 31, 0x0022 }, /* R31 - Out3/4 Volume */
  66. { 32, 0x0079 }, /* R32 - Left OPGA Volume */
  67. { 33, 0x0079 }, /* R33 - Right OPGA Volume */
  68. { 34, 0x0003 }, /* R34 - Speaker Volume */
  69. { 35, 0x0003 }, /* R35 - ClassD1 */
  70. { 37, 0x0100 }, /* R37 - ClassD3 */
  71. { 39, 0x0000 }, /* R39 - Input Mixer1 */
  72. { 40, 0x0000 }, /* R40 - Input Mixer2 */
  73. { 41, 0x0000 }, /* R41 - Input Mixer3 */
  74. { 42, 0x0000 }, /* R42 - Input Mixer4 */
  75. { 43, 0x0000 }, /* R43 - Input Mixer5 */
  76. { 44, 0x0000 }, /* R44 - Input Mixer6 */
  77. { 45, 0x0000 }, /* R45 - Output Mixer1 */
  78. { 46, 0x0000 }, /* R46 - Output Mixer2 */
  79. { 47, 0x0000 }, /* R47 - Output Mixer3 */
  80. { 48, 0x0000 }, /* R48 - Output Mixer4 */
  81. { 49, 0x0000 }, /* R49 - Output Mixer5 */
  82. { 50, 0x0000 }, /* R50 - Output Mixer6 */
  83. { 51, 0x0180 }, /* R51 - Out3/4 Mixer */
  84. { 52, 0x0000 }, /* R52 - Line Mixer1 */
  85. { 53, 0x0000 }, /* R53 - Line Mixer2 */
  86. { 54, 0x0000 }, /* R54 - Speaker Mixer */
  87. { 55, 0x0000 }, /* R55 - Additional Control */
  88. { 56, 0x0000 }, /* R56 - AntiPOP1 */
  89. { 57, 0x0000 }, /* R57 - AntiPOP2 */
  90. { 58, 0x0000 }, /* R58 - MICBIAS */
  91. { 60, 0x0008 }, /* R60 - PLL1 */
  92. { 61, 0x0031 }, /* R61 - PLL2 */
  93. { 62, 0x0026 }, /* R62 - PLL3 */
  94. };
  95. static bool wm8991_volatile(struct device *dev, unsigned int reg)
  96. {
  97. switch (reg) {
  98. case WM8991_RESET:
  99. return true;
  100. default:
  101. return false;
  102. }
  103. }
  104. static const SNDRV_CTL_TLVD_DECLARE_DB_SCALE(in_pga_tlv, -1650, 150, 0);
  105. static const SNDRV_CTL_TLVD_DECLARE_DB_SCALE(out_mix_tlv, -2100, 300, 0);
  106. static const SNDRV_CTL_TLVD_DECLARE_DB_RANGE(out_pga_tlv,
  107. 0x00, 0x2f, SNDRV_CTL_TLVD_DB_SCALE_ITEM(SNDRV_CTL_TLVD_DB_GAIN_MUTE, 0, 1),
  108. 0x30, 0x7f, SNDRV_CTL_TLVD_DB_SCALE_ITEM(-7300, 100, 0),
  109. );
  110. static const SNDRV_CTL_TLVD_DECLARE_DB_RANGE(out_dac_tlv,
  111. 0x00, 0xbf, SNDRV_CTL_TLVD_DB_SCALE_ITEM(-71625, 375, 1),
  112. 0xc0, 0xff, SNDRV_CTL_TLVD_DB_SCALE_ITEM(0, 0, 0),
  113. );
  114. static const SNDRV_CTL_TLVD_DECLARE_DB_RANGE(in_adc_tlv,
  115. 0x00, 0xef, SNDRV_CTL_TLVD_DB_SCALE_ITEM(-71625, 375, 1),
  116. 0xf0, 0xff, SNDRV_CTL_TLVD_DB_SCALE_ITEM(17625, 0, 0),
  117. );
  118. static const SNDRV_CTL_TLVD_DECLARE_DB_RANGE(out_sidetone_tlv,
  119. 0x00, 0x0c, SNDRV_CTL_TLVD_DB_SCALE_ITEM(-3600, 300, 0),
  120. 0x0d, 0x0f, SNDRV_CTL_TLVD_DB_SCALE_ITEM(0, 0, 0),
  121. );
  122. static int wm899x_outpga_put_volsw_vu(struct snd_kcontrol *kcontrol,
  123. struct snd_ctl_elem_value *ucontrol)
  124. {
  125. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  126. int reg = kcontrol->private_value & 0xff;
  127. int ret;
  128. u16 val;
  129. ret = snd_soc_put_volsw(kcontrol, ucontrol);
  130. if (ret < 0)
  131. return ret;
  132. /* now hit the volume update bits (always bit 8) */
  133. val = snd_soc_read(codec, reg);
  134. return snd_soc_write(codec, reg, val | 0x0100);
  135. }
  136. static const char *wm8991_digital_sidetone[] =
  137. {"None", "Left ADC", "Right ADC", "Reserved"};
  138. static SOC_ENUM_SINGLE_DECL(wm8991_left_digital_sidetone_enum,
  139. WM8991_DIGITAL_SIDE_TONE,
  140. WM8991_ADC_TO_DACL_SHIFT,
  141. wm8991_digital_sidetone);
  142. static SOC_ENUM_SINGLE_DECL(wm8991_right_digital_sidetone_enum,
  143. WM8991_DIGITAL_SIDE_TONE,
  144. WM8991_ADC_TO_DACR_SHIFT,
  145. wm8991_digital_sidetone);
  146. static const char *wm8991_adcmode[] =
  147. {"Hi-fi mode", "Voice mode 1", "Voice mode 2", "Voice mode 3"};
  148. static SOC_ENUM_SINGLE_DECL(wm8991_right_adcmode_enum,
  149. WM8991_ADC_CTRL,
  150. WM8991_ADC_HPF_CUT_SHIFT,
  151. wm8991_adcmode);
  152. static const struct snd_kcontrol_new wm8991_snd_controls[] = {
  153. /* INMIXL */
  154. SOC_SINGLE("LIN12 PGA Boost", WM8991_INPUT_MIXER3, WM8991_L12MNBST_BIT, 1, 0),
  155. SOC_SINGLE("LIN34 PGA Boost", WM8991_INPUT_MIXER3, WM8991_L34MNBST_BIT, 1, 0),
  156. /* INMIXR */
  157. SOC_SINGLE("RIN12 PGA Boost", WM8991_INPUT_MIXER3, WM8991_R12MNBST_BIT, 1, 0),
  158. SOC_SINGLE("RIN34 PGA Boost", WM8991_INPUT_MIXER3, WM8991_R34MNBST_BIT, 1, 0),
  159. /* LOMIX */
  160. SOC_SINGLE_TLV("LOMIX LIN3 Bypass Volume", WM8991_OUTPUT_MIXER3,
  161. WM8991_LLI3LOVOL_SHIFT, WM8991_LLI3LOVOL_MASK, 1, out_mix_tlv),
  162. SOC_SINGLE_TLV("LOMIX RIN12 PGA Bypass Volume", WM8991_OUTPUT_MIXER3,
  163. WM8991_LR12LOVOL_SHIFT, WM8991_LR12LOVOL_MASK, 1, out_mix_tlv),
  164. SOC_SINGLE_TLV("LOMIX LIN12 PGA Bypass Volume", WM8991_OUTPUT_MIXER3,
  165. WM8991_LL12LOVOL_SHIFT, WM8991_LL12LOVOL_MASK, 1, out_mix_tlv),
  166. SOC_SINGLE_TLV("LOMIX RIN3 Bypass Volume", WM8991_OUTPUT_MIXER5,
  167. WM8991_LRI3LOVOL_SHIFT, WM8991_LRI3LOVOL_MASK, 1, out_mix_tlv),
  168. SOC_SINGLE_TLV("LOMIX AINRMUX Bypass Volume", WM8991_OUTPUT_MIXER5,
  169. WM8991_LRBLOVOL_SHIFT, WM8991_LRBLOVOL_MASK, 1, out_mix_tlv),
  170. SOC_SINGLE_TLV("LOMIX AINLMUX Bypass Volume", WM8991_OUTPUT_MIXER5,
  171. WM8991_LRBLOVOL_SHIFT, WM8991_LRBLOVOL_MASK, 1, out_mix_tlv),
  172. /* ROMIX */
  173. SOC_SINGLE_TLV("ROMIX RIN3 Bypass Volume", WM8991_OUTPUT_MIXER4,
  174. WM8991_RRI3ROVOL_SHIFT, WM8991_RRI3ROVOL_MASK, 1, out_mix_tlv),
  175. SOC_SINGLE_TLV("ROMIX LIN12 PGA Bypass Volume", WM8991_OUTPUT_MIXER4,
  176. WM8991_RL12ROVOL_SHIFT, WM8991_RL12ROVOL_MASK, 1, out_mix_tlv),
  177. SOC_SINGLE_TLV("ROMIX RIN12 PGA Bypass Volume", WM8991_OUTPUT_MIXER4,
  178. WM8991_RR12ROVOL_SHIFT, WM8991_RR12ROVOL_MASK, 1, out_mix_tlv),
  179. SOC_SINGLE_TLV("ROMIX LIN3 Bypass Volume", WM8991_OUTPUT_MIXER6,
  180. WM8991_RLI3ROVOL_SHIFT, WM8991_RLI3ROVOL_MASK, 1, out_mix_tlv),
  181. SOC_SINGLE_TLV("ROMIX AINLMUX Bypass Volume", WM8991_OUTPUT_MIXER6,
  182. WM8991_RLBROVOL_SHIFT, WM8991_RLBROVOL_MASK, 1, out_mix_tlv),
  183. SOC_SINGLE_TLV("ROMIX AINRMUX Bypass Volume", WM8991_OUTPUT_MIXER6,
  184. WM8991_RRBROVOL_SHIFT, WM8991_RRBROVOL_MASK, 1, out_mix_tlv),
  185. /* LOUT */
  186. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LOUT Volume", WM8991_LEFT_OUTPUT_VOLUME,
  187. WM8991_LOUTVOL_SHIFT, WM8991_LOUTVOL_MASK, 0, out_pga_tlv),
  188. SOC_SINGLE("LOUT ZC", WM8991_LEFT_OUTPUT_VOLUME, WM8991_LOZC_BIT, 1, 0),
  189. /* ROUT */
  190. SOC_WM899X_OUTPGA_SINGLE_R_TLV("ROUT Volume", WM8991_RIGHT_OUTPUT_VOLUME,
  191. WM8991_ROUTVOL_SHIFT, WM8991_ROUTVOL_MASK, 0, out_pga_tlv),
  192. SOC_SINGLE("ROUT ZC", WM8991_RIGHT_OUTPUT_VOLUME, WM8991_ROZC_BIT, 1, 0),
  193. /* LOPGA */
  194. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LOPGA Volume", WM8991_LEFT_OPGA_VOLUME,
  195. WM8991_LOPGAVOL_SHIFT, WM8991_LOPGAVOL_MASK, 0, out_pga_tlv),
  196. SOC_SINGLE("LOPGA ZC Switch", WM8991_LEFT_OPGA_VOLUME,
  197. WM8991_LOPGAZC_BIT, 1, 0),
  198. /* ROPGA */
  199. SOC_WM899X_OUTPGA_SINGLE_R_TLV("ROPGA Volume", WM8991_RIGHT_OPGA_VOLUME,
  200. WM8991_ROPGAVOL_SHIFT, WM8991_ROPGAVOL_MASK, 0, out_pga_tlv),
  201. SOC_SINGLE("ROPGA ZC Switch", WM8991_RIGHT_OPGA_VOLUME,
  202. WM8991_ROPGAZC_BIT, 1, 0),
  203. SOC_SINGLE("LON Mute Switch", WM8991_LINE_OUTPUTS_VOLUME,
  204. WM8991_LONMUTE_BIT, 1, 0),
  205. SOC_SINGLE("LOP Mute Switch", WM8991_LINE_OUTPUTS_VOLUME,
  206. WM8991_LOPMUTE_BIT, 1, 0),
  207. SOC_SINGLE("LOP Attenuation Switch", WM8991_LINE_OUTPUTS_VOLUME,
  208. WM8991_LOATTN_BIT, 1, 0),
  209. SOC_SINGLE("RON Mute Switch", WM8991_LINE_OUTPUTS_VOLUME,
  210. WM8991_RONMUTE_BIT, 1, 0),
  211. SOC_SINGLE("ROP Mute Switch", WM8991_LINE_OUTPUTS_VOLUME,
  212. WM8991_ROPMUTE_BIT, 1, 0),
  213. SOC_SINGLE("ROP Attenuation Switch", WM8991_LINE_OUTPUTS_VOLUME,
  214. WM8991_ROATTN_BIT, 1, 0),
  215. SOC_SINGLE("OUT3 Mute Switch", WM8991_OUT3_4_VOLUME,
  216. WM8991_OUT3MUTE_BIT, 1, 0),
  217. SOC_SINGLE("OUT3 Attenuation Switch", WM8991_OUT3_4_VOLUME,
  218. WM8991_OUT3ATTN_BIT, 1, 0),
  219. SOC_SINGLE("OUT4 Mute Switch", WM8991_OUT3_4_VOLUME,
  220. WM8991_OUT4MUTE_BIT, 1, 0),
  221. SOC_SINGLE("OUT4 Attenuation Switch", WM8991_OUT3_4_VOLUME,
  222. WM8991_OUT4ATTN_BIT, 1, 0),
  223. SOC_SINGLE("Speaker Mode Switch", WM8991_CLASSD1,
  224. WM8991_CDMODE_BIT, 1, 0),
  225. SOC_SINGLE("Speaker Output Attenuation Volume", WM8991_SPEAKER_VOLUME,
  226. WM8991_SPKVOL_SHIFT, WM8991_SPKVOL_MASK, 0),
  227. SOC_SINGLE("Speaker DC Boost Volume", WM8991_CLASSD3,
  228. WM8991_DCGAIN_SHIFT, WM8991_DCGAIN_MASK, 0),
  229. SOC_SINGLE("Speaker AC Boost Volume", WM8991_CLASSD3,
  230. WM8991_ACGAIN_SHIFT, WM8991_ACGAIN_MASK, 0),
  231. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Left DAC Digital Volume",
  232. WM8991_LEFT_DAC_DIGITAL_VOLUME,
  233. WM8991_DACL_VOL_SHIFT,
  234. WM8991_DACL_VOL_MASK,
  235. 0,
  236. out_dac_tlv),
  237. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Right DAC Digital Volume",
  238. WM8991_RIGHT_DAC_DIGITAL_VOLUME,
  239. WM8991_DACR_VOL_SHIFT,
  240. WM8991_DACR_VOL_MASK,
  241. 0,
  242. out_dac_tlv),
  243. SOC_ENUM("Left Digital Sidetone", wm8991_left_digital_sidetone_enum),
  244. SOC_ENUM("Right Digital Sidetone", wm8991_right_digital_sidetone_enum),
  245. SOC_SINGLE_TLV("Left Digital Sidetone Volume", WM8991_DIGITAL_SIDE_TONE,
  246. WM8991_ADCL_DAC_SVOL_SHIFT, WM8991_ADCL_DAC_SVOL_MASK, 0,
  247. out_sidetone_tlv),
  248. SOC_SINGLE_TLV("Right Digital Sidetone Volume", WM8991_DIGITAL_SIDE_TONE,
  249. WM8991_ADCR_DAC_SVOL_SHIFT, WM8991_ADCR_DAC_SVOL_MASK, 0,
  250. out_sidetone_tlv),
  251. SOC_SINGLE("ADC Digital High Pass Filter Switch", WM8991_ADC_CTRL,
  252. WM8991_ADC_HPF_ENA_BIT, 1, 0),
  253. SOC_ENUM("ADC HPF Mode", wm8991_right_adcmode_enum),
  254. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Left ADC Digital Volume",
  255. WM8991_LEFT_ADC_DIGITAL_VOLUME,
  256. WM8991_ADCL_VOL_SHIFT,
  257. WM8991_ADCL_VOL_MASK,
  258. 0,
  259. in_adc_tlv),
  260. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Right ADC Digital Volume",
  261. WM8991_RIGHT_ADC_DIGITAL_VOLUME,
  262. WM8991_ADCR_VOL_SHIFT,
  263. WM8991_ADCR_VOL_MASK,
  264. 0,
  265. in_adc_tlv),
  266. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LIN12 Volume",
  267. WM8991_LEFT_LINE_INPUT_1_2_VOLUME,
  268. WM8991_LIN12VOL_SHIFT,
  269. WM8991_LIN12VOL_MASK,
  270. 0,
  271. in_pga_tlv),
  272. SOC_SINGLE("LIN12 ZC Switch", WM8991_LEFT_LINE_INPUT_1_2_VOLUME,
  273. WM8991_LI12ZC_BIT, 1, 0),
  274. SOC_SINGLE("LIN12 Mute Switch", WM8991_LEFT_LINE_INPUT_1_2_VOLUME,
  275. WM8991_LI12MUTE_BIT, 1, 0),
  276. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LIN34 Volume",
  277. WM8991_LEFT_LINE_INPUT_3_4_VOLUME,
  278. WM8991_LIN34VOL_SHIFT,
  279. WM8991_LIN34VOL_MASK,
  280. 0,
  281. in_pga_tlv),
  282. SOC_SINGLE("LIN34 ZC Switch", WM8991_LEFT_LINE_INPUT_3_4_VOLUME,
  283. WM8991_LI34ZC_BIT, 1, 0),
  284. SOC_SINGLE("LIN34 Mute Switch", WM8991_LEFT_LINE_INPUT_3_4_VOLUME,
  285. WM8991_LI34MUTE_BIT, 1, 0),
  286. SOC_WM899X_OUTPGA_SINGLE_R_TLV("RIN12 Volume",
  287. WM8991_RIGHT_LINE_INPUT_1_2_VOLUME,
  288. WM8991_RIN12VOL_SHIFT,
  289. WM8991_RIN12VOL_MASK,
  290. 0,
  291. in_pga_tlv),
  292. SOC_SINGLE("RIN12 ZC Switch", WM8991_RIGHT_LINE_INPUT_1_2_VOLUME,
  293. WM8991_RI12ZC_BIT, 1, 0),
  294. SOC_SINGLE("RIN12 Mute Switch", WM8991_RIGHT_LINE_INPUT_1_2_VOLUME,
  295. WM8991_RI12MUTE_BIT, 1, 0),
  296. SOC_WM899X_OUTPGA_SINGLE_R_TLV("RIN34 Volume",
  297. WM8991_RIGHT_LINE_INPUT_3_4_VOLUME,
  298. WM8991_RIN34VOL_SHIFT,
  299. WM8991_RIN34VOL_MASK,
  300. 0,
  301. in_pga_tlv),
  302. SOC_SINGLE("RIN34 ZC Switch", WM8991_RIGHT_LINE_INPUT_3_4_VOLUME,
  303. WM8991_RI34ZC_BIT, 1, 0),
  304. SOC_SINGLE("RIN34 Mute Switch", WM8991_RIGHT_LINE_INPUT_3_4_VOLUME,
  305. WM8991_RI34MUTE_BIT, 1, 0),
  306. };
  307. /*
  308. * _DAPM_ Controls
  309. */
  310. static int outmixer_event(struct snd_soc_dapm_widget *w,
  311. struct snd_kcontrol *kcontrol, int event)
  312. {
  313. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  314. u32 reg_shift = kcontrol->private_value & 0xfff;
  315. int ret = 0;
  316. u16 reg;
  317. switch (reg_shift) {
  318. case WM8991_SPEAKER_MIXER | (WM8991_LDSPK_BIT << 8):
  319. reg = snd_soc_read(codec, WM8991_OUTPUT_MIXER1);
  320. if (reg & WM8991_LDLO) {
  321. printk(KERN_WARNING
  322. "Cannot set as Output Mixer 1 LDLO Set\n");
  323. ret = -1;
  324. }
  325. break;
  326. case WM8991_SPEAKER_MIXER | (WM8991_RDSPK_BIT << 8):
  327. reg = snd_soc_read(codec, WM8991_OUTPUT_MIXER2);
  328. if (reg & WM8991_RDRO) {
  329. printk(KERN_WARNING
  330. "Cannot set as Output Mixer 2 RDRO Set\n");
  331. ret = -1;
  332. }
  333. break;
  334. case WM8991_OUTPUT_MIXER1 | (WM8991_LDLO_BIT << 8):
  335. reg = snd_soc_read(codec, WM8991_SPEAKER_MIXER);
  336. if (reg & WM8991_LDSPK) {
  337. printk(KERN_WARNING
  338. "Cannot set as Speaker Mixer LDSPK Set\n");
  339. ret = -1;
  340. }
  341. break;
  342. case WM8991_OUTPUT_MIXER2 | (WM8991_RDRO_BIT << 8):
  343. reg = snd_soc_read(codec, WM8991_SPEAKER_MIXER);
  344. if (reg & WM8991_RDSPK) {
  345. printk(KERN_WARNING
  346. "Cannot set as Speaker Mixer RDSPK Set\n");
  347. ret = -1;
  348. }
  349. break;
  350. }
  351. return ret;
  352. }
  353. /* INMIX dB values */
  354. static const SNDRV_CTL_TLVD_DECLARE_DB_SCALE(in_mix_tlv, -1200, 300, 1);
  355. /* Left In PGA Connections */
  356. static const struct snd_kcontrol_new wm8991_dapm_lin12_pga_controls[] = {
  357. SOC_DAPM_SINGLE("LIN1 Switch", WM8991_INPUT_MIXER2, WM8991_LMN1_BIT, 1, 0),
  358. SOC_DAPM_SINGLE("LIN2 Switch", WM8991_INPUT_MIXER2, WM8991_LMP2_BIT, 1, 0),
  359. };
  360. static const struct snd_kcontrol_new wm8991_dapm_lin34_pga_controls[] = {
  361. SOC_DAPM_SINGLE("LIN3 Switch", WM8991_INPUT_MIXER2, WM8991_LMN3_BIT, 1, 0),
  362. SOC_DAPM_SINGLE("LIN4 Switch", WM8991_INPUT_MIXER2, WM8991_LMP4_BIT, 1, 0),
  363. };
  364. /* Right In PGA Connections */
  365. static const struct snd_kcontrol_new wm8991_dapm_rin12_pga_controls[] = {
  366. SOC_DAPM_SINGLE("RIN1 Switch", WM8991_INPUT_MIXER2, WM8991_RMN1_BIT, 1, 0),
  367. SOC_DAPM_SINGLE("RIN2 Switch", WM8991_INPUT_MIXER2, WM8991_RMP2_BIT, 1, 0),
  368. };
  369. static const struct snd_kcontrol_new wm8991_dapm_rin34_pga_controls[] = {
  370. SOC_DAPM_SINGLE("RIN3 Switch", WM8991_INPUT_MIXER2, WM8991_RMN3_BIT, 1, 0),
  371. SOC_DAPM_SINGLE("RIN4 Switch", WM8991_INPUT_MIXER2, WM8991_RMP4_BIT, 1, 0),
  372. };
  373. /* INMIXL */
  374. static const struct snd_kcontrol_new wm8991_dapm_inmixl_controls[] = {
  375. SOC_DAPM_SINGLE_TLV("Record Left Volume", WM8991_INPUT_MIXER3,
  376. WM8991_LDBVOL_SHIFT, WM8991_LDBVOL_MASK, 0, in_mix_tlv),
  377. SOC_DAPM_SINGLE_TLV("LIN2 Volume", WM8991_INPUT_MIXER5, WM8991_LI2BVOL_SHIFT,
  378. 7, 0, in_mix_tlv),
  379. SOC_DAPM_SINGLE("LINPGA12 Switch", WM8991_INPUT_MIXER3, WM8991_L12MNB_BIT,
  380. 1, 0),
  381. SOC_DAPM_SINGLE("LINPGA34 Switch", WM8991_INPUT_MIXER3, WM8991_L34MNB_BIT,
  382. 1, 0),
  383. };
  384. /* INMIXR */
  385. static const struct snd_kcontrol_new wm8991_dapm_inmixr_controls[] = {
  386. SOC_DAPM_SINGLE_TLV("Record Right Volume", WM8991_INPUT_MIXER4,
  387. WM8991_RDBVOL_SHIFT, WM8991_RDBVOL_MASK, 0, in_mix_tlv),
  388. SOC_DAPM_SINGLE_TLV("RIN2 Volume", WM8991_INPUT_MIXER6, WM8991_RI2BVOL_SHIFT,
  389. 7, 0, in_mix_tlv),
  390. SOC_DAPM_SINGLE("RINPGA12 Switch", WM8991_INPUT_MIXER3, WM8991_L12MNB_BIT,
  391. 1, 0),
  392. SOC_DAPM_SINGLE("RINPGA34 Switch", WM8991_INPUT_MIXER3, WM8991_L34MNB_BIT,
  393. 1, 0),
  394. };
  395. /* AINLMUX */
  396. static const char *wm8991_ainlmux[] =
  397. {"INMIXL Mix", "RXVOICE Mix", "DIFFINL Mix"};
  398. static SOC_ENUM_SINGLE_DECL(wm8991_ainlmux_enum,
  399. WM8991_INPUT_MIXER1, WM8991_AINLMODE_SHIFT,
  400. wm8991_ainlmux);
  401. static const struct snd_kcontrol_new wm8991_dapm_ainlmux_controls =
  402. SOC_DAPM_ENUM("Route", wm8991_ainlmux_enum);
  403. /* DIFFINL */
  404. /* AINRMUX */
  405. static const char *wm8991_ainrmux[] =
  406. {"INMIXR Mix", "RXVOICE Mix", "DIFFINR Mix"};
  407. static SOC_ENUM_SINGLE_DECL(wm8991_ainrmux_enum,
  408. WM8991_INPUT_MIXER1, WM8991_AINRMODE_SHIFT,
  409. wm8991_ainrmux);
  410. static const struct snd_kcontrol_new wm8991_dapm_ainrmux_controls =
  411. SOC_DAPM_ENUM("Route", wm8991_ainrmux_enum);
  412. /* RXVOICE */
  413. static const struct snd_kcontrol_new wm8991_dapm_rxvoice_controls[] = {
  414. SOC_DAPM_SINGLE_TLV("LIN4RXN", WM8991_INPUT_MIXER5, WM8991_LR4BVOL_SHIFT,
  415. WM8991_LR4BVOL_MASK, 0, in_mix_tlv),
  416. SOC_DAPM_SINGLE_TLV("RIN4RXP", WM8991_INPUT_MIXER6, WM8991_RL4BVOL_SHIFT,
  417. WM8991_RL4BVOL_MASK, 0, in_mix_tlv),
  418. };
  419. /* LOMIX */
  420. static const struct snd_kcontrol_new wm8991_dapm_lomix_controls[] = {
  421. SOC_DAPM_SINGLE("LOMIX Right ADC Bypass Switch", WM8991_OUTPUT_MIXER1,
  422. WM8991_LRBLO_BIT, 1, 0),
  423. SOC_DAPM_SINGLE("LOMIX Left ADC Bypass Switch", WM8991_OUTPUT_MIXER1,
  424. WM8991_LLBLO_BIT, 1, 0),
  425. SOC_DAPM_SINGLE("LOMIX RIN3 Bypass Switch", WM8991_OUTPUT_MIXER1,
  426. WM8991_LRI3LO_BIT, 1, 0),
  427. SOC_DAPM_SINGLE("LOMIX LIN3 Bypass Switch", WM8991_OUTPUT_MIXER1,
  428. WM8991_LLI3LO_BIT, 1, 0),
  429. SOC_DAPM_SINGLE("LOMIX RIN12 PGA Bypass Switch", WM8991_OUTPUT_MIXER1,
  430. WM8991_LR12LO_BIT, 1, 0),
  431. SOC_DAPM_SINGLE("LOMIX LIN12 PGA Bypass Switch", WM8991_OUTPUT_MIXER1,
  432. WM8991_LL12LO_BIT, 1, 0),
  433. SOC_DAPM_SINGLE("LOMIX Left DAC Switch", WM8991_OUTPUT_MIXER1,
  434. WM8991_LDLO_BIT, 1, 0),
  435. };
  436. /* ROMIX */
  437. static const struct snd_kcontrol_new wm8991_dapm_romix_controls[] = {
  438. SOC_DAPM_SINGLE("ROMIX Left ADC Bypass Switch", WM8991_OUTPUT_MIXER2,
  439. WM8991_RLBRO_BIT, 1, 0),
  440. SOC_DAPM_SINGLE("ROMIX Right ADC Bypass Switch", WM8991_OUTPUT_MIXER2,
  441. WM8991_RRBRO_BIT, 1, 0),
  442. SOC_DAPM_SINGLE("ROMIX LIN3 Bypass Switch", WM8991_OUTPUT_MIXER2,
  443. WM8991_RLI3RO_BIT, 1, 0),
  444. SOC_DAPM_SINGLE("ROMIX RIN3 Bypass Switch", WM8991_OUTPUT_MIXER2,
  445. WM8991_RRI3RO_BIT, 1, 0),
  446. SOC_DAPM_SINGLE("ROMIX LIN12 PGA Bypass Switch", WM8991_OUTPUT_MIXER2,
  447. WM8991_RL12RO_BIT, 1, 0),
  448. SOC_DAPM_SINGLE("ROMIX RIN12 PGA Bypass Switch", WM8991_OUTPUT_MIXER2,
  449. WM8991_RR12RO_BIT, 1, 0),
  450. SOC_DAPM_SINGLE("ROMIX Right DAC Switch", WM8991_OUTPUT_MIXER2,
  451. WM8991_RDRO_BIT, 1, 0),
  452. };
  453. /* LONMIX */
  454. static const struct snd_kcontrol_new wm8991_dapm_lonmix_controls[] = {
  455. SOC_DAPM_SINGLE("LONMIX Left Mixer PGA Switch", WM8991_LINE_MIXER1,
  456. WM8991_LLOPGALON_BIT, 1, 0),
  457. SOC_DAPM_SINGLE("LONMIX Right Mixer PGA Switch", WM8991_LINE_MIXER1,
  458. WM8991_LROPGALON_BIT, 1, 0),
  459. SOC_DAPM_SINGLE("LONMIX Inverted LOP Switch", WM8991_LINE_MIXER1,
  460. WM8991_LOPLON_BIT, 1, 0),
  461. };
  462. /* LOPMIX */
  463. static const struct snd_kcontrol_new wm8991_dapm_lopmix_controls[] = {
  464. SOC_DAPM_SINGLE("LOPMIX Right Mic Bypass Switch", WM8991_LINE_MIXER1,
  465. WM8991_LR12LOP_BIT, 1, 0),
  466. SOC_DAPM_SINGLE("LOPMIX Left Mic Bypass Switch", WM8991_LINE_MIXER1,
  467. WM8991_LL12LOP_BIT, 1, 0),
  468. SOC_DAPM_SINGLE("LOPMIX Left Mixer PGA Switch", WM8991_LINE_MIXER1,
  469. WM8991_LLOPGALOP_BIT, 1, 0),
  470. };
  471. /* RONMIX */
  472. static const struct snd_kcontrol_new wm8991_dapm_ronmix_controls[] = {
  473. SOC_DAPM_SINGLE("RONMIX Right Mixer PGA Switch", WM8991_LINE_MIXER2,
  474. WM8991_RROPGARON_BIT, 1, 0),
  475. SOC_DAPM_SINGLE("RONMIX Left Mixer PGA Switch", WM8991_LINE_MIXER2,
  476. WM8991_RLOPGARON_BIT, 1, 0),
  477. SOC_DAPM_SINGLE("RONMIX Inverted ROP Switch", WM8991_LINE_MIXER2,
  478. WM8991_ROPRON_BIT, 1, 0),
  479. };
  480. /* ROPMIX */
  481. static const struct snd_kcontrol_new wm8991_dapm_ropmix_controls[] = {
  482. SOC_DAPM_SINGLE("ROPMIX Left Mic Bypass Switch", WM8991_LINE_MIXER2,
  483. WM8991_RL12ROP_BIT, 1, 0),
  484. SOC_DAPM_SINGLE("ROPMIX Right Mic Bypass Switch", WM8991_LINE_MIXER2,
  485. WM8991_RR12ROP_BIT, 1, 0),
  486. SOC_DAPM_SINGLE("ROPMIX Right Mixer PGA Switch", WM8991_LINE_MIXER2,
  487. WM8991_RROPGAROP_BIT, 1, 0),
  488. };
  489. /* OUT3MIX */
  490. static const struct snd_kcontrol_new wm8991_dapm_out3mix_controls[] = {
  491. SOC_DAPM_SINGLE("OUT3MIX LIN4RXN Bypass Switch", WM8991_OUT3_4_MIXER,
  492. WM8991_LI4O3_BIT, 1, 0),
  493. SOC_DAPM_SINGLE("OUT3MIX Left Out PGA Switch", WM8991_OUT3_4_MIXER,
  494. WM8991_LPGAO3_BIT, 1, 0),
  495. };
  496. /* OUT4MIX */
  497. static const struct snd_kcontrol_new wm8991_dapm_out4mix_controls[] = {
  498. SOC_DAPM_SINGLE("OUT4MIX Right Out PGA Switch", WM8991_OUT3_4_MIXER,
  499. WM8991_RPGAO4_BIT, 1, 0),
  500. SOC_DAPM_SINGLE("OUT4MIX RIN4RXP Bypass Switch", WM8991_OUT3_4_MIXER,
  501. WM8991_RI4O4_BIT, 1, 0),
  502. };
  503. /* SPKMIX */
  504. static const struct snd_kcontrol_new wm8991_dapm_spkmix_controls[] = {
  505. SOC_DAPM_SINGLE("SPKMIX LIN2 Bypass Switch", WM8991_SPEAKER_MIXER,
  506. WM8991_LI2SPK_BIT, 1, 0),
  507. SOC_DAPM_SINGLE("SPKMIX LADC Bypass Switch", WM8991_SPEAKER_MIXER,
  508. WM8991_LB2SPK_BIT, 1, 0),
  509. SOC_DAPM_SINGLE("SPKMIX Left Mixer PGA Switch", WM8991_SPEAKER_MIXER,
  510. WM8991_LOPGASPK_BIT, 1, 0),
  511. SOC_DAPM_SINGLE("SPKMIX Left DAC Switch", WM8991_SPEAKER_MIXER,
  512. WM8991_LDSPK_BIT, 1, 0),
  513. SOC_DAPM_SINGLE("SPKMIX Right DAC Switch", WM8991_SPEAKER_MIXER,
  514. WM8991_RDSPK_BIT, 1, 0),
  515. SOC_DAPM_SINGLE("SPKMIX Right Mixer PGA Switch", WM8991_SPEAKER_MIXER,
  516. WM8991_ROPGASPK_BIT, 1, 0),
  517. SOC_DAPM_SINGLE("SPKMIX RADC Bypass Switch", WM8991_SPEAKER_MIXER,
  518. WM8991_RL12ROP_BIT, 1, 0),
  519. SOC_DAPM_SINGLE("SPKMIX RIN2 Bypass Switch", WM8991_SPEAKER_MIXER,
  520. WM8991_RI2SPK_BIT, 1, 0),
  521. };
  522. static const struct snd_soc_dapm_widget wm8991_dapm_widgets[] = {
  523. /* Input Side */
  524. /* Input Lines */
  525. SND_SOC_DAPM_INPUT("LIN1"),
  526. SND_SOC_DAPM_INPUT("LIN2"),
  527. SND_SOC_DAPM_INPUT("LIN3"),
  528. SND_SOC_DAPM_INPUT("LIN4RXN"),
  529. SND_SOC_DAPM_INPUT("RIN3"),
  530. SND_SOC_DAPM_INPUT("RIN4RXP"),
  531. SND_SOC_DAPM_INPUT("RIN1"),
  532. SND_SOC_DAPM_INPUT("RIN2"),
  533. SND_SOC_DAPM_INPUT("Internal ADC Source"),
  534. SND_SOC_DAPM_SUPPLY("INL", WM8991_POWER_MANAGEMENT_2,
  535. WM8991_AINL_ENA_BIT, 0, NULL, 0),
  536. SND_SOC_DAPM_SUPPLY("INR", WM8991_POWER_MANAGEMENT_2,
  537. WM8991_AINR_ENA_BIT, 0, NULL, 0),
  538. /* DACs */
  539. SND_SOC_DAPM_ADC("Left ADC", "Left Capture", WM8991_POWER_MANAGEMENT_2,
  540. WM8991_ADCL_ENA_BIT, 0),
  541. SND_SOC_DAPM_ADC("Right ADC", "Right Capture", WM8991_POWER_MANAGEMENT_2,
  542. WM8991_ADCR_ENA_BIT, 0),
  543. /* Input PGAs */
  544. SND_SOC_DAPM_MIXER("LIN12 PGA", WM8991_POWER_MANAGEMENT_2, WM8991_LIN12_ENA_BIT,
  545. 0, &wm8991_dapm_lin12_pga_controls[0],
  546. ARRAY_SIZE(wm8991_dapm_lin12_pga_controls)),
  547. SND_SOC_DAPM_MIXER("LIN34 PGA", WM8991_POWER_MANAGEMENT_2, WM8991_LIN34_ENA_BIT,
  548. 0, &wm8991_dapm_lin34_pga_controls[0],
  549. ARRAY_SIZE(wm8991_dapm_lin34_pga_controls)),
  550. SND_SOC_DAPM_MIXER("RIN12 PGA", WM8991_POWER_MANAGEMENT_2, WM8991_RIN12_ENA_BIT,
  551. 0, &wm8991_dapm_rin12_pga_controls[0],
  552. ARRAY_SIZE(wm8991_dapm_rin12_pga_controls)),
  553. SND_SOC_DAPM_MIXER("RIN34 PGA", WM8991_POWER_MANAGEMENT_2, WM8991_RIN34_ENA_BIT,
  554. 0, &wm8991_dapm_rin34_pga_controls[0],
  555. ARRAY_SIZE(wm8991_dapm_rin34_pga_controls)),
  556. /* INMIXL */
  557. SND_SOC_DAPM_MIXER("INMIXL", SND_SOC_NOPM, 0, 0,
  558. &wm8991_dapm_inmixl_controls[0],
  559. ARRAY_SIZE(wm8991_dapm_inmixl_controls)),
  560. /* AINLMUX */
  561. SND_SOC_DAPM_MUX("AINLMUX", SND_SOC_NOPM, 0, 0,
  562. &wm8991_dapm_ainlmux_controls),
  563. /* INMIXR */
  564. SND_SOC_DAPM_MIXER("INMIXR", SND_SOC_NOPM, 0, 0,
  565. &wm8991_dapm_inmixr_controls[0],
  566. ARRAY_SIZE(wm8991_dapm_inmixr_controls)),
  567. /* AINRMUX */
  568. SND_SOC_DAPM_MUX("AINRMUX", SND_SOC_NOPM, 0, 0,
  569. &wm8991_dapm_ainrmux_controls),
  570. /* Output Side */
  571. /* DACs */
  572. SND_SOC_DAPM_DAC("Left DAC", "Left Playback", WM8991_POWER_MANAGEMENT_3,
  573. WM8991_DACL_ENA_BIT, 0),
  574. SND_SOC_DAPM_DAC("Right DAC", "Right Playback", WM8991_POWER_MANAGEMENT_3,
  575. WM8991_DACR_ENA_BIT, 0),
  576. /* LOMIX */
  577. SND_SOC_DAPM_MIXER_E("LOMIX", WM8991_POWER_MANAGEMENT_3, WM8991_LOMIX_ENA_BIT,
  578. 0, &wm8991_dapm_lomix_controls[0],
  579. ARRAY_SIZE(wm8991_dapm_lomix_controls),
  580. outmixer_event, SND_SOC_DAPM_PRE_REG),
  581. /* LONMIX */
  582. SND_SOC_DAPM_MIXER("LONMIX", WM8991_POWER_MANAGEMENT_3, WM8991_LON_ENA_BIT, 0,
  583. &wm8991_dapm_lonmix_controls[0],
  584. ARRAY_SIZE(wm8991_dapm_lonmix_controls)),
  585. /* LOPMIX */
  586. SND_SOC_DAPM_MIXER("LOPMIX", WM8991_POWER_MANAGEMENT_3, WM8991_LOP_ENA_BIT, 0,
  587. &wm8991_dapm_lopmix_controls[0],
  588. ARRAY_SIZE(wm8991_dapm_lopmix_controls)),
  589. /* OUT3MIX */
  590. SND_SOC_DAPM_MIXER("OUT3MIX", WM8991_POWER_MANAGEMENT_1, WM8991_OUT3_ENA_BIT, 0,
  591. &wm8991_dapm_out3mix_controls[0],
  592. ARRAY_SIZE(wm8991_dapm_out3mix_controls)),
  593. /* SPKMIX */
  594. SND_SOC_DAPM_MIXER_E("SPKMIX", WM8991_POWER_MANAGEMENT_1, WM8991_SPK_ENA_BIT, 0,
  595. &wm8991_dapm_spkmix_controls[0],
  596. ARRAY_SIZE(wm8991_dapm_spkmix_controls), outmixer_event,
  597. SND_SOC_DAPM_PRE_REG),
  598. /* OUT4MIX */
  599. SND_SOC_DAPM_MIXER("OUT4MIX", WM8991_POWER_MANAGEMENT_1, WM8991_OUT4_ENA_BIT, 0,
  600. &wm8991_dapm_out4mix_controls[0],
  601. ARRAY_SIZE(wm8991_dapm_out4mix_controls)),
  602. /* ROPMIX */
  603. SND_SOC_DAPM_MIXER("ROPMIX", WM8991_POWER_MANAGEMENT_3, WM8991_ROP_ENA_BIT, 0,
  604. &wm8991_dapm_ropmix_controls[0],
  605. ARRAY_SIZE(wm8991_dapm_ropmix_controls)),
  606. /* RONMIX */
  607. SND_SOC_DAPM_MIXER("RONMIX", WM8991_POWER_MANAGEMENT_3, WM8991_RON_ENA_BIT, 0,
  608. &wm8991_dapm_ronmix_controls[0],
  609. ARRAY_SIZE(wm8991_dapm_ronmix_controls)),
  610. /* ROMIX */
  611. SND_SOC_DAPM_MIXER_E("ROMIX", WM8991_POWER_MANAGEMENT_3, WM8991_ROMIX_ENA_BIT,
  612. 0, &wm8991_dapm_romix_controls[0],
  613. ARRAY_SIZE(wm8991_dapm_romix_controls),
  614. outmixer_event, SND_SOC_DAPM_PRE_REG),
  615. /* LOUT PGA */
  616. SND_SOC_DAPM_PGA("LOUT PGA", WM8991_POWER_MANAGEMENT_1, WM8991_LOUT_ENA_BIT, 0,
  617. NULL, 0),
  618. /* ROUT PGA */
  619. SND_SOC_DAPM_PGA("ROUT PGA", WM8991_POWER_MANAGEMENT_1, WM8991_ROUT_ENA_BIT, 0,
  620. NULL, 0),
  621. /* LOPGA */
  622. SND_SOC_DAPM_PGA("LOPGA", WM8991_POWER_MANAGEMENT_3, WM8991_LOPGA_ENA_BIT, 0,
  623. NULL, 0),
  624. /* ROPGA */
  625. SND_SOC_DAPM_PGA("ROPGA", WM8991_POWER_MANAGEMENT_3, WM8991_ROPGA_ENA_BIT, 0,
  626. NULL, 0),
  627. /* MICBIAS */
  628. SND_SOC_DAPM_SUPPLY("MICBIAS", WM8991_POWER_MANAGEMENT_1,
  629. WM8991_MICBIAS_ENA_BIT, 0, NULL, 0),
  630. SND_SOC_DAPM_OUTPUT("LON"),
  631. SND_SOC_DAPM_OUTPUT("LOP"),
  632. SND_SOC_DAPM_OUTPUT("OUT3"),
  633. SND_SOC_DAPM_OUTPUT("LOUT"),
  634. SND_SOC_DAPM_OUTPUT("SPKN"),
  635. SND_SOC_DAPM_OUTPUT("SPKP"),
  636. SND_SOC_DAPM_OUTPUT("ROUT"),
  637. SND_SOC_DAPM_OUTPUT("OUT4"),
  638. SND_SOC_DAPM_OUTPUT("ROP"),
  639. SND_SOC_DAPM_OUTPUT("RON"),
  640. SND_SOC_DAPM_OUTPUT("OUT"),
  641. SND_SOC_DAPM_OUTPUT("Internal DAC Sink"),
  642. };
  643. static const struct snd_soc_dapm_route wm8991_dapm_routes[] = {
  644. /* Make DACs turn on when playing even if not mixed into any outputs */
  645. {"Internal DAC Sink", NULL, "Left DAC"},
  646. {"Internal DAC Sink", NULL, "Right DAC"},
  647. /* Make ADCs turn on when recording even if not mixed from any inputs */
  648. {"Left ADC", NULL, "Internal ADC Source"},
  649. {"Right ADC", NULL, "Internal ADC Source"},
  650. /* Input Side */
  651. {"INMIXL", NULL, "INL"},
  652. {"AINLMUX", NULL, "INL"},
  653. {"INMIXR", NULL, "INR"},
  654. {"AINRMUX", NULL, "INR"},
  655. /* LIN12 PGA */
  656. {"LIN12 PGA", "LIN1 Switch", "LIN1"},
  657. {"LIN12 PGA", "LIN2 Switch", "LIN2"},
  658. /* LIN34 PGA */
  659. {"LIN34 PGA", "LIN3 Switch", "LIN3"},
  660. {"LIN34 PGA", "LIN4 Switch", "LIN4RXN"},
  661. /* INMIXL */
  662. {"INMIXL", "Record Left Volume", "LOMIX"},
  663. {"INMIXL", "LIN2 Volume", "LIN2"},
  664. {"INMIXL", "LINPGA12 Switch", "LIN12 PGA"},
  665. {"INMIXL", "LINPGA34 Switch", "LIN34 PGA"},
  666. /* AINLMUX */
  667. {"AINLMUX", "INMIXL Mix", "INMIXL"},
  668. {"AINLMUX", "DIFFINL Mix", "LIN12 PGA"},
  669. {"AINLMUX", "DIFFINL Mix", "LIN34 PGA"},
  670. {"AINLMUX", "RXVOICE Mix", "LIN4RXN"},
  671. {"AINLMUX", "RXVOICE Mix", "RIN4RXP"},
  672. /* ADC */
  673. {"Left ADC", NULL, "AINLMUX"},
  674. /* RIN12 PGA */
  675. {"RIN12 PGA", "RIN1 Switch", "RIN1"},
  676. {"RIN12 PGA", "RIN2 Switch", "RIN2"},
  677. /* RIN34 PGA */
  678. {"RIN34 PGA", "RIN3 Switch", "RIN3"},
  679. {"RIN34 PGA", "RIN4 Switch", "RIN4RXP"},
  680. /* INMIXL */
  681. {"INMIXR", "Record Right Volume", "ROMIX"},
  682. {"INMIXR", "RIN2 Volume", "RIN2"},
  683. {"INMIXR", "RINPGA12 Switch", "RIN12 PGA"},
  684. {"INMIXR", "RINPGA34 Switch", "RIN34 PGA"},
  685. /* AINRMUX */
  686. {"AINRMUX", "INMIXR Mix", "INMIXR"},
  687. {"AINRMUX", "DIFFINR Mix", "RIN12 PGA"},
  688. {"AINRMUX", "DIFFINR Mix", "RIN34 PGA"},
  689. {"AINRMUX", "RXVOICE Mix", "LIN4RXN"},
  690. {"AINRMUX", "RXVOICE Mix", "RIN4RXP"},
  691. /* ADC */
  692. {"Right ADC", NULL, "AINRMUX"},
  693. /* LOMIX */
  694. {"LOMIX", "LOMIX RIN3 Bypass Switch", "RIN3"},
  695. {"LOMIX", "LOMIX LIN3 Bypass Switch", "LIN3"},
  696. {"LOMIX", "LOMIX LIN12 PGA Bypass Switch", "LIN12 PGA"},
  697. {"LOMIX", "LOMIX RIN12 PGA Bypass Switch", "RIN12 PGA"},
  698. {"LOMIX", "LOMIX Right ADC Bypass Switch", "AINRMUX"},
  699. {"LOMIX", "LOMIX Left ADC Bypass Switch", "AINLMUX"},
  700. {"LOMIX", "LOMIX Left DAC Switch", "Left DAC"},
  701. /* ROMIX */
  702. {"ROMIX", "ROMIX RIN3 Bypass Switch", "RIN3"},
  703. {"ROMIX", "ROMIX LIN3 Bypass Switch", "LIN3"},
  704. {"ROMIX", "ROMIX LIN12 PGA Bypass Switch", "LIN12 PGA"},
  705. {"ROMIX", "ROMIX RIN12 PGA Bypass Switch", "RIN12 PGA"},
  706. {"ROMIX", "ROMIX Right ADC Bypass Switch", "AINRMUX"},
  707. {"ROMIX", "ROMIX Left ADC Bypass Switch", "AINLMUX"},
  708. {"ROMIX", "ROMIX Right DAC Switch", "Right DAC"},
  709. /* SPKMIX */
  710. {"SPKMIX", "SPKMIX LIN2 Bypass Switch", "LIN2"},
  711. {"SPKMIX", "SPKMIX RIN2 Bypass Switch", "RIN2"},
  712. {"SPKMIX", "SPKMIX LADC Bypass Switch", "AINLMUX"},
  713. {"SPKMIX", "SPKMIX RADC Bypass Switch", "AINRMUX"},
  714. {"SPKMIX", "SPKMIX Left Mixer PGA Switch", "LOPGA"},
  715. {"SPKMIX", "SPKMIX Right Mixer PGA Switch", "ROPGA"},
  716. {"SPKMIX", "SPKMIX Right DAC Switch", "Right DAC"},
  717. {"SPKMIX", "SPKMIX Left DAC Switch", "Right DAC"},
  718. /* LONMIX */
  719. {"LONMIX", "LONMIX Left Mixer PGA Switch", "LOPGA"},
  720. {"LONMIX", "LONMIX Right Mixer PGA Switch", "ROPGA"},
  721. {"LONMIX", "LONMIX Inverted LOP Switch", "LOPMIX"},
  722. /* LOPMIX */
  723. {"LOPMIX", "LOPMIX Right Mic Bypass Switch", "RIN12 PGA"},
  724. {"LOPMIX", "LOPMIX Left Mic Bypass Switch", "LIN12 PGA"},
  725. {"LOPMIX", "LOPMIX Left Mixer PGA Switch", "LOPGA"},
  726. /* OUT3MIX */
  727. {"OUT3MIX", "OUT3MIX LIN4RXN Bypass Switch", "LIN4RXN"},
  728. {"OUT3MIX", "OUT3MIX Left Out PGA Switch", "LOPGA"},
  729. /* OUT4MIX */
  730. {"OUT4MIX", "OUT4MIX Right Out PGA Switch", "ROPGA"},
  731. {"OUT4MIX", "OUT4MIX RIN4RXP Bypass Switch", "RIN4RXP"},
  732. /* RONMIX */
  733. {"RONMIX", "RONMIX Right Mixer PGA Switch", "ROPGA"},
  734. {"RONMIX", "RONMIX Left Mixer PGA Switch", "LOPGA"},
  735. {"RONMIX", "RONMIX Inverted ROP Switch", "ROPMIX"},
  736. /* ROPMIX */
  737. {"ROPMIX", "ROPMIX Left Mic Bypass Switch", "LIN12 PGA"},
  738. {"ROPMIX", "ROPMIX Right Mic Bypass Switch", "RIN12 PGA"},
  739. {"ROPMIX", "ROPMIX Right Mixer PGA Switch", "ROPGA"},
  740. /* Out Mixer PGAs */
  741. {"LOPGA", NULL, "LOMIX"},
  742. {"ROPGA", NULL, "ROMIX"},
  743. {"LOUT PGA", NULL, "LOMIX"},
  744. {"ROUT PGA", NULL, "ROMIX"},
  745. /* Output Pins */
  746. {"LON", NULL, "LONMIX"},
  747. {"LOP", NULL, "LOPMIX"},
  748. {"OUT", NULL, "OUT3MIX"},
  749. {"LOUT", NULL, "LOUT PGA"},
  750. {"SPKN", NULL, "SPKMIX"},
  751. {"ROUT", NULL, "ROUT PGA"},
  752. {"OUT4", NULL, "OUT4MIX"},
  753. {"ROP", NULL, "ROPMIX"},
  754. {"RON", NULL, "RONMIX"},
  755. };
  756. /* PLL divisors */
  757. struct _pll_div {
  758. u32 div2;
  759. u32 n;
  760. u32 k;
  761. };
  762. /* The size in bits of the pll divide multiplied by 10
  763. * to allow rounding later */
  764. #define FIXED_PLL_SIZE ((1 << 16) * 10)
  765. static void pll_factors(struct _pll_div *pll_div, unsigned int target,
  766. unsigned int source)
  767. {
  768. u64 Kpart;
  769. unsigned int K, Ndiv, Nmod;
  770. Ndiv = target / source;
  771. if (Ndiv < 6) {
  772. source >>= 1;
  773. pll_div->div2 = 1;
  774. Ndiv = target / source;
  775. } else
  776. pll_div->div2 = 0;
  777. if ((Ndiv < 6) || (Ndiv > 12))
  778. printk(KERN_WARNING
  779. "WM8991 N value outwith recommended range! N = %d\n", Ndiv);
  780. pll_div->n = Ndiv;
  781. Nmod = target % source;
  782. Kpart = FIXED_PLL_SIZE * (long long)Nmod;
  783. do_div(Kpart, source);
  784. K = Kpart & 0xFFFFFFFF;
  785. /* Check if we need to round */
  786. if ((K % 10) >= 5)
  787. K += 5;
  788. /* Move down to proper range now rounding is done */
  789. K /= 10;
  790. pll_div->k = K;
  791. }
  792. static int wm8991_set_dai_pll(struct snd_soc_dai *codec_dai,
  793. int pll_id, int src, unsigned int freq_in, unsigned int freq_out)
  794. {
  795. u16 reg;
  796. struct snd_soc_codec *codec = codec_dai->codec;
  797. struct _pll_div pll_div;
  798. if (freq_in && freq_out) {
  799. pll_factors(&pll_div, freq_out * 4, freq_in);
  800. /* Turn on PLL */
  801. reg = snd_soc_read(codec, WM8991_POWER_MANAGEMENT_2);
  802. reg |= WM8991_PLL_ENA;
  803. snd_soc_write(codec, WM8991_POWER_MANAGEMENT_2, reg);
  804. /* sysclk comes from PLL */
  805. reg = snd_soc_read(codec, WM8991_CLOCKING_2);
  806. snd_soc_write(codec, WM8991_CLOCKING_2, reg | WM8991_SYSCLK_SRC);
  807. /* set up N , fractional mode and pre-divisor if necessary */
  808. snd_soc_write(codec, WM8991_PLL1, pll_div.n | WM8991_SDM |
  809. (pll_div.div2 ? WM8991_PRESCALE : 0));
  810. snd_soc_write(codec, WM8991_PLL2, (u8)(pll_div.k>>8));
  811. snd_soc_write(codec, WM8991_PLL3, (u8)(pll_div.k & 0xFF));
  812. } else {
  813. /* Turn on PLL */
  814. reg = snd_soc_read(codec, WM8991_POWER_MANAGEMENT_2);
  815. reg &= ~WM8991_PLL_ENA;
  816. snd_soc_write(codec, WM8991_POWER_MANAGEMENT_2, reg);
  817. }
  818. return 0;
  819. }
  820. /*
  821. * Set's ADC and Voice DAC format.
  822. */
  823. static int wm8991_set_dai_fmt(struct snd_soc_dai *codec_dai,
  824. unsigned int fmt)
  825. {
  826. struct snd_soc_codec *codec = codec_dai->codec;
  827. u16 audio1, audio3;
  828. audio1 = snd_soc_read(codec, WM8991_AUDIO_INTERFACE_1);
  829. audio3 = snd_soc_read(codec, WM8991_AUDIO_INTERFACE_3);
  830. /* set master/slave audio interface */
  831. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  832. case SND_SOC_DAIFMT_CBS_CFS:
  833. audio3 &= ~WM8991_AIF_MSTR1;
  834. break;
  835. case SND_SOC_DAIFMT_CBM_CFM:
  836. audio3 |= WM8991_AIF_MSTR1;
  837. break;
  838. default:
  839. return -EINVAL;
  840. }
  841. audio1 &= ~WM8991_AIF_FMT_MASK;
  842. /* interface format */
  843. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  844. case SND_SOC_DAIFMT_I2S:
  845. audio1 |= WM8991_AIF_TMF_I2S;
  846. audio1 &= ~WM8991_AIF_LRCLK_INV;
  847. break;
  848. case SND_SOC_DAIFMT_RIGHT_J:
  849. audio1 |= WM8991_AIF_TMF_RIGHTJ;
  850. audio1 &= ~WM8991_AIF_LRCLK_INV;
  851. break;
  852. case SND_SOC_DAIFMT_LEFT_J:
  853. audio1 |= WM8991_AIF_TMF_LEFTJ;
  854. audio1 &= ~WM8991_AIF_LRCLK_INV;
  855. break;
  856. case SND_SOC_DAIFMT_DSP_A:
  857. audio1 |= WM8991_AIF_TMF_DSP;
  858. audio1 &= ~WM8991_AIF_LRCLK_INV;
  859. break;
  860. case SND_SOC_DAIFMT_DSP_B:
  861. audio1 |= WM8991_AIF_TMF_DSP | WM8991_AIF_LRCLK_INV;
  862. break;
  863. default:
  864. return -EINVAL;
  865. }
  866. snd_soc_write(codec, WM8991_AUDIO_INTERFACE_1, audio1);
  867. snd_soc_write(codec, WM8991_AUDIO_INTERFACE_3, audio3);
  868. return 0;
  869. }
  870. static int wm8991_set_dai_clkdiv(struct snd_soc_dai *codec_dai,
  871. int div_id, int div)
  872. {
  873. struct snd_soc_codec *codec = codec_dai->codec;
  874. u16 reg;
  875. switch (div_id) {
  876. case WM8991_MCLK_DIV:
  877. reg = snd_soc_read(codec, WM8991_CLOCKING_2) &
  878. ~WM8991_MCLK_DIV_MASK;
  879. snd_soc_write(codec, WM8991_CLOCKING_2, reg | div);
  880. break;
  881. case WM8991_DACCLK_DIV:
  882. reg = snd_soc_read(codec, WM8991_CLOCKING_2) &
  883. ~WM8991_DAC_CLKDIV_MASK;
  884. snd_soc_write(codec, WM8991_CLOCKING_2, reg | div);
  885. break;
  886. case WM8991_ADCCLK_DIV:
  887. reg = snd_soc_read(codec, WM8991_CLOCKING_2) &
  888. ~WM8991_ADC_CLKDIV_MASK;
  889. snd_soc_write(codec, WM8991_CLOCKING_2, reg | div);
  890. break;
  891. case WM8991_BCLK_DIV:
  892. reg = snd_soc_read(codec, WM8991_CLOCKING_1) &
  893. ~WM8991_BCLK_DIV_MASK;
  894. snd_soc_write(codec, WM8991_CLOCKING_1, reg | div);
  895. break;
  896. default:
  897. return -EINVAL;
  898. }
  899. return 0;
  900. }
  901. /*
  902. * Set PCM DAI bit size and sample rate.
  903. */
  904. static int wm8991_hw_params(struct snd_pcm_substream *substream,
  905. struct snd_pcm_hw_params *params,
  906. struct snd_soc_dai *dai)
  907. {
  908. struct snd_soc_codec *codec = dai->codec;
  909. u16 audio1 = snd_soc_read(codec, WM8991_AUDIO_INTERFACE_1);
  910. audio1 &= ~WM8991_AIF_WL_MASK;
  911. /* bit size */
  912. switch (params_width(params)) {
  913. case 16:
  914. break;
  915. case 20:
  916. audio1 |= WM8991_AIF_WL_20BITS;
  917. break;
  918. case 24:
  919. audio1 |= WM8991_AIF_WL_24BITS;
  920. break;
  921. case 32:
  922. audio1 |= WM8991_AIF_WL_32BITS;
  923. break;
  924. }
  925. snd_soc_write(codec, WM8991_AUDIO_INTERFACE_1, audio1);
  926. return 0;
  927. }
  928. static int wm8991_mute(struct snd_soc_dai *dai, int mute)
  929. {
  930. struct snd_soc_codec *codec = dai->codec;
  931. u16 val;
  932. val = snd_soc_read(codec, WM8991_DAC_CTRL) & ~WM8991_DAC_MUTE;
  933. if (mute)
  934. snd_soc_write(codec, WM8991_DAC_CTRL, val | WM8991_DAC_MUTE);
  935. else
  936. snd_soc_write(codec, WM8991_DAC_CTRL, val);
  937. return 0;
  938. }
  939. static int wm8991_set_bias_level(struct snd_soc_codec *codec,
  940. enum snd_soc_bias_level level)
  941. {
  942. struct wm8991_priv *wm8991 = snd_soc_codec_get_drvdata(codec);
  943. u16 val;
  944. switch (level) {
  945. case SND_SOC_BIAS_ON:
  946. break;
  947. case SND_SOC_BIAS_PREPARE:
  948. /* VMID=2*50k */
  949. val = snd_soc_read(codec, WM8991_POWER_MANAGEMENT_1) &
  950. ~WM8991_VMID_MODE_MASK;
  951. snd_soc_write(codec, WM8991_POWER_MANAGEMENT_1, val | 0x2);
  952. break;
  953. case SND_SOC_BIAS_STANDBY:
  954. if (snd_soc_codec_get_bias_level(codec) == SND_SOC_BIAS_OFF) {
  955. regcache_sync(wm8991->regmap);
  956. /* Enable all output discharge bits */
  957. snd_soc_write(codec, WM8991_ANTIPOP1, WM8991_DIS_LLINE |
  958. WM8991_DIS_RLINE | WM8991_DIS_OUT3 |
  959. WM8991_DIS_OUT4 | WM8991_DIS_LOUT |
  960. WM8991_DIS_ROUT);
  961. /* Enable POBCTRL, SOFT_ST, VMIDTOG and BUFDCOPEN */
  962. snd_soc_write(codec, WM8991_ANTIPOP2, WM8991_SOFTST |
  963. WM8991_BUFDCOPEN | WM8991_POBCTRL |
  964. WM8991_VMIDTOG);
  965. /* Delay to allow output caps to discharge */
  966. msleep(300);
  967. /* Disable VMIDTOG */
  968. snd_soc_write(codec, WM8991_ANTIPOP2, WM8991_SOFTST |
  969. WM8991_BUFDCOPEN | WM8991_POBCTRL);
  970. /* disable all output discharge bits */
  971. snd_soc_write(codec, WM8991_ANTIPOP1, 0);
  972. /* Enable outputs */
  973. snd_soc_write(codec, WM8991_POWER_MANAGEMENT_1, 0x1b00);
  974. msleep(50);
  975. /* Enable VMID at 2x50k */
  976. snd_soc_write(codec, WM8991_POWER_MANAGEMENT_1, 0x1f02);
  977. msleep(100);
  978. /* Enable VREF */
  979. snd_soc_write(codec, WM8991_POWER_MANAGEMENT_1, 0x1f03);
  980. msleep(600);
  981. /* Enable BUFIOEN */
  982. snd_soc_write(codec, WM8991_ANTIPOP2, WM8991_SOFTST |
  983. WM8991_BUFDCOPEN | WM8991_POBCTRL |
  984. WM8991_BUFIOEN);
  985. /* Disable outputs */
  986. snd_soc_write(codec, WM8991_POWER_MANAGEMENT_1, 0x3);
  987. /* disable POBCTRL, SOFT_ST and BUFDCOPEN */
  988. snd_soc_write(codec, WM8991_ANTIPOP2, WM8991_BUFIOEN);
  989. }
  990. /* VMID=2*250k */
  991. val = snd_soc_read(codec, WM8991_POWER_MANAGEMENT_1) &
  992. ~WM8991_VMID_MODE_MASK;
  993. snd_soc_write(codec, WM8991_POWER_MANAGEMENT_1, val | 0x4);
  994. break;
  995. case SND_SOC_BIAS_OFF:
  996. /* Enable POBCTRL and SOFT_ST */
  997. snd_soc_write(codec, WM8991_ANTIPOP2, WM8991_SOFTST |
  998. WM8991_POBCTRL | WM8991_BUFIOEN);
  999. /* Enable POBCTRL, SOFT_ST and BUFDCOPEN */
  1000. snd_soc_write(codec, WM8991_ANTIPOP2, WM8991_SOFTST |
  1001. WM8991_BUFDCOPEN | WM8991_POBCTRL |
  1002. WM8991_BUFIOEN);
  1003. /* mute DAC */
  1004. val = snd_soc_read(codec, WM8991_DAC_CTRL);
  1005. snd_soc_write(codec, WM8991_DAC_CTRL, val | WM8991_DAC_MUTE);
  1006. /* Enable any disabled outputs */
  1007. snd_soc_write(codec, WM8991_POWER_MANAGEMENT_1, 0x1f03);
  1008. /* Disable VMID */
  1009. snd_soc_write(codec, WM8991_POWER_MANAGEMENT_1, 0x1f01);
  1010. msleep(300);
  1011. /* Enable all output discharge bits */
  1012. snd_soc_write(codec, WM8991_ANTIPOP1, WM8991_DIS_LLINE |
  1013. WM8991_DIS_RLINE | WM8991_DIS_OUT3 |
  1014. WM8991_DIS_OUT4 | WM8991_DIS_LOUT |
  1015. WM8991_DIS_ROUT);
  1016. /* Disable VREF */
  1017. snd_soc_write(codec, WM8991_POWER_MANAGEMENT_1, 0x0);
  1018. /* disable POBCTRL, SOFT_ST and BUFDCOPEN */
  1019. snd_soc_write(codec, WM8991_ANTIPOP2, 0x0);
  1020. regcache_mark_dirty(wm8991->regmap);
  1021. break;
  1022. }
  1023. return 0;
  1024. }
  1025. #define WM8991_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  1026. SNDRV_PCM_FMTBIT_S24_LE)
  1027. static const struct snd_soc_dai_ops wm8991_ops = {
  1028. .hw_params = wm8991_hw_params,
  1029. .digital_mute = wm8991_mute,
  1030. .set_fmt = wm8991_set_dai_fmt,
  1031. .set_clkdiv = wm8991_set_dai_clkdiv,
  1032. .set_pll = wm8991_set_dai_pll
  1033. };
  1034. /*
  1035. * The WM8991 supports 2 different and mutually exclusive DAI
  1036. * configurations.
  1037. *
  1038. * 1. ADC/DAC on Primary Interface
  1039. * 2. ADC on Primary Interface/DAC on secondary
  1040. */
  1041. static struct snd_soc_dai_driver wm8991_dai = {
  1042. /* ADC/DAC on primary */
  1043. .name = "wm8991",
  1044. .id = 1,
  1045. .playback = {
  1046. .stream_name = "Playback",
  1047. .channels_min = 1,
  1048. .channels_max = 2,
  1049. .rates = SNDRV_PCM_RATE_8000_96000,
  1050. .formats = WM8991_FORMATS
  1051. },
  1052. .capture = {
  1053. .stream_name = "Capture",
  1054. .channels_min = 1,
  1055. .channels_max = 2,
  1056. .rates = SNDRV_PCM_RATE_8000_96000,
  1057. .formats = WM8991_FORMATS
  1058. },
  1059. .ops = &wm8991_ops
  1060. };
  1061. static const struct snd_soc_codec_driver soc_codec_dev_wm8991 = {
  1062. .set_bias_level = wm8991_set_bias_level,
  1063. .suspend_bias_off = true,
  1064. .component_driver = {
  1065. .controls = wm8991_snd_controls,
  1066. .num_controls = ARRAY_SIZE(wm8991_snd_controls),
  1067. .dapm_widgets = wm8991_dapm_widgets,
  1068. .num_dapm_widgets = ARRAY_SIZE(wm8991_dapm_widgets),
  1069. .dapm_routes = wm8991_dapm_routes,
  1070. .num_dapm_routes = ARRAY_SIZE(wm8991_dapm_routes),
  1071. },
  1072. };
  1073. static const struct regmap_config wm8991_regmap = {
  1074. .reg_bits = 8,
  1075. .val_bits = 16,
  1076. .max_register = WM8991_PLL3,
  1077. .volatile_reg = wm8991_volatile,
  1078. .reg_defaults = wm8991_reg_defaults,
  1079. .num_reg_defaults = ARRAY_SIZE(wm8991_reg_defaults),
  1080. .cache_type = REGCACHE_RBTREE,
  1081. };
  1082. static int wm8991_i2c_probe(struct i2c_client *i2c,
  1083. const struct i2c_device_id *id)
  1084. {
  1085. struct wm8991_priv *wm8991;
  1086. unsigned int val;
  1087. int ret;
  1088. wm8991 = devm_kzalloc(&i2c->dev, sizeof(*wm8991), GFP_KERNEL);
  1089. if (!wm8991)
  1090. return -ENOMEM;
  1091. wm8991->regmap = devm_regmap_init_i2c(i2c, &wm8991_regmap);
  1092. if (IS_ERR(wm8991->regmap))
  1093. return PTR_ERR(wm8991->regmap);
  1094. i2c_set_clientdata(i2c, wm8991);
  1095. ret = regmap_read(wm8991->regmap, WM8991_RESET, &val);
  1096. if (ret != 0) {
  1097. dev_err(&i2c->dev, "Failed to read device ID: %d\n", ret);
  1098. return ret;
  1099. }
  1100. if (val != 0x8991) {
  1101. dev_err(&i2c->dev, "Device with ID %x is not a WM8991\n", val);
  1102. return -EINVAL;
  1103. }
  1104. ret = regmap_write(wm8991->regmap, WM8991_RESET, 0);
  1105. if (ret < 0) {
  1106. dev_err(&i2c->dev, "Failed to issue reset: %d\n", ret);
  1107. return ret;
  1108. }
  1109. regmap_update_bits(wm8991->regmap, WM8991_AUDIO_INTERFACE_4,
  1110. WM8991_ALRCGPIO1, WM8991_ALRCGPIO1);
  1111. regmap_update_bits(wm8991->regmap, WM8991_GPIO1_GPIO2,
  1112. WM8991_GPIO1_SEL_MASK, 1);
  1113. regmap_update_bits(wm8991->regmap, WM8991_POWER_MANAGEMENT_1,
  1114. WM8991_VREF_ENA | WM8991_VMID_MODE_MASK,
  1115. WM8991_VREF_ENA | WM8991_VMID_MODE_MASK);
  1116. regmap_update_bits(wm8991->regmap, WM8991_POWER_MANAGEMENT_2,
  1117. WM8991_OPCLK_ENA, WM8991_OPCLK_ENA);
  1118. regmap_write(wm8991->regmap, WM8991_DAC_CTRL, 0);
  1119. regmap_write(wm8991->regmap, WM8991_LEFT_OUTPUT_VOLUME,
  1120. 0x50 | (1<<8));
  1121. regmap_write(wm8991->regmap, WM8991_RIGHT_OUTPUT_VOLUME,
  1122. 0x50 | (1<<8));
  1123. ret = snd_soc_register_codec(&i2c->dev,
  1124. &soc_codec_dev_wm8991, &wm8991_dai, 1);
  1125. return ret;
  1126. }
  1127. static int wm8991_i2c_remove(struct i2c_client *client)
  1128. {
  1129. snd_soc_unregister_codec(&client->dev);
  1130. return 0;
  1131. }
  1132. static const struct i2c_device_id wm8991_i2c_id[] = {
  1133. { "wm8991", 0 },
  1134. { }
  1135. };
  1136. MODULE_DEVICE_TABLE(i2c, wm8991_i2c_id);
  1137. static struct i2c_driver wm8991_i2c_driver = {
  1138. .driver = {
  1139. .name = "wm8991",
  1140. },
  1141. .probe = wm8991_i2c_probe,
  1142. .remove = wm8991_i2c_remove,
  1143. .id_table = wm8991_i2c_id,
  1144. };
  1145. module_i2c_driver(wm8991_i2c_driver);
  1146. MODULE_DESCRIPTION("ASoC WM8991 driver");
  1147. MODULE_AUTHOR("Graeme Gregory");
  1148. MODULE_LICENSE("GPL");