wm8400.c 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378
  1. /*
  2. * wm8400.c -- WM8400 ALSA Soc Audio driver
  3. *
  4. * Copyright 2008-11 Wolfson Microelectronics PLC.
  5. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. *
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/kernel.h>
  16. #include <linux/slab.h>
  17. #include <linux/init.h>
  18. #include <linux/delay.h>
  19. #include <linux/pm.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/mfd/wm8400-audio.h>
  23. #include <linux/mfd/wm8400-private.h>
  24. #include <linux/mfd/core.h>
  25. #include <sound/core.h>
  26. #include <sound/pcm.h>
  27. #include <sound/pcm_params.h>
  28. #include <sound/soc.h>
  29. #include <sound/initval.h>
  30. #include <sound/tlv.h>
  31. #include "wm8400.h"
  32. static struct regulator_bulk_data power[] = {
  33. {
  34. .supply = "I2S1VDD",
  35. },
  36. {
  37. .supply = "I2S2VDD",
  38. },
  39. {
  40. .supply = "DCVDD",
  41. },
  42. {
  43. .supply = "AVDD",
  44. },
  45. {
  46. .supply = "FLLVDD",
  47. },
  48. {
  49. .supply = "HPVDD",
  50. },
  51. {
  52. .supply = "SPKVDD",
  53. },
  54. };
  55. /* codec private data */
  56. struct wm8400_priv {
  57. struct wm8400 *wm8400;
  58. u16 fake_register;
  59. unsigned int sysclk;
  60. unsigned int pcmclk;
  61. int fll_in, fll_out;
  62. };
  63. static void wm8400_codec_reset(struct snd_soc_codec *codec)
  64. {
  65. struct wm8400_priv *wm8400 = snd_soc_codec_get_drvdata(codec);
  66. wm8400_reset_codec_reg_cache(wm8400->wm8400);
  67. }
  68. static const DECLARE_TLV_DB_SCALE(rec_mix_tlv, -1500, 600, 0);
  69. static const DECLARE_TLV_DB_SCALE(in_pga_tlv, -1650, 3000, 0);
  70. static const DECLARE_TLV_DB_SCALE(out_mix_tlv, -2100, 0, 0);
  71. static const DECLARE_TLV_DB_SCALE(out_pga_tlv, -7300, 600, 0);
  72. static const DECLARE_TLV_DB_SCALE(out_omix_tlv, -600, 0, 0);
  73. static const DECLARE_TLV_DB_SCALE(out_dac_tlv, -7163, 0, 0);
  74. static const DECLARE_TLV_DB_SCALE(in_adc_tlv, -7163, 1763, 0);
  75. static const DECLARE_TLV_DB_SCALE(out_sidetone_tlv, -3600, 0, 0);
  76. static int wm8400_outpga_put_volsw_vu(struct snd_kcontrol *kcontrol,
  77. struct snd_ctl_elem_value *ucontrol)
  78. {
  79. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  80. struct soc_mixer_control *mc =
  81. (struct soc_mixer_control *)kcontrol->private_value;
  82. int reg = mc->reg;
  83. int ret;
  84. u16 val;
  85. ret = snd_soc_put_volsw(kcontrol, ucontrol);
  86. if (ret < 0)
  87. return ret;
  88. /* now hit the volume update bits (always bit 8) */
  89. val = snd_soc_read(codec, reg);
  90. return snd_soc_write(codec, reg, val | 0x0100);
  91. }
  92. #define WM8400_OUTPGA_SINGLE_R_TLV(xname, reg, shift, max, invert, tlv_array) \
  93. SOC_SINGLE_EXT_TLV(xname, reg, shift, max, invert, \
  94. snd_soc_get_volsw, wm8400_outpga_put_volsw_vu, tlv_array)
  95. static const char *wm8400_digital_sidetone[] =
  96. {"None", "Left ADC", "Right ADC", "Reserved"};
  97. static SOC_ENUM_SINGLE_DECL(wm8400_left_digital_sidetone_enum,
  98. WM8400_DIGITAL_SIDE_TONE,
  99. WM8400_ADC_TO_DACL_SHIFT,
  100. wm8400_digital_sidetone);
  101. static SOC_ENUM_SINGLE_DECL(wm8400_right_digital_sidetone_enum,
  102. WM8400_DIGITAL_SIDE_TONE,
  103. WM8400_ADC_TO_DACR_SHIFT,
  104. wm8400_digital_sidetone);
  105. static const char *wm8400_adcmode[] =
  106. {"Hi-fi mode", "Voice mode 1", "Voice mode 2", "Voice mode 3"};
  107. static SOC_ENUM_SINGLE_DECL(wm8400_right_adcmode_enum,
  108. WM8400_ADC_CTRL,
  109. WM8400_ADC_HPF_CUT_SHIFT,
  110. wm8400_adcmode);
  111. static const struct snd_kcontrol_new wm8400_snd_controls[] = {
  112. /* INMIXL */
  113. SOC_SINGLE("LIN12 PGA Boost", WM8400_INPUT_MIXER3, WM8400_L12MNBST_SHIFT,
  114. 1, 0),
  115. SOC_SINGLE("LIN34 PGA Boost", WM8400_INPUT_MIXER3, WM8400_L34MNBST_SHIFT,
  116. 1, 0),
  117. /* INMIXR */
  118. SOC_SINGLE("RIN12 PGA Boost", WM8400_INPUT_MIXER3, WM8400_R12MNBST_SHIFT,
  119. 1, 0),
  120. SOC_SINGLE("RIN34 PGA Boost", WM8400_INPUT_MIXER3, WM8400_R34MNBST_SHIFT,
  121. 1, 0),
  122. /* LOMIX */
  123. SOC_SINGLE_TLV("LOMIX LIN3 Bypass Volume", WM8400_OUTPUT_MIXER3,
  124. WM8400_LLI3LOVOL_SHIFT, 7, 0, out_mix_tlv),
  125. SOC_SINGLE_TLV("LOMIX RIN12 PGA Bypass Volume", WM8400_OUTPUT_MIXER3,
  126. WM8400_LR12LOVOL_SHIFT, 7, 0, out_mix_tlv),
  127. SOC_SINGLE_TLV("LOMIX LIN12 PGA Bypass Volume", WM8400_OUTPUT_MIXER3,
  128. WM8400_LL12LOVOL_SHIFT, 7, 0, out_mix_tlv),
  129. SOC_SINGLE_TLV("LOMIX RIN3 Bypass Volume", WM8400_OUTPUT_MIXER5,
  130. WM8400_LRI3LOVOL_SHIFT, 7, 0, out_mix_tlv),
  131. SOC_SINGLE_TLV("LOMIX AINRMUX Bypass Volume", WM8400_OUTPUT_MIXER5,
  132. WM8400_LRBLOVOL_SHIFT, 7, 0, out_mix_tlv),
  133. SOC_SINGLE_TLV("LOMIX AINLMUX Bypass Volume", WM8400_OUTPUT_MIXER5,
  134. WM8400_LRBLOVOL_SHIFT, 7, 0, out_mix_tlv),
  135. /* ROMIX */
  136. SOC_SINGLE_TLV("ROMIX RIN3 Bypass Volume", WM8400_OUTPUT_MIXER4,
  137. WM8400_RRI3ROVOL_SHIFT, 7, 0, out_mix_tlv),
  138. SOC_SINGLE_TLV("ROMIX LIN12 PGA Bypass Volume", WM8400_OUTPUT_MIXER4,
  139. WM8400_RL12ROVOL_SHIFT, 7, 0, out_mix_tlv),
  140. SOC_SINGLE_TLV("ROMIX RIN12 PGA Bypass Volume", WM8400_OUTPUT_MIXER4,
  141. WM8400_RR12ROVOL_SHIFT, 7, 0, out_mix_tlv),
  142. SOC_SINGLE_TLV("ROMIX LIN3 Bypass Volume", WM8400_OUTPUT_MIXER6,
  143. WM8400_RLI3ROVOL_SHIFT, 7, 0, out_mix_tlv),
  144. SOC_SINGLE_TLV("ROMIX AINLMUX Bypass Volume", WM8400_OUTPUT_MIXER6,
  145. WM8400_RLBROVOL_SHIFT, 7, 0, out_mix_tlv),
  146. SOC_SINGLE_TLV("ROMIX AINRMUX Bypass Volume", WM8400_OUTPUT_MIXER6,
  147. WM8400_RRBROVOL_SHIFT, 7, 0, out_mix_tlv),
  148. /* LOUT */
  149. WM8400_OUTPGA_SINGLE_R_TLV("LOUT Volume", WM8400_LEFT_OUTPUT_VOLUME,
  150. WM8400_LOUTVOL_SHIFT, WM8400_LOUTVOL_MASK, 0, out_pga_tlv),
  151. SOC_SINGLE("LOUT ZC", WM8400_LEFT_OUTPUT_VOLUME, WM8400_LOZC_SHIFT, 1, 0),
  152. /* ROUT */
  153. WM8400_OUTPGA_SINGLE_R_TLV("ROUT Volume", WM8400_RIGHT_OUTPUT_VOLUME,
  154. WM8400_ROUTVOL_SHIFT, WM8400_ROUTVOL_MASK, 0, out_pga_tlv),
  155. SOC_SINGLE("ROUT ZC", WM8400_RIGHT_OUTPUT_VOLUME, WM8400_ROZC_SHIFT, 1, 0),
  156. /* LOPGA */
  157. WM8400_OUTPGA_SINGLE_R_TLV("LOPGA Volume", WM8400_LEFT_OPGA_VOLUME,
  158. WM8400_LOPGAVOL_SHIFT, WM8400_LOPGAVOL_MASK, 0, out_pga_tlv),
  159. SOC_SINGLE("LOPGA ZC Switch", WM8400_LEFT_OPGA_VOLUME,
  160. WM8400_LOPGAZC_SHIFT, 1, 0),
  161. /* ROPGA */
  162. WM8400_OUTPGA_SINGLE_R_TLV("ROPGA Volume", WM8400_RIGHT_OPGA_VOLUME,
  163. WM8400_ROPGAVOL_SHIFT, WM8400_ROPGAVOL_MASK, 0, out_pga_tlv),
  164. SOC_SINGLE("ROPGA ZC Switch", WM8400_RIGHT_OPGA_VOLUME,
  165. WM8400_ROPGAZC_SHIFT, 1, 0),
  166. SOC_SINGLE("LON Mute Switch", WM8400_LINE_OUTPUTS_VOLUME,
  167. WM8400_LONMUTE_SHIFT, 1, 0),
  168. SOC_SINGLE("LOP Mute Switch", WM8400_LINE_OUTPUTS_VOLUME,
  169. WM8400_LOPMUTE_SHIFT, 1, 0),
  170. SOC_SINGLE("LOP Attenuation Switch", WM8400_LINE_OUTPUTS_VOLUME,
  171. WM8400_LOATTN_SHIFT, 1, 0),
  172. SOC_SINGLE("RON Mute Switch", WM8400_LINE_OUTPUTS_VOLUME,
  173. WM8400_RONMUTE_SHIFT, 1, 0),
  174. SOC_SINGLE("ROP Mute Switch", WM8400_LINE_OUTPUTS_VOLUME,
  175. WM8400_ROPMUTE_SHIFT, 1, 0),
  176. SOC_SINGLE("ROP Attenuation Switch", WM8400_LINE_OUTPUTS_VOLUME,
  177. WM8400_ROATTN_SHIFT, 1, 0),
  178. SOC_SINGLE("OUT3 Mute Switch", WM8400_OUT3_4_VOLUME,
  179. WM8400_OUT3MUTE_SHIFT, 1, 0),
  180. SOC_SINGLE("OUT3 Attenuation Switch", WM8400_OUT3_4_VOLUME,
  181. WM8400_OUT3ATTN_SHIFT, 1, 0),
  182. SOC_SINGLE("OUT4 Mute Switch", WM8400_OUT3_4_VOLUME,
  183. WM8400_OUT4MUTE_SHIFT, 1, 0),
  184. SOC_SINGLE("OUT4 Attenuation Switch", WM8400_OUT3_4_VOLUME,
  185. WM8400_OUT4ATTN_SHIFT, 1, 0),
  186. SOC_SINGLE("Speaker Mode Switch", WM8400_CLASSD1,
  187. WM8400_CDMODE_SHIFT, 1, 0),
  188. SOC_SINGLE("Speaker Output Attenuation Volume", WM8400_SPEAKER_VOLUME,
  189. WM8400_SPKATTN_SHIFT, WM8400_SPKATTN_MASK, 0),
  190. SOC_SINGLE("Speaker DC Boost Volume", WM8400_CLASSD3,
  191. WM8400_DCGAIN_SHIFT, 6, 0),
  192. SOC_SINGLE("Speaker AC Boost Volume", WM8400_CLASSD3,
  193. WM8400_ACGAIN_SHIFT, 6, 0),
  194. WM8400_OUTPGA_SINGLE_R_TLV("Left DAC Digital Volume",
  195. WM8400_LEFT_DAC_DIGITAL_VOLUME, WM8400_DACL_VOL_SHIFT,
  196. 127, 0, out_dac_tlv),
  197. WM8400_OUTPGA_SINGLE_R_TLV("Right DAC Digital Volume",
  198. WM8400_RIGHT_DAC_DIGITAL_VOLUME, WM8400_DACR_VOL_SHIFT,
  199. 127, 0, out_dac_tlv),
  200. SOC_ENUM("Left Digital Sidetone", wm8400_left_digital_sidetone_enum),
  201. SOC_ENUM("Right Digital Sidetone", wm8400_right_digital_sidetone_enum),
  202. SOC_SINGLE_TLV("Left Digital Sidetone Volume", WM8400_DIGITAL_SIDE_TONE,
  203. WM8400_ADCL_DAC_SVOL_SHIFT, 15, 0, out_sidetone_tlv),
  204. SOC_SINGLE_TLV("Right Digital Sidetone Volume", WM8400_DIGITAL_SIDE_TONE,
  205. WM8400_ADCR_DAC_SVOL_SHIFT, 15, 0, out_sidetone_tlv),
  206. SOC_SINGLE("ADC Digital High Pass Filter Switch", WM8400_ADC_CTRL,
  207. WM8400_ADC_HPF_ENA_SHIFT, 1, 0),
  208. SOC_ENUM("ADC HPF Mode", wm8400_right_adcmode_enum),
  209. WM8400_OUTPGA_SINGLE_R_TLV("Left ADC Digital Volume",
  210. WM8400_LEFT_ADC_DIGITAL_VOLUME,
  211. WM8400_ADCL_VOL_SHIFT,
  212. WM8400_ADCL_VOL_MASK,
  213. 0,
  214. in_adc_tlv),
  215. WM8400_OUTPGA_SINGLE_R_TLV("Right ADC Digital Volume",
  216. WM8400_RIGHT_ADC_DIGITAL_VOLUME,
  217. WM8400_ADCR_VOL_SHIFT,
  218. WM8400_ADCR_VOL_MASK,
  219. 0,
  220. in_adc_tlv),
  221. WM8400_OUTPGA_SINGLE_R_TLV("LIN12 Volume",
  222. WM8400_LEFT_LINE_INPUT_1_2_VOLUME,
  223. WM8400_LIN12VOL_SHIFT,
  224. WM8400_LIN12VOL_MASK,
  225. 0,
  226. in_pga_tlv),
  227. SOC_SINGLE("LIN12 ZC Switch", WM8400_LEFT_LINE_INPUT_1_2_VOLUME,
  228. WM8400_LI12ZC_SHIFT, 1, 0),
  229. SOC_SINGLE("LIN12 Mute Switch", WM8400_LEFT_LINE_INPUT_1_2_VOLUME,
  230. WM8400_LI12MUTE_SHIFT, 1, 0),
  231. WM8400_OUTPGA_SINGLE_R_TLV("LIN34 Volume",
  232. WM8400_LEFT_LINE_INPUT_3_4_VOLUME,
  233. WM8400_LIN34VOL_SHIFT,
  234. WM8400_LIN34VOL_MASK,
  235. 0,
  236. in_pga_tlv),
  237. SOC_SINGLE("LIN34 ZC Switch", WM8400_LEFT_LINE_INPUT_3_4_VOLUME,
  238. WM8400_LI34ZC_SHIFT, 1, 0),
  239. SOC_SINGLE("LIN34 Mute Switch", WM8400_LEFT_LINE_INPUT_3_4_VOLUME,
  240. WM8400_LI34MUTE_SHIFT, 1, 0),
  241. WM8400_OUTPGA_SINGLE_R_TLV("RIN12 Volume",
  242. WM8400_RIGHT_LINE_INPUT_1_2_VOLUME,
  243. WM8400_RIN12VOL_SHIFT,
  244. WM8400_RIN12VOL_MASK,
  245. 0,
  246. in_pga_tlv),
  247. SOC_SINGLE("RIN12 ZC Switch", WM8400_RIGHT_LINE_INPUT_1_2_VOLUME,
  248. WM8400_RI12ZC_SHIFT, 1, 0),
  249. SOC_SINGLE("RIN12 Mute Switch", WM8400_RIGHT_LINE_INPUT_1_2_VOLUME,
  250. WM8400_RI12MUTE_SHIFT, 1, 0),
  251. WM8400_OUTPGA_SINGLE_R_TLV("RIN34 Volume",
  252. WM8400_RIGHT_LINE_INPUT_3_4_VOLUME,
  253. WM8400_RIN34VOL_SHIFT,
  254. WM8400_RIN34VOL_MASK,
  255. 0,
  256. in_pga_tlv),
  257. SOC_SINGLE("RIN34 ZC Switch", WM8400_RIGHT_LINE_INPUT_3_4_VOLUME,
  258. WM8400_RI34ZC_SHIFT, 1, 0),
  259. SOC_SINGLE("RIN34 Mute Switch", WM8400_RIGHT_LINE_INPUT_3_4_VOLUME,
  260. WM8400_RI34MUTE_SHIFT, 1, 0),
  261. };
  262. /*
  263. * _DAPM_ Controls
  264. */
  265. static int outmixer_event (struct snd_soc_dapm_widget *w,
  266. struct snd_kcontrol * kcontrol, int event)
  267. {
  268. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  269. struct soc_mixer_control *mc =
  270. (struct soc_mixer_control *)kcontrol->private_value;
  271. u32 reg_shift = mc->shift;
  272. int ret = 0;
  273. u16 reg;
  274. switch (reg_shift) {
  275. case WM8400_SPEAKER_MIXER | (WM8400_LDSPK << 8) :
  276. reg = snd_soc_read(codec, WM8400_OUTPUT_MIXER1);
  277. if (reg & WM8400_LDLO) {
  278. printk(KERN_WARNING
  279. "Cannot set as Output Mixer 1 LDLO Set\n");
  280. ret = -1;
  281. }
  282. break;
  283. case WM8400_SPEAKER_MIXER | (WM8400_RDSPK << 8):
  284. reg = snd_soc_read(codec, WM8400_OUTPUT_MIXER2);
  285. if (reg & WM8400_RDRO) {
  286. printk(KERN_WARNING
  287. "Cannot set as Output Mixer 2 RDRO Set\n");
  288. ret = -1;
  289. }
  290. break;
  291. case WM8400_OUTPUT_MIXER1 | (WM8400_LDLO << 8):
  292. reg = snd_soc_read(codec, WM8400_SPEAKER_MIXER);
  293. if (reg & WM8400_LDSPK) {
  294. printk(KERN_WARNING
  295. "Cannot set as Speaker Mixer LDSPK Set\n");
  296. ret = -1;
  297. }
  298. break;
  299. case WM8400_OUTPUT_MIXER2 | (WM8400_RDRO << 8):
  300. reg = snd_soc_read(codec, WM8400_SPEAKER_MIXER);
  301. if (reg & WM8400_RDSPK) {
  302. printk(KERN_WARNING
  303. "Cannot set as Speaker Mixer RDSPK Set\n");
  304. ret = -1;
  305. }
  306. break;
  307. }
  308. return ret;
  309. }
  310. /* INMIX dB values */
  311. static const DECLARE_TLV_DB_SCALE(in_mix_tlv, -1200, 600, 0);
  312. /* Left In PGA Connections */
  313. static const struct snd_kcontrol_new wm8400_dapm_lin12_pga_controls[] = {
  314. SOC_DAPM_SINGLE("LIN1 Switch", WM8400_INPUT_MIXER2, WM8400_LMN1_SHIFT, 1, 0),
  315. SOC_DAPM_SINGLE("LIN2 Switch", WM8400_INPUT_MIXER2, WM8400_LMP2_SHIFT, 1, 0),
  316. };
  317. static const struct snd_kcontrol_new wm8400_dapm_lin34_pga_controls[] = {
  318. SOC_DAPM_SINGLE("LIN3 Switch", WM8400_INPUT_MIXER2, WM8400_LMN3_SHIFT, 1, 0),
  319. SOC_DAPM_SINGLE("LIN4 Switch", WM8400_INPUT_MIXER2, WM8400_LMP4_SHIFT, 1, 0),
  320. };
  321. /* Right In PGA Connections */
  322. static const struct snd_kcontrol_new wm8400_dapm_rin12_pga_controls[] = {
  323. SOC_DAPM_SINGLE("RIN1 Switch", WM8400_INPUT_MIXER2, WM8400_RMN1_SHIFT, 1, 0),
  324. SOC_DAPM_SINGLE("RIN2 Switch", WM8400_INPUT_MIXER2, WM8400_RMP2_SHIFT, 1, 0),
  325. };
  326. static const struct snd_kcontrol_new wm8400_dapm_rin34_pga_controls[] = {
  327. SOC_DAPM_SINGLE("RIN3 Switch", WM8400_INPUT_MIXER2, WM8400_RMN3_SHIFT, 1, 0),
  328. SOC_DAPM_SINGLE("RIN4 Switch", WM8400_INPUT_MIXER2, WM8400_RMP4_SHIFT, 1, 0),
  329. };
  330. /* INMIXL */
  331. static const struct snd_kcontrol_new wm8400_dapm_inmixl_controls[] = {
  332. SOC_DAPM_SINGLE_TLV("Record Left Volume", WM8400_INPUT_MIXER3,
  333. WM8400_LDBVOL_SHIFT, WM8400_LDBVOL_MASK, 0, in_mix_tlv),
  334. SOC_DAPM_SINGLE_TLV("LIN2 Volume", WM8400_INPUT_MIXER5, WM8400_LI2BVOL_SHIFT,
  335. 7, 0, in_mix_tlv),
  336. SOC_DAPM_SINGLE("LINPGA12 Switch", WM8400_INPUT_MIXER3, WM8400_L12MNB_SHIFT,
  337. 1, 0),
  338. SOC_DAPM_SINGLE("LINPGA34 Switch", WM8400_INPUT_MIXER3, WM8400_L34MNB_SHIFT,
  339. 1, 0),
  340. };
  341. /* INMIXR */
  342. static const struct snd_kcontrol_new wm8400_dapm_inmixr_controls[] = {
  343. SOC_DAPM_SINGLE_TLV("Record Right Volume", WM8400_INPUT_MIXER4,
  344. WM8400_RDBVOL_SHIFT, WM8400_RDBVOL_MASK, 0, in_mix_tlv),
  345. SOC_DAPM_SINGLE_TLV("RIN2 Volume", WM8400_INPUT_MIXER6, WM8400_RI2BVOL_SHIFT,
  346. 7, 0, in_mix_tlv),
  347. SOC_DAPM_SINGLE("RINPGA12 Switch", WM8400_INPUT_MIXER3, WM8400_L12MNB_SHIFT,
  348. 1, 0),
  349. SOC_DAPM_SINGLE("RINPGA34 Switch", WM8400_INPUT_MIXER3, WM8400_L34MNB_SHIFT,
  350. 1, 0),
  351. };
  352. /* AINLMUX */
  353. static const char *wm8400_ainlmux[] =
  354. {"INMIXL Mix", "RXVOICE Mix", "DIFFINL Mix"};
  355. static SOC_ENUM_SINGLE_DECL(wm8400_ainlmux_enum,
  356. WM8400_INPUT_MIXER1,
  357. WM8400_AINLMODE_SHIFT,
  358. wm8400_ainlmux);
  359. static const struct snd_kcontrol_new wm8400_dapm_ainlmux_controls =
  360. SOC_DAPM_ENUM("Route", wm8400_ainlmux_enum);
  361. /* DIFFINL */
  362. /* AINRMUX */
  363. static const char *wm8400_ainrmux[] =
  364. {"INMIXR Mix", "RXVOICE Mix", "DIFFINR Mix"};
  365. static SOC_ENUM_SINGLE_DECL(wm8400_ainrmux_enum,
  366. WM8400_INPUT_MIXER1,
  367. WM8400_AINRMODE_SHIFT,
  368. wm8400_ainrmux);
  369. static const struct snd_kcontrol_new wm8400_dapm_ainrmux_controls =
  370. SOC_DAPM_ENUM("Route", wm8400_ainrmux_enum);
  371. /* RXVOICE */
  372. static const struct snd_kcontrol_new wm8400_dapm_rxvoice_controls[] = {
  373. SOC_DAPM_SINGLE_TLV("LIN4/RXN", WM8400_INPUT_MIXER5, WM8400_LR4BVOL_SHIFT,
  374. WM8400_LR4BVOL_MASK, 0, in_mix_tlv),
  375. SOC_DAPM_SINGLE_TLV("RIN4/RXP", WM8400_INPUT_MIXER6, WM8400_RL4BVOL_SHIFT,
  376. WM8400_RL4BVOL_MASK, 0, in_mix_tlv),
  377. };
  378. /* LOMIX */
  379. static const struct snd_kcontrol_new wm8400_dapm_lomix_controls[] = {
  380. SOC_DAPM_SINGLE("LOMIX Right ADC Bypass Switch", WM8400_OUTPUT_MIXER1,
  381. WM8400_LRBLO_SHIFT, 1, 0),
  382. SOC_DAPM_SINGLE("LOMIX Left ADC Bypass Switch", WM8400_OUTPUT_MIXER1,
  383. WM8400_LLBLO_SHIFT, 1, 0),
  384. SOC_DAPM_SINGLE("LOMIX RIN3 Bypass Switch", WM8400_OUTPUT_MIXER1,
  385. WM8400_LRI3LO_SHIFT, 1, 0),
  386. SOC_DAPM_SINGLE("LOMIX LIN3 Bypass Switch", WM8400_OUTPUT_MIXER1,
  387. WM8400_LLI3LO_SHIFT, 1, 0),
  388. SOC_DAPM_SINGLE("LOMIX RIN12 PGA Bypass Switch", WM8400_OUTPUT_MIXER1,
  389. WM8400_LR12LO_SHIFT, 1, 0),
  390. SOC_DAPM_SINGLE("LOMIX LIN12 PGA Bypass Switch", WM8400_OUTPUT_MIXER1,
  391. WM8400_LL12LO_SHIFT, 1, 0),
  392. SOC_DAPM_SINGLE("LOMIX Left DAC Switch", WM8400_OUTPUT_MIXER1,
  393. WM8400_LDLO_SHIFT, 1, 0),
  394. };
  395. /* ROMIX */
  396. static const struct snd_kcontrol_new wm8400_dapm_romix_controls[] = {
  397. SOC_DAPM_SINGLE("ROMIX Left ADC Bypass Switch", WM8400_OUTPUT_MIXER2,
  398. WM8400_RLBRO_SHIFT, 1, 0),
  399. SOC_DAPM_SINGLE("ROMIX Right ADC Bypass Switch", WM8400_OUTPUT_MIXER2,
  400. WM8400_RRBRO_SHIFT, 1, 0),
  401. SOC_DAPM_SINGLE("ROMIX LIN3 Bypass Switch", WM8400_OUTPUT_MIXER2,
  402. WM8400_RLI3RO_SHIFT, 1, 0),
  403. SOC_DAPM_SINGLE("ROMIX RIN3 Bypass Switch", WM8400_OUTPUT_MIXER2,
  404. WM8400_RRI3RO_SHIFT, 1, 0),
  405. SOC_DAPM_SINGLE("ROMIX LIN12 PGA Bypass Switch", WM8400_OUTPUT_MIXER2,
  406. WM8400_RL12RO_SHIFT, 1, 0),
  407. SOC_DAPM_SINGLE("ROMIX RIN12 PGA Bypass Switch", WM8400_OUTPUT_MIXER2,
  408. WM8400_RR12RO_SHIFT, 1, 0),
  409. SOC_DAPM_SINGLE("ROMIX Right DAC Switch", WM8400_OUTPUT_MIXER2,
  410. WM8400_RDRO_SHIFT, 1, 0),
  411. };
  412. /* LONMIX */
  413. static const struct snd_kcontrol_new wm8400_dapm_lonmix_controls[] = {
  414. SOC_DAPM_SINGLE("LONMIX Left Mixer PGA Switch", WM8400_LINE_MIXER1,
  415. WM8400_LLOPGALON_SHIFT, 1, 0),
  416. SOC_DAPM_SINGLE("LONMIX Right Mixer PGA Switch", WM8400_LINE_MIXER1,
  417. WM8400_LROPGALON_SHIFT, 1, 0),
  418. SOC_DAPM_SINGLE("LONMIX Inverted LOP Switch", WM8400_LINE_MIXER1,
  419. WM8400_LOPLON_SHIFT, 1, 0),
  420. };
  421. /* LOPMIX */
  422. static const struct snd_kcontrol_new wm8400_dapm_lopmix_controls[] = {
  423. SOC_DAPM_SINGLE("LOPMIX Right Mic Bypass Switch", WM8400_LINE_MIXER1,
  424. WM8400_LR12LOP_SHIFT, 1, 0),
  425. SOC_DAPM_SINGLE("LOPMIX Left Mic Bypass Switch", WM8400_LINE_MIXER1,
  426. WM8400_LL12LOP_SHIFT, 1, 0),
  427. SOC_DAPM_SINGLE("LOPMIX Left Mixer PGA Switch", WM8400_LINE_MIXER1,
  428. WM8400_LLOPGALOP_SHIFT, 1, 0),
  429. };
  430. /* RONMIX */
  431. static const struct snd_kcontrol_new wm8400_dapm_ronmix_controls[] = {
  432. SOC_DAPM_SINGLE("RONMIX Right Mixer PGA Switch", WM8400_LINE_MIXER2,
  433. WM8400_RROPGARON_SHIFT, 1, 0),
  434. SOC_DAPM_SINGLE("RONMIX Left Mixer PGA Switch", WM8400_LINE_MIXER2,
  435. WM8400_RLOPGARON_SHIFT, 1, 0),
  436. SOC_DAPM_SINGLE("RONMIX Inverted ROP Switch", WM8400_LINE_MIXER2,
  437. WM8400_ROPRON_SHIFT, 1, 0),
  438. };
  439. /* ROPMIX */
  440. static const struct snd_kcontrol_new wm8400_dapm_ropmix_controls[] = {
  441. SOC_DAPM_SINGLE("ROPMIX Left Mic Bypass Switch", WM8400_LINE_MIXER2,
  442. WM8400_RL12ROP_SHIFT, 1, 0),
  443. SOC_DAPM_SINGLE("ROPMIX Right Mic Bypass Switch", WM8400_LINE_MIXER2,
  444. WM8400_RR12ROP_SHIFT, 1, 0),
  445. SOC_DAPM_SINGLE("ROPMIX Right Mixer PGA Switch", WM8400_LINE_MIXER2,
  446. WM8400_RROPGAROP_SHIFT, 1, 0),
  447. };
  448. /* OUT3MIX */
  449. static const struct snd_kcontrol_new wm8400_dapm_out3mix_controls[] = {
  450. SOC_DAPM_SINGLE("OUT3MIX LIN4/RXP Bypass Switch", WM8400_OUT3_4_MIXER,
  451. WM8400_LI4O3_SHIFT, 1, 0),
  452. SOC_DAPM_SINGLE("OUT3MIX Left Out PGA Switch", WM8400_OUT3_4_MIXER,
  453. WM8400_LPGAO3_SHIFT, 1, 0),
  454. };
  455. /* OUT4MIX */
  456. static const struct snd_kcontrol_new wm8400_dapm_out4mix_controls[] = {
  457. SOC_DAPM_SINGLE("OUT4MIX Right Out PGA Switch", WM8400_OUT3_4_MIXER,
  458. WM8400_RPGAO4_SHIFT, 1, 0),
  459. SOC_DAPM_SINGLE("OUT4MIX RIN4/RXP Bypass Switch", WM8400_OUT3_4_MIXER,
  460. WM8400_RI4O4_SHIFT, 1, 0),
  461. };
  462. /* SPKMIX */
  463. static const struct snd_kcontrol_new wm8400_dapm_spkmix_controls[] = {
  464. SOC_DAPM_SINGLE("SPKMIX LIN2 Bypass Switch", WM8400_SPEAKER_MIXER,
  465. WM8400_LI2SPK_SHIFT, 1, 0),
  466. SOC_DAPM_SINGLE("SPKMIX LADC Bypass Switch", WM8400_SPEAKER_MIXER,
  467. WM8400_LB2SPK_SHIFT, 1, 0),
  468. SOC_DAPM_SINGLE("SPKMIX Left Mixer PGA Switch", WM8400_SPEAKER_MIXER,
  469. WM8400_LOPGASPK_SHIFT, 1, 0),
  470. SOC_DAPM_SINGLE("SPKMIX Left DAC Switch", WM8400_SPEAKER_MIXER,
  471. WM8400_LDSPK_SHIFT, 1, 0),
  472. SOC_DAPM_SINGLE("SPKMIX Right DAC Switch", WM8400_SPEAKER_MIXER,
  473. WM8400_RDSPK_SHIFT, 1, 0),
  474. SOC_DAPM_SINGLE("SPKMIX Right Mixer PGA Switch", WM8400_SPEAKER_MIXER,
  475. WM8400_ROPGASPK_SHIFT, 1, 0),
  476. SOC_DAPM_SINGLE("SPKMIX RADC Bypass Switch", WM8400_SPEAKER_MIXER,
  477. WM8400_RL12ROP_SHIFT, 1, 0),
  478. SOC_DAPM_SINGLE("SPKMIX RIN2 Bypass Switch", WM8400_SPEAKER_MIXER,
  479. WM8400_RI2SPK_SHIFT, 1, 0),
  480. };
  481. static const struct snd_soc_dapm_widget wm8400_dapm_widgets[] = {
  482. /* Input Side */
  483. /* Input Lines */
  484. SND_SOC_DAPM_INPUT("LIN1"),
  485. SND_SOC_DAPM_INPUT("LIN2"),
  486. SND_SOC_DAPM_INPUT("LIN3"),
  487. SND_SOC_DAPM_INPUT("LIN4/RXN"),
  488. SND_SOC_DAPM_INPUT("RIN3"),
  489. SND_SOC_DAPM_INPUT("RIN4/RXP"),
  490. SND_SOC_DAPM_INPUT("RIN1"),
  491. SND_SOC_DAPM_INPUT("RIN2"),
  492. SND_SOC_DAPM_INPUT("Internal ADC Source"),
  493. /* DACs */
  494. SND_SOC_DAPM_ADC("Left ADC", "Left Capture", WM8400_POWER_MANAGEMENT_2,
  495. WM8400_ADCL_ENA_SHIFT, 0),
  496. SND_SOC_DAPM_ADC("Right ADC", "Right Capture", WM8400_POWER_MANAGEMENT_2,
  497. WM8400_ADCR_ENA_SHIFT, 0),
  498. /* Input PGAs */
  499. SND_SOC_DAPM_MIXER("LIN12 PGA", WM8400_POWER_MANAGEMENT_2,
  500. WM8400_LIN12_ENA_SHIFT,
  501. 0, &wm8400_dapm_lin12_pga_controls[0],
  502. ARRAY_SIZE(wm8400_dapm_lin12_pga_controls)),
  503. SND_SOC_DAPM_MIXER("LIN34 PGA", WM8400_POWER_MANAGEMENT_2,
  504. WM8400_LIN34_ENA_SHIFT,
  505. 0, &wm8400_dapm_lin34_pga_controls[0],
  506. ARRAY_SIZE(wm8400_dapm_lin34_pga_controls)),
  507. SND_SOC_DAPM_MIXER("RIN12 PGA", WM8400_POWER_MANAGEMENT_2,
  508. WM8400_RIN12_ENA_SHIFT,
  509. 0, &wm8400_dapm_rin12_pga_controls[0],
  510. ARRAY_SIZE(wm8400_dapm_rin12_pga_controls)),
  511. SND_SOC_DAPM_MIXER("RIN34 PGA", WM8400_POWER_MANAGEMENT_2,
  512. WM8400_RIN34_ENA_SHIFT,
  513. 0, &wm8400_dapm_rin34_pga_controls[0],
  514. ARRAY_SIZE(wm8400_dapm_rin34_pga_controls)),
  515. SND_SOC_DAPM_SUPPLY("INL", WM8400_POWER_MANAGEMENT_2, WM8400_AINL_ENA_SHIFT,
  516. 0, NULL, 0),
  517. SND_SOC_DAPM_SUPPLY("INR", WM8400_POWER_MANAGEMENT_2, WM8400_AINR_ENA_SHIFT,
  518. 0, NULL, 0),
  519. /* INMIXL */
  520. SND_SOC_DAPM_MIXER("INMIXL", SND_SOC_NOPM, 0, 0,
  521. &wm8400_dapm_inmixl_controls[0],
  522. ARRAY_SIZE(wm8400_dapm_inmixl_controls)),
  523. /* AINLMUX */
  524. SND_SOC_DAPM_MUX("AILNMUX", SND_SOC_NOPM, 0, 0, &wm8400_dapm_ainlmux_controls),
  525. /* INMIXR */
  526. SND_SOC_DAPM_MIXER("INMIXR", SND_SOC_NOPM, 0, 0,
  527. &wm8400_dapm_inmixr_controls[0],
  528. ARRAY_SIZE(wm8400_dapm_inmixr_controls)),
  529. /* AINRMUX */
  530. SND_SOC_DAPM_MUX("AIRNMUX", SND_SOC_NOPM, 0, 0, &wm8400_dapm_ainrmux_controls),
  531. /* Output Side */
  532. /* DACs */
  533. SND_SOC_DAPM_DAC("Left DAC", "Left Playback", WM8400_POWER_MANAGEMENT_3,
  534. WM8400_DACL_ENA_SHIFT, 0),
  535. SND_SOC_DAPM_DAC("Right DAC", "Right Playback", WM8400_POWER_MANAGEMENT_3,
  536. WM8400_DACR_ENA_SHIFT, 0),
  537. /* LOMIX */
  538. SND_SOC_DAPM_MIXER_E("LOMIX", WM8400_POWER_MANAGEMENT_3,
  539. WM8400_LOMIX_ENA_SHIFT,
  540. 0, &wm8400_dapm_lomix_controls[0],
  541. ARRAY_SIZE(wm8400_dapm_lomix_controls),
  542. outmixer_event, SND_SOC_DAPM_PRE_REG),
  543. /* LONMIX */
  544. SND_SOC_DAPM_MIXER("LONMIX", WM8400_POWER_MANAGEMENT_3, WM8400_LON_ENA_SHIFT,
  545. 0, &wm8400_dapm_lonmix_controls[0],
  546. ARRAY_SIZE(wm8400_dapm_lonmix_controls)),
  547. /* LOPMIX */
  548. SND_SOC_DAPM_MIXER("LOPMIX", WM8400_POWER_MANAGEMENT_3, WM8400_LOP_ENA_SHIFT,
  549. 0, &wm8400_dapm_lopmix_controls[0],
  550. ARRAY_SIZE(wm8400_dapm_lopmix_controls)),
  551. /* OUT3MIX */
  552. SND_SOC_DAPM_MIXER("OUT3MIX", WM8400_POWER_MANAGEMENT_1, WM8400_OUT3_ENA_SHIFT,
  553. 0, &wm8400_dapm_out3mix_controls[0],
  554. ARRAY_SIZE(wm8400_dapm_out3mix_controls)),
  555. /* SPKMIX */
  556. SND_SOC_DAPM_MIXER_E("SPKMIX", WM8400_POWER_MANAGEMENT_1, WM8400_SPK_ENA_SHIFT,
  557. 0, &wm8400_dapm_spkmix_controls[0],
  558. ARRAY_SIZE(wm8400_dapm_spkmix_controls), outmixer_event,
  559. SND_SOC_DAPM_PRE_REG),
  560. /* OUT4MIX */
  561. SND_SOC_DAPM_MIXER("OUT4MIX", WM8400_POWER_MANAGEMENT_1, WM8400_OUT4_ENA_SHIFT,
  562. 0, &wm8400_dapm_out4mix_controls[0],
  563. ARRAY_SIZE(wm8400_dapm_out4mix_controls)),
  564. /* ROPMIX */
  565. SND_SOC_DAPM_MIXER("ROPMIX", WM8400_POWER_MANAGEMENT_3, WM8400_ROP_ENA_SHIFT,
  566. 0, &wm8400_dapm_ropmix_controls[0],
  567. ARRAY_SIZE(wm8400_dapm_ropmix_controls)),
  568. /* RONMIX */
  569. SND_SOC_DAPM_MIXER("RONMIX", WM8400_POWER_MANAGEMENT_3, WM8400_RON_ENA_SHIFT,
  570. 0, &wm8400_dapm_ronmix_controls[0],
  571. ARRAY_SIZE(wm8400_dapm_ronmix_controls)),
  572. /* ROMIX */
  573. SND_SOC_DAPM_MIXER_E("ROMIX", WM8400_POWER_MANAGEMENT_3,
  574. WM8400_ROMIX_ENA_SHIFT,
  575. 0, &wm8400_dapm_romix_controls[0],
  576. ARRAY_SIZE(wm8400_dapm_romix_controls),
  577. outmixer_event, SND_SOC_DAPM_PRE_REG),
  578. /* LOUT PGA */
  579. SND_SOC_DAPM_PGA("LOUT PGA", WM8400_POWER_MANAGEMENT_1, WM8400_LOUT_ENA_SHIFT,
  580. 0, NULL, 0),
  581. /* ROUT PGA */
  582. SND_SOC_DAPM_PGA("ROUT PGA", WM8400_POWER_MANAGEMENT_1, WM8400_ROUT_ENA_SHIFT,
  583. 0, NULL, 0),
  584. /* LOPGA */
  585. SND_SOC_DAPM_PGA("LOPGA", WM8400_POWER_MANAGEMENT_3, WM8400_LOPGA_ENA_SHIFT, 0,
  586. NULL, 0),
  587. /* ROPGA */
  588. SND_SOC_DAPM_PGA("ROPGA", WM8400_POWER_MANAGEMENT_3, WM8400_ROPGA_ENA_SHIFT, 0,
  589. NULL, 0),
  590. /* MICBIAS */
  591. SND_SOC_DAPM_SUPPLY("MICBIAS", WM8400_POWER_MANAGEMENT_1,
  592. WM8400_MIC1BIAS_ENA_SHIFT, 0, NULL, 0),
  593. SND_SOC_DAPM_OUTPUT("LON"),
  594. SND_SOC_DAPM_OUTPUT("LOP"),
  595. SND_SOC_DAPM_OUTPUT("OUT3"),
  596. SND_SOC_DAPM_OUTPUT("LOUT"),
  597. SND_SOC_DAPM_OUTPUT("SPKN"),
  598. SND_SOC_DAPM_OUTPUT("SPKP"),
  599. SND_SOC_DAPM_OUTPUT("ROUT"),
  600. SND_SOC_DAPM_OUTPUT("OUT4"),
  601. SND_SOC_DAPM_OUTPUT("ROP"),
  602. SND_SOC_DAPM_OUTPUT("RON"),
  603. SND_SOC_DAPM_OUTPUT("Internal DAC Sink"),
  604. };
  605. static const struct snd_soc_dapm_route wm8400_dapm_routes[] = {
  606. /* Make DACs turn on when playing even if not mixed into any outputs */
  607. {"Internal DAC Sink", NULL, "Left DAC"},
  608. {"Internal DAC Sink", NULL, "Right DAC"},
  609. /* Make ADCs turn on when recording
  610. * even if not mixed from any inputs */
  611. {"Left ADC", NULL, "Internal ADC Source"},
  612. {"Right ADC", NULL, "Internal ADC Source"},
  613. /* Input Side */
  614. /* LIN12 PGA */
  615. {"LIN12 PGA", "LIN1 Switch", "LIN1"},
  616. {"LIN12 PGA", "LIN2 Switch", "LIN2"},
  617. /* LIN34 PGA */
  618. {"LIN34 PGA", "LIN3 Switch", "LIN3"},
  619. {"LIN34 PGA", "LIN4 Switch", "LIN4/RXN"},
  620. /* INMIXL */
  621. {"INMIXL", NULL, "INL"},
  622. {"INMIXL", "Record Left Volume", "LOMIX"},
  623. {"INMIXL", "LIN2 Volume", "LIN2"},
  624. {"INMIXL", "LINPGA12 Switch", "LIN12 PGA"},
  625. {"INMIXL", "LINPGA34 Switch", "LIN34 PGA"},
  626. /* AILNMUX */
  627. {"AILNMUX", NULL, "INL"},
  628. {"AILNMUX", "INMIXL Mix", "INMIXL"},
  629. {"AILNMUX", "DIFFINL Mix", "LIN12 PGA"},
  630. {"AILNMUX", "DIFFINL Mix", "LIN34 PGA"},
  631. {"AILNMUX", "RXVOICE Mix", "LIN4/RXN"},
  632. {"AILNMUX", "RXVOICE Mix", "RIN4/RXP"},
  633. /* ADC */
  634. {"Left ADC", NULL, "AILNMUX"},
  635. /* RIN12 PGA */
  636. {"RIN12 PGA", "RIN1 Switch", "RIN1"},
  637. {"RIN12 PGA", "RIN2 Switch", "RIN2"},
  638. /* RIN34 PGA */
  639. {"RIN34 PGA", "RIN3 Switch", "RIN3"},
  640. {"RIN34 PGA", "RIN4 Switch", "RIN4/RXP"},
  641. /* INMIXR */
  642. {"INMIXR", NULL, "INR"},
  643. {"INMIXR", "Record Right Volume", "ROMIX"},
  644. {"INMIXR", "RIN2 Volume", "RIN2"},
  645. {"INMIXR", "RINPGA12 Switch", "RIN12 PGA"},
  646. {"INMIXR", "RINPGA34 Switch", "RIN34 PGA"},
  647. /* AIRNMUX */
  648. {"AIRNMUX", NULL, "INR"},
  649. {"AIRNMUX", "INMIXR Mix", "INMIXR"},
  650. {"AIRNMUX", "DIFFINR Mix", "RIN12 PGA"},
  651. {"AIRNMUX", "DIFFINR Mix", "RIN34 PGA"},
  652. {"AIRNMUX", "RXVOICE Mix", "LIN4/RXN"},
  653. {"AIRNMUX", "RXVOICE Mix", "RIN4/RXP"},
  654. /* ADC */
  655. {"Right ADC", NULL, "AIRNMUX"},
  656. /* LOMIX */
  657. {"LOMIX", "LOMIX RIN3 Bypass Switch", "RIN3"},
  658. {"LOMIX", "LOMIX LIN3 Bypass Switch", "LIN3"},
  659. {"LOMIX", "LOMIX LIN12 PGA Bypass Switch", "LIN12 PGA"},
  660. {"LOMIX", "LOMIX RIN12 PGA Bypass Switch", "RIN12 PGA"},
  661. {"LOMIX", "LOMIX Right ADC Bypass Switch", "AIRNMUX"},
  662. {"LOMIX", "LOMIX Left ADC Bypass Switch", "AILNMUX"},
  663. {"LOMIX", "LOMIX Left DAC Switch", "Left DAC"},
  664. /* ROMIX */
  665. {"ROMIX", "ROMIX RIN3 Bypass Switch", "RIN3"},
  666. {"ROMIX", "ROMIX LIN3 Bypass Switch", "LIN3"},
  667. {"ROMIX", "ROMIX LIN12 PGA Bypass Switch", "LIN12 PGA"},
  668. {"ROMIX", "ROMIX RIN12 PGA Bypass Switch", "RIN12 PGA"},
  669. {"ROMIX", "ROMIX Right ADC Bypass Switch", "AIRNMUX"},
  670. {"ROMIX", "ROMIX Left ADC Bypass Switch", "AILNMUX"},
  671. {"ROMIX", "ROMIX Right DAC Switch", "Right DAC"},
  672. /* SPKMIX */
  673. {"SPKMIX", "SPKMIX LIN2 Bypass Switch", "LIN2"},
  674. {"SPKMIX", "SPKMIX RIN2 Bypass Switch", "RIN2"},
  675. {"SPKMIX", "SPKMIX LADC Bypass Switch", "AILNMUX"},
  676. {"SPKMIX", "SPKMIX RADC Bypass Switch", "AIRNMUX"},
  677. {"SPKMIX", "SPKMIX Left Mixer PGA Switch", "LOPGA"},
  678. {"SPKMIX", "SPKMIX Right Mixer PGA Switch", "ROPGA"},
  679. {"SPKMIX", "SPKMIX Right DAC Switch", "Right DAC"},
  680. {"SPKMIX", "SPKMIX Left DAC Switch", "Right DAC"},
  681. /* LONMIX */
  682. {"LONMIX", "LONMIX Left Mixer PGA Switch", "LOPGA"},
  683. {"LONMIX", "LONMIX Right Mixer PGA Switch", "ROPGA"},
  684. {"LONMIX", "LONMIX Inverted LOP Switch", "LOPMIX"},
  685. /* LOPMIX */
  686. {"LOPMIX", "LOPMIX Right Mic Bypass Switch", "RIN12 PGA"},
  687. {"LOPMIX", "LOPMIX Left Mic Bypass Switch", "LIN12 PGA"},
  688. {"LOPMIX", "LOPMIX Left Mixer PGA Switch", "LOPGA"},
  689. /* OUT3MIX */
  690. {"OUT3MIX", "OUT3MIX LIN4/RXP Bypass Switch", "LIN4/RXN"},
  691. {"OUT3MIX", "OUT3MIX Left Out PGA Switch", "LOPGA"},
  692. /* OUT4MIX */
  693. {"OUT4MIX", "OUT4MIX Right Out PGA Switch", "ROPGA"},
  694. {"OUT4MIX", "OUT4MIX RIN4/RXP Bypass Switch", "RIN4/RXP"},
  695. /* RONMIX */
  696. {"RONMIX", "RONMIX Right Mixer PGA Switch", "ROPGA"},
  697. {"RONMIX", "RONMIX Left Mixer PGA Switch", "LOPGA"},
  698. {"RONMIX", "RONMIX Inverted ROP Switch", "ROPMIX"},
  699. /* ROPMIX */
  700. {"ROPMIX", "ROPMIX Left Mic Bypass Switch", "LIN12 PGA"},
  701. {"ROPMIX", "ROPMIX Right Mic Bypass Switch", "RIN12 PGA"},
  702. {"ROPMIX", "ROPMIX Right Mixer PGA Switch", "ROPGA"},
  703. /* Out Mixer PGAs */
  704. {"LOPGA", NULL, "LOMIX"},
  705. {"ROPGA", NULL, "ROMIX"},
  706. {"LOUT PGA", NULL, "LOMIX"},
  707. {"ROUT PGA", NULL, "ROMIX"},
  708. /* Output Pins */
  709. {"LON", NULL, "LONMIX"},
  710. {"LOP", NULL, "LOPMIX"},
  711. {"OUT3", NULL, "OUT3MIX"},
  712. {"LOUT", NULL, "LOUT PGA"},
  713. {"SPKN", NULL, "SPKMIX"},
  714. {"ROUT", NULL, "ROUT PGA"},
  715. {"OUT4", NULL, "OUT4MIX"},
  716. {"ROP", NULL, "ROPMIX"},
  717. {"RON", NULL, "RONMIX"},
  718. };
  719. /*
  720. * Clock after FLL and dividers
  721. */
  722. static int wm8400_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  723. int clk_id, unsigned int freq, int dir)
  724. {
  725. struct snd_soc_codec *codec = codec_dai->codec;
  726. struct wm8400_priv *wm8400 = snd_soc_codec_get_drvdata(codec);
  727. wm8400->sysclk = freq;
  728. return 0;
  729. }
  730. struct fll_factors {
  731. u16 n;
  732. u16 k;
  733. u16 outdiv;
  734. u16 fratio;
  735. u16 freq_ref;
  736. };
  737. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  738. static int fll_factors(struct wm8400_priv *wm8400, struct fll_factors *factors,
  739. unsigned int Fref, unsigned int Fout)
  740. {
  741. u64 Kpart;
  742. unsigned int K, Nmod, target;
  743. factors->outdiv = 2;
  744. while (Fout * factors->outdiv < 90000000 ||
  745. Fout * factors->outdiv > 100000000) {
  746. factors->outdiv *= 2;
  747. if (factors->outdiv > 32) {
  748. dev_err(wm8400->wm8400->dev,
  749. "Unsupported FLL output frequency %uHz\n",
  750. Fout);
  751. return -EINVAL;
  752. }
  753. }
  754. target = Fout * factors->outdiv;
  755. factors->outdiv = factors->outdiv >> 2;
  756. if (Fref < 48000)
  757. factors->freq_ref = 1;
  758. else
  759. factors->freq_ref = 0;
  760. if (Fref < 1000000)
  761. factors->fratio = 9;
  762. else
  763. factors->fratio = 0;
  764. /* Ensure we have a fractional part */
  765. do {
  766. if (Fref < 1000000)
  767. factors->fratio--;
  768. else
  769. factors->fratio++;
  770. if (factors->fratio < 1 || factors->fratio > 8) {
  771. dev_err(wm8400->wm8400->dev,
  772. "Unable to calculate FRATIO\n");
  773. return -EINVAL;
  774. }
  775. factors->n = target / (Fref * factors->fratio);
  776. Nmod = target % (Fref * factors->fratio);
  777. } while (Nmod == 0);
  778. /* Calculate fractional part - scale up so we can round. */
  779. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  780. do_div(Kpart, (Fref * factors->fratio));
  781. K = Kpart & 0xFFFFFFFF;
  782. if ((K % 10) >= 5)
  783. K += 5;
  784. /* Move down to proper range now rounding is done */
  785. factors->k = K / 10;
  786. dev_dbg(wm8400->wm8400->dev,
  787. "FLL: Fref=%u Fout=%u N=%x K=%x, FRATIO=%x OUTDIV=%x\n",
  788. Fref, Fout,
  789. factors->n, factors->k, factors->fratio, factors->outdiv);
  790. return 0;
  791. }
  792. static int wm8400_set_dai_pll(struct snd_soc_dai *codec_dai, int pll_id,
  793. int source, unsigned int freq_in,
  794. unsigned int freq_out)
  795. {
  796. struct snd_soc_codec *codec = codec_dai->codec;
  797. struct wm8400_priv *wm8400 = snd_soc_codec_get_drvdata(codec);
  798. struct fll_factors factors;
  799. int ret;
  800. u16 reg;
  801. if (freq_in == wm8400->fll_in && freq_out == wm8400->fll_out)
  802. return 0;
  803. if (freq_out) {
  804. ret = fll_factors(wm8400, &factors, freq_in, freq_out);
  805. if (ret != 0)
  806. return ret;
  807. } else {
  808. /* Bodge GCC 4.4.0 uninitialised variable warning - it
  809. * doesn't seem capable of working out that we exit if
  810. * freq_out is 0 before any of the uses. */
  811. memset(&factors, 0, sizeof(factors));
  812. }
  813. wm8400->fll_out = freq_out;
  814. wm8400->fll_in = freq_in;
  815. /* We *must* disable the FLL before any changes */
  816. reg = snd_soc_read(codec, WM8400_POWER_MANAGEMENT_2);
  817. reg &= ~WM8400_FLL_ENA;
  818. snd_soc_write(codec, WM8400_POWER_MANAGEMENT_2, reg);
  819. reg = snd_soc_read(codec, WM8400_FLL_CONTROL_1);
  820. reg &= ~WM8400_FLL_OSC_ENA;
  821. snd_soc_write(codec, WM8400_FLL_CONTROL_1, reg);
  822. if (!freq_out)
  823. return 0;
  824. reg &= ~(WM8400_FLL_REF_FREQ | WM8400_FLL_FRATIO_MASK);
  825. reg |= WM8400_FLL_FRAC | factors.fratio;
  826. reg |= factors.freq_ref << WM8400_FLL_REF_FREQ_SHIFT;
  827. snd_soc_write(codec, WM8400_FLL_CONTROL_1, reg);
  828. snd_soc_write(codec, WM8400_FLL_CONTROL_2, factors.k);
  829. snd_soc_write(codec, WM8400_FLL_CONTROL_3, factors.n);
  830. reg = snd_soc_read(codec, WM8400_FLL_CONTROL_4);
  831. reg &= ~WM8400_FLL_OUTDIV_MASK;
  832. reg |= factors.outdiv;
  833. snd_soc_write(codec, WM8400_FLL_CONTROL_4, reg);
  834. return 0;
  835. }
  836. /*
  837. * Sets ADC and Voice DAC format.
  838. */
  839. static int wm8400_set_dai_fmt(struct snd_soc_dai *codec_dai,
  840. unsigned int fmt)
  841. {
  842. struct snd_soc_codec *codec = codec_dai->codec;
  843. u16 audio1, audio3;
  844. audio1 = snd_soc_read(codec, WM8400_AUDIO_INTERFACE_1);
  845. audio3 = snd_soc_read(codec, WM8400_AUDIO_INTERFACE_3);
  846. /* set master/slave audio interface */
  847. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  848. case SND_SOC_DAIFMT_CBS_CFS:
  849. audio3 &= ~WM8400_AIF_MSTR1;
  850. break;
  851. case SND_SOC_DAIFMT_CBM_CFM:
  852. audio3 |= WM8400_AIF_MSTR1;
  853. break;
  854. default:
  855. return -EINVAL;
  856. }
  857. audio1 &= ~WM8400_AIF_FMT_MASK;
  858. /* interface format */
  859. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  860. case SND_SOC_DAIFMT_I2S:
  861. audio1 |= WM8400_AIF_FMT_I2S;
  862. audio1 &= ~WM8400_AIF_LRCLK_INV;
  863. break;
  864. case SND_SOC_DAIFMT_RIGHT_J:
  865. audio1 |= WM8400_AIF_FMT_RIGHTJ;
  866. audio1 &= ~WM8400_AIF_LRCLK_INV;
  867. break;
  868. case SND_SOC_DAIFMT_LEFT_J:
  869. audio1 |= WM8400_AIF_FMT_LEFTJ;
  870. audio1 &= ~WM8400_AIF_LRCLK_INV;
  871. break;
  872. case SND_SOC_DAIFMT_DSP_A:
  873. audio1 |= WM8400_AIF_FMT_DSP;
  874. audio1 &= ~WM8400_AIF_LRCLK_INV;
  875. break;
  876. case SND_SOC_DAIFMT_DSP_B:
  877. audio1 |= WM8400_AIF_FMT_DSP | WM8400_AIF_LRCLK_INV;
  878. break;
  879. default:
  880. return -EINVAL;
  881. }
  882. snd_soc_write(codec, WM8400_AUDIO_INTERFACE_1, audio1);
  883. snd_soc_write(codec, WM8400_AUDIO_INTERFACE_3, audio3);
  884. return 0;
  885. }
  886. static int wm8400_set_dai_clkdiv(struct snd_soc_dai *codec_dai,
  887. int div_id, int div)
  888. {
  889. struct snd_soc_codec *codec = codec_dai->codec;
  890. u16 reg;
  891. switch (div_id) {
  892. case WM8400_MCLK_DIV:
  893. reg = snd_soc_read(codec, WM8400_CLOCKING_2) &
  894. ~WM8400_MCLK_DIV_MASK;
  895. snd_soc_write(codec, WM8400_CLOCKING_2, reg | div);
  896. break;
  897. case WM8400_DACCLK_DIV:
  898. reg = snd_soc_read(codec, WM8400_CLOCKING_2) &
  899. ~WM8400_DAC_CLKDIV_MASK;
  900. snd_soc_write(codec, WM8400_CLOCKING_2, reg | div);
  901. break;
  902. case WM8400_ADCCLK_DIV:
  903. reg = snd_soc_read(codec, WM8400_CLOCKING_2) &
  904. ~WM8400_ADC_CLKDIV_MASK;
  905. snd_soc_write(codec, WM8400_CLOCKING_2, reg | div);
  906. break;
  907. case WM8400_BCLK_DIV:
  908. reg = snd_soc_read(codec, WM8400_CLOCKING_1) &
  909. ~WM8400_BCLK_DIV_MASK;
  910. snd_soc_write(codec, WM8400_CLOCKING_1, reg | div);
  911. break;
  912. default:
  913. return -EINVAL;
  914. }
  915. return 0;
  916. }
  917. /*
  918. * Set PCM DAI bit size and sample rate.
  919. */
  920. static int wm8400_hw_params(struct snd_pcm_substream *substream,
  921. struct snd_pcm_hw_params *params,
  922. struct snd_soc_dai *dai)
  923. {
  924. struct snd_soc_codec *codec = dai->codec;
  925. u16 audio1 = snd_soc_read(codec, WM8400_AUDIO_INTERFACE_1);
  926. audio1 &= ~WM8400_AIF_WL_MASK;
  927. /* bit size */
  928. switch (params_width(params)) {
  929. case 16:
  930. break;
  931. case 20:
  932. audio1 |= WM8400_AIF_WL_20BITS;
  933. break;
  934. case 24:
  935. audio1 |= WM8400_AIF_WL_24BITS;
  936. break;
  937. case 32:
  938. audio1 |= WM8400_AIF_WL_32BITS;
  939. break;
  940. }
  941. snd_soc_write(codec, WM8400_AUDIO_INTERFACE_1, audio1);
  942. return 0;
  943. }
  944. static int wm8400_mute(struct snd_soc_dai *dai, int mute)
  945. {
  946. struct snd_soc_codec *codec = dai->codec;
  947. u16 val = snd_soc_read(codec, WM8400_DAC_CTRL) & ~WM8400_DAC_MUTE;
  948. if (mute)
  949. snd_soc_write(codec, WM8400_DAC_CTRL, val | WM8400_DAC_MUTE);
  950. else
  951. snd_soc_write(codec, WM8400_DAC_CTRL, val);
  952. return 0;
  953. }
  954. /* TODO: set bias for best performance at standby */
  955. static int wm8400_set_bias_level(struct snd_soc_codec *codec,
  956. enum snd_soc_bias_level level)
  957. {
  958. struct wm8400_priv *wm8400 = snd_soc_codec_get_drvdata(codec);
  959. u16 val;
  960. int ret;
  961. switch (level) {
  962. case SND_SOC_BIAS_ON:
  963. break;
  964. case SND_SOC_BIAS_PREPARE:
  965. /* VMID=2*50k */
  966. val = snd_soc_read(codec, WM8400_POWER_MANAGEMENT_1) &
  967. ~WM8400_VMID_MODE_MASK;
  968. snd_soc_write(codec, WM8400_POWER_MANAGEMENT_1, val | 0x2);
  969. break;
  970. case SND_SOC_BIAS_STANDBY:
  971. if (snd_soc_codec_get_bias_level(codec) == SND_SOC_BIAS_OFF) {
  972. ret = regulator_bulk_enable(ARRAY_SIZE(power),
  973. &power[0]);
  974. if (ret != 0) {
  975. dev_err(wm8400->wm8400->dev,
  976. "Failed to enable regulators: %d\n",
  977. ret);
  978. return ret;
  979. }
  980. snd_soc_write(codec, WM8400_POWER_MANAGEMENT_1,
  981. WM8400_CODEC_ENA | WM8400_SYSCLK_ENA);
  982. /* Enable POBCTRL, SOFT_ST, VMIDTOG and BUFDCOPEN */
  983. snd_soc_write(codec, WM8400_ANTIPOP2, WM8400_SOFTST |
  984. WM8400_BUFDCOPEN | WM8400_POBCTRL);
  985. msleep(50);
  986. /* Enable VREF & VMID at 2x50k */
  987. val = snd_soc_read(codec, WM8400_POWER_MANAGEMENT_1);
  988. val |= 0x2 | WM8400_VREF_ENA;
  989. snd_soc_write(codec, WM8400_POWER_MANAGEMENT_1, val);
  990. /* Enable BUFIOEN */
  991. snd_soc_write(codec, WM8400_ANTIPOP2, WM8400_SOFTST |
  992. WM8400_BUFDCOPEN | WM8400_POBCTRL |
  993. WM8400_BUFIOEN);
  994. /* disable POBCTRL, SOFT_ST and BUFDCOPEN */
  995. snd_soc_write(codec, WM8400_ANTIPOP2, WM8400_BUFIOEN);
  996. }
  997. /* VMID=2*300k */
  998. val = snd_soc_read(codec, WM8400_POWER_MANAGEMENT_1) &
  999. ~WM8400_VMID_MODE_MASK;
  1000. snd_soc_write(codec, WM8400_POWER_MANAGEMENT_1, val | 0x4);
  1001. break;
  1002. case SND_SOC_BIAS_OFF:
  1003. /* Enable POBCTRL and SOFT_ST */
  1004. snd_soc_write(codec, WM8400_ANTIPOP2, WM8400_SOFTST |
  1005. WM8400_POBCTRL | WM8400_BUFIOEN);
  1006. /* Enable POBCTRL, SOFT_ST and BUFDCOPEN */
  1007. snd_soc_write(codec, WM8400_ANTIPOP2, WM8400_SOFTST |
  1008. WM8400_BUFDCOPEN | WM8400_POBCTRL |
  1009. WM8400_BUFIOEN);
  1010. /* mute DAC */
  1011. val = snd_soc_read(codec, WM8400_DAC_CTRL);
  1012. snd_soc_write(codec, WM8400_DAC_CTRL, val | WM8400_DAC_MUTE);
  1013. /* Enable any disabled outputs */
  1014. val = snd_soc_read(codec, WM8400_POWER_MANAGEMENT_1);
  1015. val |= WM8400_SPK_ENA | WM8400_OUT3_ENA |
  1016. WM8400_OUT4_ENA | WM8400_LOUT_ENA |
  1017. WM8400_ROUT_ENA;
  1018. snd_soc_write(codec, WM8400_POWER_MANAGEMENT_1, val);
  1019. /* Disable VMID */
  1020. val &= ~WM8400_VMID_MODE_MASK;
  1021. snd_soc_write(codec, WM8400_POWER_MANAGEMENT_1, val);
  1022. msleep(300);
  1023. /* Enable all output discharge bits */
  1024. snd_soc_write(codec, WM8400_ANTIPOP1, WM8400_DIS_LLINE |
  1025. WM8400_DIS_RLINE | WM8400_DIS_OUT3 |
  1026. WM8400_DIS_OUT4 | WM8400_DIS_LOUT |
  1027. WM8400_DIS_ROUT);
  1028. /* Disable VREF */
  1029. val &= ~WM8400_VREF_ENA;
  1030. snd_soc_write(codec, WM8400_POWER_MANAGEMENT_1, val);
  1031. /* disable POBCTRL, SOFT_ST and BUFDCOPEN */
  1032. snd_soc_write(codec, WM8400_ANTIPOP2, 0x0);
  1033. ret = regulator_bulk_disable(ARRAY_SIZE(power),
  1034. &power[0]);
  1035. if (ret != 0)
  1036. return ret;
  1037. break;
  1038. }
  1039. return 0;
  1040. }
  1041. #define WM8400_RATES SNDRV_PCM_RATE_8000_96000
  1042. #define WM8400_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  1043. SNDRV_PCM_FMTBIT_S24_LE)
  1044. static const struct snd_soc_dai_ops wm8400_dai_ops = {
  1045. .hw_params = wm8400_hw_params,
  1046. .digital_mute = wm8400_mute,
  1047. .set_fmt = wm8400_set_dai_fmt,
  1048. .set_clkdiv = wm8400_set_dai_clkdiv,
  1049. .set_sysclk = wm8400_set_dai_sysclk,
  1050. .set_pll = wm8400_set_dai_pll,
  1051. };
  1052. /*
  1053. * The WM8400 supports 2 different and mutually exclusive DAI
  1054. * configurations.
  1055. *
  1056. * 1. ADC/DAC on Primary Interface
  1057. * 2. ADC on Primary Interface/DAC on secondary
  1058. */
  1059. static struct snd_soc_dai_driver wm8400_dai = {
  1060. /* ADC/DAC on primary */
  1061. .name = "wm8400-hifi",
  1062. .playback = {
  1063. .stream_name = "Playback",
  1064. .channels_min = 1,
  1065. .channels_max = 2,
  1066. .rates = WM8400_RATES,
  1067. .formats = WM8400_FORMATS,
  1068. },
  1069. .capture = {
  1070. .stream_name = "Capture",
  1071. .channels_min = 1,
  1072. .channels_max = 2,
  1073. .rates = WM8400_RATES,
  1074. .formats = WM8400_FORMATS,
  1075. },
  1076. .ops = &wm8400_dai_ops,
  1077. };
  1078. static int wm8400_codec_probe(struct snd_soc_codec *codec)
  1079. {
  1080. struct wm8400 *wm8400 = dev_get_platdata(codec->dev);
  1081. struct wm8400_priv *priv;
  1082. int ret;
  1083. u16 reg;
  1084. priv = devm_kzalloc(codec->dev, sizeof(struct wm8400_priv),
  1085. GFP_KERNEL);
  1086. if (priv == NULL)
  1087. return -ENOMEM;
  1088. snd_soc_codec_set_drvdata(codec, priv);
  1089. priv->wm8400 = wm8400;
  1090. ret = devm_regulator_bulk_get(wm8400->dev,
  1091. ARRAY_SIZE(power), &power[0]);
  1092. if (ret != 0) {
  1093. dev_err(codec->dev, "Failed to get regulators: %d\n", ret);
  1094. return ret;
  1095. }
  1096. wm8400_codec_reset(codec);
  1097. reg = snd_soc_read(codec, WM8400_POWER_MANAGEMENT_1);
  1098. snd_soc_write(codec, WM8400_POWER_MANAGEMENT_1, reg | WM8400_CODEC_ENA);
  1099. /* Latch volume update bits */
  1100. reg = snd_soc_read(codec, WM8400_LEFT_LINE_INPUT_1_2_VOLUME);
  1101. snd_soc_write(codec, WM8400_LEFT_LINE_INPUT_1_2_VOLUME,
  1102. reg & WM8400_IPVU);
  1103. reg = snd_soc_read(codec, WM8400_RIGHT_LINE_INPUT_1_2_VOLUME);
  1104. snd_soc_write(codec, WM8400_RIGHT_LINE_INPUT_1_2_VOLUME,
  1105. reg & WM8400_IPVU);
  1106. snd_soc_write(codec, WM8400_LEFT_OUTPUT_VOLUME, 0x50 | (1<<8));
  1107. snd_soc_write(codec, WM8400_RIGHT_OUTPUT_VOLUME, 0x50 | (1<<8));
  1108. return 0;
  1109. }
  1110. static int wm8400_codec_remove(struct snd_soc_codec *codec)
  1111. {
  1112. u16 reg;
  1113. reg = snd_soc_read(codec, WM8400_POWER_MANAGEMENT_1);
  1114. snd_soc_write(codec, WM8400_POWER_MANAGEMENT_1,
  1115. reg & (~WM8400_CODEC_ENA));
  1116. return 0;
  1117. }
  1118. static struct regmap *wm8400_get_regmap(struct device *dev)
  1119. {
  1120. struct wm8400 *wm8400 = dev_get_platdata(dev);
  1121. return wm8400->regmap;
  1122. }
  1123. static const struct snd_soc_codec_driver soc_codec_dev_wm8400 = {
  1124. .probe = wm8400_codec_probe,
  1125. .remove = wm8400_codec_remove,
  1126. .get_regmap = wm8400_get_regmap,
  1127. .set_bias_level = wm8400_set_bias_level,
  1128. .suspend_bias_off = true,
  1129. .component_driver = {
  1130. .controls = wm8400_snd_controls,
  1131. .num_controls = ARRAY_SIZE(wm8400_snd_controls),
  1132. .dapm_widgets = wm8400_dapm_widgets,
  1133. .num_dapm_widgets = ARRAY_SIZE(wm8400_dapm_widgets),
  1134. .dapm_routes = wm8400_dapm_routes,
  1135. .num_dapm_routes = ARRAY_SIZE(wm8400_dapm_routes),
  1136. },
  1137. };
  1138. static int wm8400_probe(struct platform_device *pdev)
  1139. {
  1140. return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8400,
  1141. &wm8400_dai, 1);
  1142. }
  1143. static int wm8400_remove(struct platform_device *pdev)
  1144. {
  1145. snd_soc_unregister_codec(&pdev->dev);
  1146. return 0;
  1147. }
  1148. static struct platform_driver wm8400_codec_driver = {
  1149. .driver = {
  1150. .name = "wm8400-codec",
  1151. },
  1152. .probe = wm8400_probe,
  1153. .remove = wm8400_remove,
  1154. };
  1155. module_platform_driver(wm8400_codec_driver);
  1156. MODULE_DESCRIPTION("ASoC WM8400 driver");
  1157. MODULE_AUTHOR("Mark Brown");
  1158. MODULE_LICENSE("GPL");
  1159. MODULE_ALIAS("platform:wm8400-codec");