ssm2518.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833
  1. /*
  2. * SSM2518 amplifier audio driver
  3. *
  4. * Copyright 2013 Analog Devices Inc.
  5. * Author: Lars-Peter Clausen <lars@metafoo.de>
  6. *
  7. * Licensed under the GPL-2.
  8. */
  9. #include <linux/module.h>
  10. #include <linux/init.h>
  11. #include <linux/i2c.h>
  12. #include <linux/regmap.h>
  13. #include <linux/slab.h>
  14. #include <linux/gpio.h>
  15. #include <linux/of_gpio.h>
  16. #include <linux/platform_data/ssm2518.h>
  17. #include <sound/core.h>
  18. #include <sound/pcm.h>
  19. #include <sound/pcm_params.h>
  20. #include <sound/soc.h>
  21. #include <sound/initval.h>
  22. #include <sound/tlv.h>
  23. #include "ssm2518.h"
  24. #define SSM2518_REG_POWER1 0x00
  25. #define SSM2518_REG_CLOCK 0x01
  26. #define SSM2518_REG_SAI_CTRL1 0x02
  27. #define SSM2518_REG_SAI_CTRL2 0x03
  28. #define SSM2518_REG_CHAN_MAP 0x04
  29. #define SSM2518_REG_LEFT_VOL 0x05
  30. #define SSM2518_REG_RIGHT_VOL 0x06
  31. #define SSM2518_REG_MUTE_CTRL 0x07
  32. #define SSM2518_REG_FAULT_CTRL 0x08
  33. #define SSM2518_REG_POWER2 0x09
  34. #define SSM2518_REG_DRC_1 0x0a
  35. #define SSM2518_REG_DRC_2 0x0b
  36. #define SSM2518_REG_DRC_3 0x0c
  37. #define SSM2518_REG_DRC_4 0x0d
  38. #define SSM2518_REG_DRC_5 0x0e
  39. #define SSM2518_REG_DRC_6 0x0f
  40. #define SSM2518_REG_DRC_7 0x10
  41. #define SSM2518_REG_DRC_8 0x11
  42. #define SSM2518_REG_DRC_9 0x12
  43. #define SSM2518_POWER1_RESET BIT(7)
  44. #define SSM2518_POWER1_NO_BCLK BIT(5)
  45. #define SSM2518_POWER1_MCS_MASK (0xf << 1)
  46. #define SSM2518_POWER1_MCS_64FS (0x0 << 1)
  47. #define SSM2518_POWER1_MCS_128FS (0x1 << 1)
  48. #define SSM2518_POWER1_MCS_256FS (0x2 << 1)
  49. #define SSM2518_POWER1_MCS_384FS (0x3 << 1)
  50. #define SSM2518_POWER1_MCS_512FS (0x4 << 1)
  51. #define SSM2518_POWER1_MCS_768FS (0x5 << 1)
  52. #define SSM2518_POWER1_MCS_100FS (0x6 << 1)
  53. #define SSM2518_POWER1_MCS_200FS (0x7 << 1)
  54. #define SSM2518_POWER1_MCS_400FS (0x8 << 1)
  55. #define SSM2518_POWER1_SPWDN BIT(0)
  56. #define SSM2518_CLOCK_ASR BIT(0)
  57. #define SSM2518_SAI_CTRL1_FMT_MASK (0x3 << 5)
  58. #define SSM2518_SAI_CTRL1_FMT_I2S (0x0 << 5)
  59. #define SSM2518_SAI_CTRL1_FMT_LJ (0x1 << 5)
  60. #define SSM2518_SAI_CTRL1_FMT_RJ_24BIT (0x2 << 5)
  61. #define SSM2518_SAI_CTRL1_FMT_RJ_16BIT (0x3 << 5)
  62. #define SSM2518_SAI_CTRL1_SAI_MASK (0x7 << 2)
  63. #define SSM2518_SAI_CTRL1_SAI_I2S (0x0 << 2)
  64. #define SSM2518_SAI_CTRL1_SAI_TDM_2 (0x1 << 2)
  65. #define SSM2518_SAI_CTRL1_SAI_TDM_4 (0x2 << 2)
  66. #define SSM2518_SAI_CTRL1_SAI_TDM_8 (0x3 << 2)
  67. #define SSM2518_SAI_CTRL1_SAI_TDM_16 (0x4 << 2)
  68. #define SSM2518_SAI_CTRL1_SAI_MONO (0x5 << 2)
  69. #define SSM2518_SAI_CTRL1_FS_MASK (0x3)
  70. #define SSM2518_SAI_CTRL1_FS_8000_12000 (0x0)
  71. #define SSM2518_SAI_CTRL1_FS_16000_24000 (0x1)
  72. #define SSM2518_SAI_CTRL1_FS_32000_48000 (0x2)
  73. #define SSM2518_SAI_CTRL1_FS_64000_96000 (0x3)
  74. #define SSM2518_SAI_CTRL2_BCLK_INTERAL BIT(7)
  75. #define SSM2518_SAI_CTRL2_LRCLK_PULSE BIT(6)
  76. #define SSM2518_SAI_CTRL2_LRCLK_INVERT BIT(5)
  77. #define SSM2518_SAI_CTRL2_MSB BIT(4)
  78. #define SSM2518_SAI_CTRL2_SLOT_WIDTH_MASK (0x3 << 2)
  79. #define SSM2518_SAI_CTRL2_SLOT_WIDTH_32 (0x0 << 2)
  80. #define SSM2518_SAI_CTRL2_SLOT_WIDTH_24 (0x1 << 2)
  81. #define SSM2518_SAI_CTRL2_SLOT_WIDTH_16 (0x2 << 2)
  82. #define SSM2518_SAI_CTRL2_BCLK_INVERT BIT(1)
  83. #define SSM2518_CHAN_MAP_RIGHT_SLOT_OFFSET 4
  84. #define SSM2518_CHAN_MAP_RIGHT_SLOT_MASK 0xf0
  85. #define SSM2518_CHAN_MAP_LEFT_SLOT_OFFSET 0
  86. #define SSM2518_CHAN_MAP_LEFT_SLOT_MASK 0x0f
  87. #define SSM2518_MUTE_CTRL_ANA_GAIN BIT(5)
  88. #define SSM2518_MUTE_CTRL_MUTE_MASTER BIT(0)
  89. #define SSM2518_POWER2_APWDN BIT(0)
  90. #define SSM2518_DAC_MUTE BIT(6)
  91. #define SSM2518_DAC_FS_MASK 0x07
  92. #define SSM2518_DAC_FS_8000 0x00
  93. #define SSM2518_DAC_FS_16000 0x01
  94. #define SSM2518_DAC_FS_32000 0x02
  95. #define SSM2518_DAC_FS_64000 0x03
  96. #define SSM2518_DAC_FS_128000 0x04
  97. struct ssm2518 {
  98. struct regmap *regmap;
  99. bool right_j;
  100. unsigned int sysclk;
  101. const struct snd_pcm_hw_constraint_list *constraints;
  102. int enable_gpio;
  103. };
  104. static const struct reg_default ssm2518_reg_defaults[] = {
  105. { 0x00, 0x05 },
  106. { 0x01, 0x00 },
  107. { 0x02, 0x02 },
  108. { 0x03, 0x00 },
  109. { 0x04, 0x10 },
  110. { 0x05, 0x40 },
  111. { 0x06, 0x40 },
  112. { 0x07, 0x81 },
  113. { 0x08, 0x0c },
  114. { 0x09, 0x99 },
  115. { 0x0a, 0x7c },
  116. { 0x0b, 0x5b },
  117. { 0x0c, 0x57 },
  118. { 0x0d, 0x89 },
  119. { 0x0e, 0x8c },
  120. { 0x0f, 0x77 },
  121. { 0x10, 0x26 },
  122. { 0x11, 0x1c },
  123. { 0x12, 0x97 },
  124. };
  125. static const DECLARE_TLV_DB_MINMAX_MUTE(ssm2518_vol_tlv, -7125, 2400);
  126. static const DECLARE_TLV_DB_SCALE(ssm2518_compressor_tlv, -3400, 200, 0);
  127. static const DECLARE_TLV_DB_SCALE(ssm2518_expander_tlv, -8100, 300, 0);
  128. static const DECLARE_TLV_DB_SCALE(ssm2518_noise_gate_tlv, -9600, 300, 0);
  129. static const DECLARE_TLV_DB_SCALE(ssm2518_post_drc_tlv, -2400, 300, 0);
  130. static const DECLARE_TLV_DB_RANGE(ssm2518_limiter_tlv,
  131. 0, 7, TLV_DB_SCALE_ITEM(-2200, 200, 0),
  132. 7, 15, TLV_DB_SCALE_ITEM(-800, 100, 0),
  133. );
  134. static const char * const ssm2518_drc_peak_detector_attack_time_text[] = {
  135. "0 ms", "0.1 ms", "0.19 ms", "0.37 ms", "0.75 ms", "1.5 ms", "3 ms",
  136. "6 ms", "12 ms", "24 ms", "48 ms", "96 ms", "192 ms", "384 ms",
  137. "768 ms", "1536 ms",
  138. };
  139. static const char * const ssm2518_drc_peak_detector_release_time_text[] = {
  140. "0 ms", "1.5 ms", "3 ms", "6 ms", "12 ms", "24 ms", "48 ms", "96 ms",
  141. "192 ms", "384 ms", "768 ms", "1536 ms", "3072 ms", "6144 ms",
  142. "12288 ms", "24576 ms"
  143. };
  144. static const char * const ssm2518_drc_hold_time_text[] = {
  145. "0 ms", "0.67 ms", "1.33 ms", "2.67 ms", "5.33 ms", "10.66 ms",
  146. "21.32 ms", "42.64 ms", "85.28 ms", "170.56 ms", "341.12 ms",
  147. "682.24 ms", "1364 ms",
  148. };
  149. static SOC_ENUM_SINGLE_DECL(ssm2518_drc_peak_detector_attack_time_enum,
  150. SSM2518_REG_DRC_2, 4, ssm2518_drc_peak_detector_attack_time_text);
  151. static SOC_ENUM_SINGLE_DECL(ssm2518_drc_peak_detector_release_time_enum,
  152. SSM2518_REG_DRC_2, 0, ssm2518_drc_peak_detector_release_time_text);
  153. static SOC_ENUM_SINGLE_DECL(ssm2518_drc_attack_time_enum,
  154. SSM2518_REG_DRC_6, 4, ssm2518_drc_peak_detector_attack_time_text);
  155. static SOC_ENUM_SINGLE_DECL(ssm2518_drc_decay_time_enum,
  156. SSM2518_REG_DRC_6, 0, ssm2518_drc_peak_detector_release_time_text);
  157. static SOC_ENUM_SINGLE_DECL(ssm2518_drc_hold_time_enum,
  158. SSM2518_REG_DRC_7, 4, ssm2518_drc_hold_time_text);
  159. static SOC_ENUM_SINGLE_DECL(ssm2518_drc_noise_gate_hold_time_enum,
  160. SSM2518_REG_DRC_7, 0, ssm2518_drc_hold_time_text);
  161. static SOC_ENUM_SINGLE_DECL(ssm2518_drc_rms_averaging_time_enum,
  162. SSM2518_REG_DRC_9, 0, ssm2518_drc_peak_detector_release_time_text);
  163. static const struct snd_kcontrol_new ssm2518_snd_controls[] = {
  164. SOC_SINGLE("Playback De-emphasis Switch", SSM2518_REG_MUTE_CTRL,
  165. 4, 1, 0),
  166. SOC_DOUBLE_R_TLV("Master Playback Volume", SSM2518_REG_LEFT_VOL,
  167. SSM2518_REG_RIGHT_VOL, 0, 0xff, 1, ssm2518_vol_tlv),
  168. SOC_DOUBLE("Master Playback Switch", SSM2518_REG_MUTE_CTRL, 2, 1, 1, 1),
  169. SOC_SINGLE("Amp Low Power Mode Switch", SSM2518_REG_POWER2, 4, 1, 0),
  170. SOC_SINGLE("DAC Low Power Mode Switch", SSM2518_REG_POWER2, 3, 1, 0),
  171. SOC_SINGLE("DRC Limiter Switch", SSM2518_REG_DRC_1, 5, 1, 0),
  172. SOC_SINGLE("DRC Compressor Switch", SSM2518_REG_DRC_1, 4, 1, 0),
  173. SOC_SINGLE("DRC Expander Switch", SSM2518_REG_DRC_1, 3, 1, 0),
  174. SOC_SINGLE("DRC Noise Gate Switch", SSM2518_REG_DRC_1, 2, 1, 0),
  175. SOC_DOUBLE("DRC Switch", SSM2518_REG_DRC_1, 0, 1, 1, 0),
  176. SOC_SINGLE_TLV("DRC Limiter Threshold Volume",
  177. SSM2518_REG_DRC_3, 4, 15, 1, ssm2518_limiter_tlv),
  178. SOC_SINGLE_TLV("DRC Compressor Lower Threshold Volume",
  179. SSM2518_REG_DRC_3, 0, 15, 1, ssm2518_compressor_tlv),
  180. SOC_SINGLE_TLV("DRC Expander Upper Threshold Volume", SSM2518_REG_DRC_4,
  181. 4, 15, 1, ssm2518_expander_tlv),
  182. SOC_SINGLE_TLV("DRC Noise Gate Threshold Volume",
  183. SSM2518_REG_DRC_4, 0, 15, 1, ssm2518_noise_gate_tlv),
  184. SOC_SINGLE_TLV("DRC Upper Output Threshold Volume",
  185. SSM2518_REG_DRC_5, 4, 15, 1, ssm2518_limiter_tlv),
  186. SOC_SINGLE_TLV("DRC Lower Output Threshold Volume",
  187. SSM2518_REG_DRC_5, 0, 15, 1, ssm2518_noise_gate_tlv),
  188. SOC_SINGLE_TLV("DRC Post Volume", SSM2518_REG_DRC_8,
  189. 2, 15, 1, ssm2518_post_drc_tlv),
  190. SOC_ENUM("DRC Peak Detector Attack Time",
  191. ssm2518_drc_peak_detector_attack_time_enum),
  192. SOC_ENUM("DRC Peak Detector Release Time",
  193. ssm2518_drc_peak_detector_release_time_enum),
  194. SOC_ENUM("DRC Attack Time", ssm2518_drc_attack_time_enum),
  195. SOC_ENUM("DRC Decay Time", ssm2518_drc_decay_time_enum),
  196. SOC_ENUM("DRC Hold Time", ssm2518_drc_hold_time_enum),
  197. SOC_ENUM("DRC Noise Gate Hold Time",
  198. ssm2518_drc_noise_gate_hold_time_enum),
  199. SOC_ENUM("DRC RMS Averaging Time", ssm2518_drc_rms_averaging_time_enum),
  200. };
  201. static const struct snd_soc_dapm_widget ssm2518_dapm_widgets[] = {
  202. SND_SOC_DAPM_DAC("DACL", "HiFi Playback", SSM2518_REG_POWER2, 1, 1),
  203. SND_SOC_DAPM_DAC("DACR", "HiFi Playback", SSM2518_REG_POWER2, 2, 1),
  204. SND_SOC_DAPM_OUTPUT("OUTL"),
  205. SND_SOC_DAPM_OUTPUT("OUTR"),
  206. };
  207. static const struct snd_soc_dapm_route ssm2518_routes[] = {
  208. { "OUTL", NULL, "DACL" },
  209. { "OUTR", NULL, "DACR" },
  210. };
  211. struct ssm2518_mcs_lut {
  212. unsigned int rate;
  213. const unsigned int *sysclks;
  214. };
  215. static const unsigned int ssm2518_sysclks_2048000[] = {
  216. 2048000, 4096000, 8192000, 12288000, 16384000, 24576000,
  217. 3200000, 6400000, 12800000, 0
  218. };
  219. static const unsigned int ssm2518_sysclks_2822000[] = {
  220. 2822000, 5644800, 11289600, 16934400, 22579200, 33868800,
  221. 4410000, 8820000, 17640000, 0
  222. };
  223. static const unsigned int ssm2518_sysclks_3072000[] = {
  224. 3072000, 6144000, 12288000, 16384000, 24576000, 38864000,
  225. 4800000, 9600000, 19200000, 0
  226. };
  227. static const struct ssm2518_mcs_lut ssm2518_mcs_lut[] = {
  228. { 8000, ssm2518_sysclks_2048000, },
  229. { 11025, ssm2518_sysclks_2822000, },
  230. { 12000, ssm2518_sysclks_3072000, },
  231. { 16000, ssm2518_sysclks_2048000, },
  232. { 24000, ssm2518_sysclks_3072000, },
  233. { 22050, ssm2518_sysclks_2822000, },
  234. { 32000, ssm2518_sysclks_2048000, },
  235. { 44100, ssm2518_sysclks_2822000, },
  236. { 48000, ssm2518_sysclks_3072000, },
  237. { 96000, ssm2518_sysclks_3072000, },
  238. };
  239. static const unsigned int ssm2518_rates_2048000[] = {
  240. 8000, 16000, 32000,
  241. };
  242. static const struct snd_pcm_hw_constraint_list ssm2518_constraints_2048000 = {
  243. .list = ssm2518_rates_2048000,
  244. .count = ARRAY_SIZE(ssm2518_rates_2048000),
  245. };
  246. static const unsigned int ssm2518_rates_2822000[] = {
  247. 11025, 22050, 44100,
  248. };
  249. static const struct snd_pcm_hw_constraint_list ssm2518_constraints_2822000 = {
  250. .list = ssm2518_rates_2822000,
  251. .count = ARRAY_SIZE(ssm2518_rates_2822000),
  252. };
  253. static const unsigned int ssm2518_rates_3072000[] = {
  254. 12000, 24000, 48000, 96000,
  255. };
  256. static const struct snd_pcm_hw_constraint_list ssm2518_constraints_3072000 = {
  257. .list = ssm2518_rates_3072000,
  258. .count = ARRAY_SIZE(ssm2518_rates_3072000),
  259. };
  260. static const unsigned int ssm2518_rates_12288000[] = {
  261. 8000, 12000, 16000, 24000, 32000, 48000, 96000,
  262. };
  263. static const struct snd_pcm_hw_constraint_list ssm2518_constraints_12288000 = {
  264. .list = ssm2518_rates_12288000,
  265. .count = ARRAY_SIZE(ssm2518_rates_12288000),
  266. };
  267. static int ssm2518_lookup_mcs(struct ssm2518 *ssm2518,
  268. unsigned int rate)
  269. {
  270. const unsigned int *sysclks = NULL;
  271. int i;
  272. for (i = 0; i < ARRAY_SIZE(ssm2518_mcs_lut); i++) {
  273. if (ssm2518_mcs_lut[i].rate == rate) {
  274. sysclks = ssm2518_mcs_lut[i].sysclks;
  275. break;
  276. }
  277. }
  278. if (!sysclks)
  279. return -EINVAL;
  280. for (i = 0; sysclks[i]; i++) {
  281. if (sysclks[i] == ssm2518->sysclk)
  282. return i;
  283. }
  284. return -EINVAL;
  285. }
  286. static int ssm2518_hw_params(struct snd_pcm_substream *substream,
  287. struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
  288. {
  289. struct snd_soc_codec *codec = dai->codec;
  290. struct ssm2518 *ssm2518 = snd_soc_codec_get_drvdata(codec);
  291. unsigned int rate = params_rate(params);
  292. unsigned int ctrl1, ctrl1_mask;
  293. int mcs;
  294. int ret;
  295. mcs = ssm2518_lookup_mcs(ssm2518, rate);
  296. if (mcs < 0)
  297. return mcs;
  298. ctrl1_mask = SSM2518_SAI_CTRL1_FS_MASK;
  299. if (rate >= 8000 && rate <= 12000)
  300. ctrl1 = SSM2518_SAI_CTRL1_FS_8000_12000;
  301. else if (rate >= 16000 && rate <= 24000)
  302. ctrl1 = SSM2518_SAI_CTRL1_FS_16000_24000;
  303. else if (rate >= 32000 && rate <= 48000)
  304. ctrl1 = SSM2518_SAI_CTRL1_FS_32000_48000;
  305. else if (rate >= 64000 && rate <= 96000)
  306. ctrl1 = SSM2518_SAI_CTRL1_FS_64000_96000;
  307. else
  308. return -EINVAL;
  309. if (ssm2518->right_j) {
  310. switch (params_width(params)) {
  311. case 16:
  312. ctrl1 |= SSM2518_SAI_CTRL1_FMT_RJ_16BIT;
  313. break;
  314. case 24:
  315. ctrl1 |= SSM2518_SAI_CTRL1_FMT_RJ_24BIT;
  316. break;
  317. default:
  318. return -EINVAL;
  319. }
  320. ctrl1_mask |= SSM2518_SAI_CTRL1_FMT_MASK;
  321. }
  322. /* Disable auto samplerate detection */
  323. ret = regmap_update_bits(ssm2518->regmap, SSM2518_REG_CLOCK,
  324. SSM2518_CLOCK_ASR, SSM2518_CLOCK_ASR);
  325. if (ret < 0)
  326. return ret;
  327. ret = regmap_update_bits(ssm2518->regmap, SSM2518_REG_SAI_CTRL1,
  328. ctrl1_mask, ctrl1);
  329. if (ret < 0)
  330. return ret;
  331. return regmap_update_bits(ssm2518->regmap, SSM2518_REG_POWER1,
  332. SSM2518_POWER1_MCS_MASK, mcs << 1);
  333. }
  334. static int ssm2518_mute(struct snd_soc_dai *dai, int mute)
  335. {
  336. struct ssm2518 *ssm2518 = snd_soc_codec_get_drvdata(dai->codec);
  337. unsigned int val;
  338. if (mute)
  339. val = SSM2518_MUTE_CTRL_MUTE_MASTER;
  340. else
  341. val = 0;
  342. return regmap_update_bits(ssm2518->regmap, SSM2518_REG_MUTE_CTRL,
  343. SSM2518_MUTE_CTRL_MUTE_MASTER, val);
  344. }
  345. static int ssm2518_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  346. {
  347. struct ssm2518 *ssm2518 = snd_soc_codec_get_drvdata(dai->codec);
  348. unsigned int ctrl1 = 0, ctrl2 = 0;
  349. bool invert_fclk;
  350. int ret;
  351. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  352. case SND_SOC_DAIFMT_CBS_CFS:
  353. break;
  354. default:
  355. return -EINVAL;
  356. }
  357. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  358. case SND_SOC_DAIFMT_NB_NF:
  359. invert_fclk = false;
  360. break;
  361. case SND_SOC_DAIFMT_IB_NF:
  362. ctrl2 |= SSM2518_SAI_CTRL2_BCLK_INVERT;
  363. invert_fclk = false;
  364. break;
  365. case SND_SOC_DAIFMT_NB_IF:
  366. invert_fclk = true;
  367. break;
  368. case SND_SOC_DAIFMT_IB_IF:
  369. ctrl2 |= SSM2518_SAI_CTRL2_BCLK_INVERT;
  370. invert_fclk = true;
  371. break;
  372. default:
  373. return -EINVAL;
  374. }
  375. ssm2518->right_j = false;
  376. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  377. case SND_SOC_DAIFMT_I2S:
  378. ctrl1 |= SSM2518_SAI_CTRL1_FMT_I2S;
  379. break;
  380. case SND_SOC_DAIFMT_LEFT_J:
  381. ctrl1 |= SSM2518_SAI_CTRL1_FMT_LJ;
  382. invert_fclk = !invert_fclk;
  383. break;
  384. case SND_SOC_DAIFMT_RIGHT_J:
  385. ctrl1 |= SSM2518_SAI_CTRL1_FMT_RJ_24BIT;
  386. ssm2518->right_j = true;
  387. invert_fclk = !invert_fclk;
  388. break;
  389. case SND_SOC_DAIFMT_DSP_A:
  390. ctrl2 |= SSM2518_SAI_CTRL2_LRCLK_PULSE;
  391. ctrl1 |= SSM2518_SAI_CTRL1_FMT_I2S;
  392. invert_fclk = false;
  393. break;
  394. case SND_SOC_DAIFMT_DSP_B:
  395. ctrl2 |= SSM2518_SAI_CTRL2_LRCLK_PULSE;
  396. ctrl1 |= SSM2518_SAI_CTRL1_FMT_LJ;
  397. invert_fclk = false;
  398. break;
  399. default:
  400. return -EINVAL;
  401. }
  402. if (invert_fclk)
  403. ctrl2 |= SSM2518_SAI_CTRL2_LRCLK_INVERT;
  404. ret = regmap_write(ssm2518->regmap, SSM2518_REG_SAI_CTRL1, ctrl1);
  405. if (ret)
  406. return ret;
  407. return regmap_write(ssm2518->regmap, SSM2518_REG_SAI_CTRL2, ctrl2);
  408. }
  409. static int ssm2518_set_power(struct ssm2518 *ssm2518, bool enable)
  410. {
  411. int ret = 0;
  412. if (!enable) {
  413. ret = regmap_update_bits(ssm2518->regmap, SSM2518_REG_POWER1,
  414. SSM2518_POWER1_SPWDN, SSM2518_POWER1_SPWDN);
  415. regcache_mark_dirty(ssm2518->regmap);
  416. }
  417. if (gpio_is_valid(ssm2518->enable_gpio))
  418. gpio_set_value(ssm2518->enable_gpio, enable);
  419. regcache_cache_only(ssm2518->regmap, !enable);
  420. if (enable) {
  421. ret = regmap_update_bits(ssm2518->regmap, SSM2518_REG_POWER1,
  422. SSM2518_POWER1_SPWDN | SSM2518_POWER1_RESET, 0x00);
  423. regcache_sync(ssm2518->regmap);
  424. }
  425. return ret;
  426. }
  427. static int ssm2518_set_bias_level(struct snd_soc_codec *codec,
  428. enum snd_soc_bias_level level)
  429. {
  430. struct ssm2518 *ssm2518 = snd_soc_codec_get_drvdata(codec);
  431. int ret = 0;
  432. switch (level) {
  433. case SND_SOC_BIAS_ON:
  434. break;
  435. case SND_SOC_BIAS_PREPARE:
  436. break;
  437. case SND_SOC_BIAS_STANDBY:
  438. if (snd_soc_codec_get_bias_level(codec) == SND_SOC_BIAS_OFF)
  439. ret = ssm2518_set_power(ssm2518, true);
  440. break;
  441. case SND_SOC_BIAS_OFF:
  442. ret = ssm2518_set_power(ssm2518, false);
  443. break;
  444. }
  445. return ret;
  446. }
  447. static int ssm2518_set_tdm_slot(struct snd_soc_dai *dai, unsigned int tx_mask,
  448. unsigned int rx_mask, int slots, int width)
  449. {
  450. struct ssm2518 *ssm2518 = snd_soc_codec_get_drvdata(dai->codec);
  451. unsigned int ctrl1, ctrl2;
  452. int left_slot, right_slot;
  453. int ret;
  454. if (slots == 0)
  455. return regmap_update_bits(ssm2518->regmap,
  456. SSM2518_REG_SAI_CTRL1, SSM2518_SAI_CTRL1_SAI_MASK,
  457. SSM2518_SAI_CTRL1_SAI_I2S);
  458. if (tx_mask == 0 || rx_mask != 0)
  459. return -EINVAL;
  460. if (slots == 1) {
  461. if (tx_mask != 1)
  462. return -EINVAL;
  463. left_slot = 0;
  464. right_slot = 0;
  465. } else {
  466. /* We assume the left channel < right channel */
  467. left_slot = __ffs(tx_mask);
  468. tx_mask &= ~(1 << left_slot);
  469. if (tx_mask == 0) {
  470. right_slot = left_slot;
  471. } else {
  472. right_slot = __ffs(tx_mask);
  473. tx_mask &= ~(1 << right_slot);
  474. }
  475. }
  476. if (tx_mask != 0 || left_slot >= slots || right_slot >= slots)
  477. return -EINVAL;
  478. switch (width) {
  479. case 16:
  480. ctrl2 = SSM2518_SAI_CTRL2_SLOT_WIDTH_16;
  481. break;
  482. case 24:
  483. ctrl2 = SSM2518_SAI_CTRL2_SLOT_WIDTH_24;
  484. break;
  485. case 32:
  486. ctrl2 = SSM2518_SAI_CTRL2_SLOT_WIDTH_32;
  487. break;
  488. default:
  489. return -EINVAL;
  490. }
  491. switch (slots) {
  492. case 1:
  493. ctrl1 = SSM2518_SAI_CTRL1_SAI_MONO;
  494. break;
  495. case 2:
  496. ctrl1 = SSM2518_SAI_CTRL1_SAI_TDM_2;
  497. break;
  498. case 4:
  499. ctrl1 = SSM2518_SAI_CTRL1_SAI_TDM_4;
  500. break;
  501. case 8:
  502. ctrl1 = SSM2518_SAI_CTRL1_SAI_TDM_8;
  503. break;
  504. case 16:
  505. ctrl1 = SSM2518_SAI_CTRL1_SAI_TDM_16;
  506. break;
  507. default:
  508. return -EINVAL;
  509. }
  510. ret = regmap_write(ssm2518->regmap, SSM2518_REG_CHAN_MAP,
  511. (left_slot << SSM2518_CHAN_MAP_LEFT_SLOT_OFFSET) |
  512. (right_slot << SSM2518_CHAN_MAP_RIGHT_SLOT_OFFSET));
  513. if (ret)
  514. return ret;
  515. ret = regmap_update_bits(ssm2518->regmap, SSM2518_REG_SAI_CTRL1,
  516. SSM2518_SAI_CTRL1_SAI_MASK, ctrl1);
  517. if (ret)
  518. return ret;
  519. return regmap_update_bits(ssm2518->regmap, SSM2518_REG_SAI_CTRL2,
  520. SSM2518_SAI_CTRL2_SLOT_WIDTH_MASK, ctrl2);
  521. }
  522. static int ssm2518_startup(struct snd_pcm_substream *substream,
  523. struct snd_soc_dai *dai)
  524. {
  525. struct ssm2518 *ssm2518 = snd_soc_codec_get_drvdata(dai->codec);
  526. if (ssm2518->constraints)
  527. snd_pcm_hw_constraint_list(substream->runtime, 0,
  528. SNDRV_PCM_HW_PARAM_RATE, ssm2518->constraints);
  529. return 0;
  530. }
  531. #define SSM2518_FORMATS (SNDRV_PCM_FMTBIT_S8 | SNDRV_PCM_FMTBIT_S16_LE | \
  532. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32)
  533. static const struct snd_soc_dai_ops ssm2518_dai_ops = {
  534. .startup = ssm2518_startup,
  535. .hw_params = ssm2518_hw_params,
  536. .digital_mute = ssm2518_mute,
  537. .set_fmt = ssm2518_set_dai_fmt,
  538. .set_tdm_slot = ssm2518_set_tdm_slot,
  539. };
  540. static struct snd_soc_dai_driver ssm2518_dai = {
  541. .name = "ssm2518-hifi",
  542. .playback = {
  543. .stream_name = "Playback",
  544. .channels_min = 2,
  545. .channels_max = 2,
  546. .rates = SNDRV_PCM_RATE_8000_96000,
  547. .formats = SSM2518_FORMATS,
  548. },
  549. .ops = &ssm2518_dai_ops,
  550. };
  551. static int ssm2518_set_sysclk(struct snd_soc_codec *codec, int clk_id,
  552. int source, unsigned int freq, int dir)
  553. {
  554. struct ssm2518 *ssm2518 = snd_soc_codec_get_drvdata(codec);
  555. unsigned int val;
  556. if (clk_id != SSM2518_SYSCLK)
  557. return -EINVAL;
  558. switch (source) {
  559. case SSM2518_SYSCLK_SRC_MCLK:
  560. val = 0;
  561. break;
  562. case SSM2518_SYSCLK_SRC_BCLK:
  563. /* In this case the bitclock is used as the system clock, and
  564. * the bitclock signal needs to be connected to the MCLK pin and
  565. * the BCLK pin is left unconnected */
  566. val = SSM2518_POWER1_NO_BCLK;
  567. break;
  568. default:
  569. return -EINVAL;
  570. }
  571. switch (freq) {
  572. case 0:
  573. ssm2518->constraints = NULL;
  574. break;
  575. case 2048000:
  576. case 4096000:
  577. case 8192000:
  578. case 3200000:
  579. case 6400000:
  580. case 12800000:
  581. ssm2518->constraints = &ssm2518_constraints_2048000;
  582. break;
  583. case 2822000:
  584. case 5644800:
  585. case 11289600:
  586. case 16934400:
  587. case 22579200:
  588. case 33868800:
  589. case 4410000:
  590. case 8820000:
  591. case 17640000:
  592. ssm2518->constraints = &ssm2518_constraints_2822000;
  593. break;
  594. case 3072000:
  595. case 6144000:
  596. case 38864000:
  597. case 4800000:
  598. case 9600000:
  599. case 19200000:
  600. ssm2518->constraints = &ssm2518_constraints_3072000;
  601. break;
  602. case 12288000:
  603. case 16384000:
  604. case 24576000:
  605. ssm2518->constraints = &ssm2518_constraints_12288000;
  606. break;
  607. default:
  608. return -EINVAL;
  609. }
  610. ssm2518->sysclk = freq;
  611. return regmap_update_bits(ssm2518->regmap, SSM2518_REG_POWER1,
  612. SSM2518_POWER1_NO_BCLK, val);
  613. }
  614. static struct snd_soc_codec_driver ssm2518_codec_driver = {
  615. .set_bias_level = ssm2518_set_bias_level,
  616. .set_sysclk = ssm2518_set_sysclk,
  617. .idle_bias_off = true,
  618. .component_driver = {
  619. .controls = ssm2518_snd_controls,
  620. .num_controls = ARRAY_SIZE(ssm2518_snd_controls),
  621. .dapm_widgets = ssm2518_dapm_widgets,
  622. .num_dapm_widgets = ARRAY_SIZE(ssm2518_dapm_widgets),
  623. .dapm_routes = ssm2518_routes,
  624. .num_dapm_routes = ARRAY_SIZE(ssm2518_routes),
  625. },
  626. };
  627. static const struct regmap_config ssm2518_regmap_config = {
  628. .val_bits = 8,
  629. .reg_bits = 8,
  630. .max_register = SSM2518_REG_DRC_9,
  631. .cache_type = REGCACHE_RBTREE,
  632. .reg_defaults = ssm2518_reg_defaults,
  633. .num_reg_defaults = ARRAY_SIZE(ssm2518_reg_defaults),
  634. };
  635. static int ssm2518_i2c_probe(struct i2c_client *i2c,
  636. const struct i2c_device_id *id)
  637. {
  638. struct ssm2518_platform_data *pdata = i2c->dev.platform_data;
  639. struct ssm2518 *ssm2518;
  640. int ret;
  641. ssm2518 = devm_kzalloc(&i2c->dev, sizeof(*ssm2518), GFP_KERNEL);
  642. if (ssm2518 == NULL)
  643. return -ENOMEM;
  644. if (pdata) {
  645. ssm2518->enable_gpio = pdata->enable_gpio;
  646. } else if (i2c->dev.of_node) {
  647. ssm2518->enable_gpio = of_get_gpio(i2c->dev.of_node, 0);
  648. if (ssm2518->enable_gpio < 0 && ssm2518->enable_gpio != -ENOENT)
  649. return ssm2518->enable_gpio;
  650. } else {
  651. ssm2518->enable_gpio = -1;
  652. }
  653. if (gpio_is_valid(ssm2518->enable_gpio)) {
  654. ret = devm_gpio_request_one(&i2c->dev, ssm2518->enable_gpio,
  655. GPIOF_OUT_INIT_HIGH, "SSM2518 nSD");
  656. if (ret)
  657. return ret;
  658. }
  659. i2c_set_clientdata(i2c, ssm2518);
  660. ssm2518->regmap = devm_regmap_init_i2c(i2c, &ssm2518_regmap_config);
  661. if (IS_ERR(ssm2518->regmap))
  662. return PTR_ERR(ssm2518->regmap);
  663. /*
  664. * The reset bit is obviously volatile, but we need to be able to cache
  665. * the other bits in the register, so we can't just mark the whole
  666. * register as volatile. Since this is the only place where we'll ever
  667. * touch the reset bit just bypass the cache for this operation.
  668. */
  669. regcache_cache_bypass(ssm2518->regmap, true);
  670. ret = regmap_write(ssm2518->regmap, SSM2518_REG_POWER1,
  671. SSM2518_POWER1_RESET);
  672. regcache_cache_bypass(ssm2518->regmap, false);
  673. if (ret)
  674. return ret;
  675. ret = regmap_update_bits(ssm2518->regmap, SSM2518_REG_POWER2,
  676. SSM2518_POWER2_APWDN, 0x00);
  677. if (ret)
  678. return ret;
  679. ret = ssm2518_set_power(ssm2518, false);
  680. if (ret)
  681. return ret;
  682. return snd_soc_register_codec(&i2c->dev, &ssm2518_codec_driver,
  683. &ssm2518_dai, 1);
  684. }
  685. static int ssm2518_i2c_remove(struct i2c_client *client)
  686. {
  687. snd_soc_unregister_codec(&client->dev);
  688. return 0;
  689. }
  690. #ifdef CONFIG_OF
  691. static const struct of_device_id ssm2518_dt_ids[] = {
  692. { .compatible = "adi,ssm2518", },
  693. { }
  694. };
  695. MODULE_DEVICE_TABLE(of, ssm2518_dt_ids);
  696. #endif
  697. static const struct i2c_device_id ssm2518_i2c_ids[] = {
  698. { "ssm2518", 0 },
  699. { }
  700. };
  701. MODULE_DEVICE_TABLE(i2c, ssm2518_i2c_ids);
  702. static struct i2c_driver ssm2518_driver = {
  703. .driver = {
  704. .name = "ssm2518",
  705. .of_match_table = of_match_ptr(ssm2518_dt_ids),
  706. },
  707. .probe = ssm2518_i2c_probe,
  708. .remove = ssm2518_i2c_remove,
  709. .id_table = ssm2518_i2c_ids,
  710. };
  711. module_i2c_driver(ssm2518_driver);
  712. MODULE_DESCRIPTION("ASoC SSM2518 driver");
  713. MODULE_AUTHOR("Lars-Peter Clausen <lars@metafoo.de>");
  714. MODULE_LICENSE("GPL");