max98090.c 83 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696
  1. /*
  2. * max98090.c -- MAX98090 ALSA SoC Audio driver
  3. *
  4. * Copyright 2011-2012 Maxim Integrated Products
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/delay.h>
  11. #include <linux/i2c.h>
  12. #include <linux/module.h>
  13. #include <linux/of.h>
  14. #include <linux/pm.h>
  15. #include <linux/pm_runtime.h>
  16. #include <linux/regmap.h>
  17. #include <linux/slab.h>
  18. #include <linux/acpi.h>
  19. #include <linux/clk.h>
  20. #include <sound/jack.h>
  21. #include <sound/pcm.h>
  22. #include <sound/pcm_params.h>
  23. #include <sound/soc.h>
  24. #include <sound/tlv.h>
  25. #include <sound/max98090.h>
  26. #include "max98090.h"
  27. /* Allows for sparsely populated register maps */
  28. static const struct reg_default max98090_reg[] = {
  29. { 0x00, 0x00 }, /* 00 Software Reset */
  30. { 0x03, 0x04 }, /* 03 Interrupt Masks */
  31. { 0x04, 0x00 }, /* 04 System Clock Quick */
  32. { 0x05, 0x00 }, /* 05 Sample Rate Quick */
  33. { 0x06, 0x00 }, /* 06 DAI Interface Quick */
  34. { 0x07, 0x00 }, /* 07 DAC Path Quick */
  35. { 0x08, 0x00 }, /* 08 Mic/Direct to ADC Quick */
  36. { 0x09, 0x00 }, /* 09 Line to ADC Quick */
  37. { 0x0A, 0x00 }, /* 0A Analog Mic Loop Quick */
  38. { 0x0B, 0x00 }, /* 0B Analog Line Loop Quick */
  39. { 0x0C, 0x00 }, /* 0C Reserved */
  40. { 0x0D, 0x00 }, /* 0D Input Config */
  41. { 0x0E, 0x1B }, /* 0E Line Input Level */
  42. { 0x0F, 0x00 }, /* 0F Line Config */
  43. { 0x10, 0x14 }, /* 10 Mic1 Input Level */
  44. { 0x11, 0x14 }, /* 11 Mic2 Input Level */
  45. { 0x12, 0x00 }, /* 12 Mic Bias Voltage */
  46. { 0x13, 0x00 }, /* 13 Digital Mic Config */
  47. { 0x14, 0x00 }, /* 14 Digital Mic Mode */
  48. { 0x15, 0x00 }, /* 15 Left ADC Mixer */
  49. { 0x16, 0x00 }, /* 16 Right ADC Mixer */
  50. { 0x17, 0x03 }, /* 17 Left ADC Level */
  51. { 0x18, 0x03 }, /* 18 Right ADC Level */
  52. { 0x19, 0x00 }, /* 19 ADC Biquad Level */
  53. { 0x1A, 0x00 }, /* 1A ADC Sidetone */
  54. { 0x1B, 0x00 }, /* 1B System Clock */
  55. { 0x1C, 0x00 }, /* 1C Clock Mode */
  56. { 0x1D, 0x00 }, /* 1D Any Clock 1 */
  57. { 0x1E, 0x00 }, /* 1E Any Clock 2 */
  58. { 0x1F, 0x00 }, /* 1F Any Clock 3 */
  59. { 0x20, 0x00 }, /* 20 Any Clock 4 */
  60. { 0x21, 0x00 }, /* 21 Master Mode */
  61. { 0x22, 0x00 }, /* 22 Interface Format */
  62. { 0x23, 0x00 }, /* 23 TDM Format 1*/
  63. { 0x24, 0x00 }, /* 24 TDM Format 2*/
  64. { 0x25, 0x00 }, /* 25 I/O Configuration */
  65. { 0x26, 0x80 }, /* 26 Filter Config */
  66. { 0x27, 0x00 }, /* 27 DAI Playback Level */
  67. { 0x28, 0x00 }, /* 28 EQ Playback Level */
  68. { 0x29, 0x00 }, /* 29 Left HP Mixer */
  69. { 0x2A, 0x00 }, /* 2A Right HP Mixer */
  70. { 0x2B, 0x00 }, /* 2B HP Control */
  71. { 0x2C, 0x1A }, /* 2C Left HP Volume */
  72. { 0x2D, 0x1A }, /* 2D Right HP Volume */
  73. { 0x2E, 0x00 }, /* 2E Left Spk Mixer */
  74. { 0x2F, 0x00 }, /* 2F Right Spk Mixer */
  75. { 0x30, 0x00 }, /* 30 Spk Control */
  76. { 0x31, 0x2C }, /* 31 Left Spk Volume */
  77. { 0x32, 0x2C }, /* 32 Right Spk Volume */
  78. { 0x33, 0x00 }, /* 33 ALC Timing */
  79. { 0x34, 0x00 }, /* 34 ALC Compressor */
  80. { 0x35, 0x00 }, /* 35 ALC Expander */
  81. { 0x36, 0x00 }, /* 36 ALC Gain */
  82. { 0x37, 0x00 }, /* 37 Rcv/Line OutL Mixer */
  83. { 0x38, 0x00 }, /* 38 Rcv/Line OutL Control */
  84. { 0x39, 0x15 }, /* 39 Rcv/Line OutL Volume */
  85. { 0x3A, 0x00 }, /* 3A Line OutR Mixer */
  86. { 0x3B, 0x00 }, /* 3B Line OutR Control */
  87. { 0x3C, 0x15 }, /* 3C Line OutR Volume */
  88. { 0x3D, 0x00 }, /* 3D Jack Detect */
  89. { 0x3E, 0x00 }, /* 3E Input Enable */
  90. { 0x3F, 0x00 }, /* 3F Output Enable */
  91. { 0x40, 0x00 }, /* 40 Level Control */
  92. { 0x41, 0x00 }, /* 41 DSP Filter Enable */
  93. { 0x42, 0x00 }, /* 42 Bias Control */
  94. { 0x43, 0x00 }, /* 43 DAC Control */
  95. { 0x44, 0x06 }, /* 44 ADC Control */
  96. { 0x45, 0x00 }, /* 45 Device Shutdown */
  97. { 0x46, 0x00 }, /* 46 Equalizer Band 1 Coefficient B0 */
  98. { 0x47, 0x00 }, /* 47 Equalizer Band 1 Coefficient B0 */
  99. { 0x48, 0x00 }, /* 48 Equalizer Band 1 Coefficient B0 */
  100. { 0x49, 0x00 }, /* 49 Equalizer Band 1 Coefficient B1 */
  101. { 0x4A, 0x00 }, /* 4A Equalizer Band 1 Coefficient B1 */
  102. { 0x4B, 0x00 }, /* 4B Equalizer Band 1 Coefficient B1 */
  103. { 0x4C, 0x00 }, /* 4C Equalizer Band 1 Coefficient B2 */
  104. { 0x4D, 0x00 }, /* 4D Equalizer Band 1 Coefficient B2 */
  105. { 0x4E, 0x00 }, /* 4E Equalizer Band 1 Coefficient B2 */
  106. { 0x4F, 0x00 }, /* 4F Equalizer Band 1 Coefficient A1 */
  107. { 0x50, 0x00 }, /* 50 Equalizer Band 1 Coefficient A1 */
  108. { 0x51, 0x00 }, /* 51 Equalizer Band 1 Coefficient A1 */
  109. { 0x52, 0x00 }, /* 52 Equalizer Band 1 Coefficient A2 */
  110. { 0x53, 0x00 }, /* 53 Equalizer Band 1 Coefficient A2 */
  111. { 0x54, 0x00 }, /* 54 Equalizer Band 1 Coefficient A2 */
  112. { 0x55, 0x00 }, /* 55 Equalizer Band 2 Coefficient B0 */
  113. { 0x56, 0x00 }, /* 56 Equalizer Band 2 Coefficient B0 */
  114. { 0x57, 0x00 }, /* 57 Equalizer Band 2 Coefficient B0 */
  115. { 0x58, 0x00 }, /* 58 Equalizer Band 2 Coefficient B1 */
  116. { 0x59, 0x00 }, /* 59 Equalizer Band 2 Coefficient B1 */
  117. { 0x5A, 0x00 }, /* 5A Equalizer Band 2 Coefficient B1 */
  118. { 0x5B, 0x00 }, /* 5B Equalizer Band 2 Coefficient B2 */
  119. { 0x5C, 0x00 }, /* 5C Equalizer Band 2 Coefficient B2 */
  120. { 0x5D, 0x00 }, /* 5D Equalizer Band 2 Coefficient B2 */
  121. { 0x5E, 0x00 }, /* 5E Equalizer Band 2 Coefficient A1 */
  122. { 0x5F, 0x00 }, /* 5F Equalizer Band 2 Coefficient A1 */
  123. { 0x60, 0x00 }, /* 60 Equalizer Band 2 Coefficient A1 */
  124. { 0x61, 0x00 }, /* 61 Equalizer Band 2 Coefficient A2 */
  125. { 0x62, 0x00 }, /* 62 Equalizer Band 2 Coefficient A2 */
  126. { 0x63, 0x00 }, /* 63 Equalizer Band 2 Coefficient A2 */
  127. { 0x64, 0x00 }, /* 64 Equalizer Band 3 Coefficient B0 */
  128. { 0x65, 0x00 }, /* 65 Equalizer Band 3 Coefficient B0 */
  129. { 0x66, 0x00 }, /* 66 Equalizer Band 3 Coefficient B0 */
  130. { 0x67, 0x00 }, /* 67 Equalizer Band 3 Coefficient B1 */
  131. { 0x68, 0x00 }, /* 68 Equalizer Band 3 Coefficient B1 */
  132. { 0x69, 0x00 }, /* 69 Equalizer Band 3 Coefficient B1 */
  133. { 0x6A, 0x00 }, /* 6A Equalizer Band 3 Coefficient B2 */
  134. { 0x6B, 0x00 }, /* 6B Equalizer Band 3 Coefficient B2 */
  135. { 0x6C, 0x00 }, /* 6C Equalizer Band 3 Coefficient B2 */
  136. { 0x6D, 0x00 }, /* 6D Equalizer Band 3 Coefficient A1 */
  137. { 0x6E, 0x00 }, /* 6E Equalizer Band 3 Coefficient A1 */
  138. { 0x6F, 0x00 }, /* 6F Equalizer Band 3 Coefficient A1 */
  139. { 0x70, 0x00 }, /* 70 Equalizer Band 3 Coefficient A2 */
  140. { 0x71, 0x00 }, /* 71 Equalizer Band 3 Coefficient A2 */
  141. { 0x72, 0x00 }, /* 72 Equalizer Band 3 Coefficient A2 */
  142. { 0x73, 0x00 }, /* 73 Equalizer Band 4 Coefficient B0 */
  143. { 0x74, 0x00 }, /* 74 Equalizer Band 4 Coefficient B0 */
  144. { 0x75, 0x00 }, /* 75 Equalizer Band 4 Coefficient B0 */
  145. { 0x76, 0x00 }, /* 76 Equalizer Band 4 Coefficient B1 */
  146. { 0x77, 0x00 }, /* 77 Equalizer Band 4 Coefficient B1 */
  147. { 0x78, 0x00 }, /* 78 Equalizer Band 4 Coefficient B1 */
  148. { 0x79, 0x00 }, /* 79 Equalizer Band 4 Coefficient B2 */
  149. { 0x7A, 0x00 }, /* 7A Equalizer Band 4 Coefficient B2 */
  150. { 0x7B, 0x00 }, /* 7B Equalizer Band 4 Coefficient B2 */
  151. { 0x7C, 0x00 }, /* 7C Equalizer Band 4 Coefficient A1 */
  152. { 0x7D, 0x00 }, /* 7D Equalizer Band 4 Coefficient A1 */
  153. { 0x7E, 0x00 }, /* 7E Equalizer Band 4 Coefficient A1 */
  154. { 0x7F, 0x00 }, /* 7F Equalizer Band 4 Coefficient A2 */
  155. { 0x80, 0x00 }, /* 80 Equalizer Band 4 Coefficient A2 */
  156. { 0x81, 0x00 }, /* 81 Equalizer Band 4 Coefficient A2 */
  157. { 0x82, 0x00 }, /* 82 Equalizer Band 5 Coefficient B0 */
  158. { 0x83, 0x00 }, /* 83 Equalizer Band 5 Coefficient B0 */
  159. { 0x84, 0x00 }, /* 84 Equalizer Band 5 Coefficient B0 */
  160. { 0x85, 0x00 }, /* 85 Equalizer Band 5 Coefficient B1 */
  161. { 0x86, 0x00 }, /* 86 Equalizer Band 5 Coefficient B1 */
  162. { 0x87, 0x00 }, /* 87 Equalizer Band 5 Coefficient B1 */
  163. { 0x88, 0x00 }, /* 88 Equalizer Band 5 Coefficient B2 */
  164. { 0x89, 0x00 }, /* 89 Equalizer Band 5 Coefficient B2 */
  165. { 0x8A, 0x00 }, /* 8A Equalizer Band 5 Coefficient B2 */
  166. { 0x8B, 0x00 }, /* 8B Equalizer Band 5 Coefficient A1 */
  167. { 0x8C, 0x00 }, /* 8C Equalizer Band 5 Coefficient A1 */
  168. { 0x8D, 0x00 }, /* 8D Equalizer Band 5 Coefficient A1 */
  169. { 0x8E, 0x00 }, /* 8E Equalizer Band 5 Coefficient A2 */
  170. { 0x8F, 0x00 }, /* 8F Equalizer Band 5 Coefficient A2 */
  171. { 0x90, 0x00 }, /* 90 Equalizer Band 5 Coefficient A2 */
  172. { 0x91, 0x00 }, /* 91 Equalizer Band 6 Coefficient B0 */
  173. { 0x92, 0x00 }, /* 92 Equalizer Band 6 Coefficient B0 */
  174. { 0x93, 0x00 }, /* 93 Equalizer Band 6 Coefficient B0 */
  175. { 0x94, 0x00 }, /* 94 Equalizer Band 6 Coefficient B1 */
  176. { 0x95, 0x00 }, /* 95 Equalizer Band 6 Coefficient B1 */
  177. { 0x96, 0x00 }, /* 96 Equalizer Band 6 Coefficient B1 */
  178. { 0x97, 0x00 }, /* 97 Equalizer Band 6 Coefficient B2 */
  179. { 0x98, 0x00 }, /* 98 Equalizer Band 6 Coefficient B2 */
  180. { 0x99, 0x00 }, /* 99 Equalizer Band 6 Coefficient B2 */
  181. { 0x9A, 0x00 }, /* 9A Equalizer Band 6 Coefficient A1 */
  182. { 0x9B, 0x00 }, /* 9B Equalizer Band 6 Coefficient A1 */
  183. { 0x9C, 0x00 }, /* 9C Equalizer Band 6 Coefficient A1 */
  184. { 0x9D, 0x00 }, /* 9D Equalizer Band 6 Coefficient A2 */
  185. { 0x9E, 0x00 }, /* 9E Equalizer Band 6 Coefficient A2 */
  186. { 0x9F, 0x00 }, /* 9F Equalizer Band 6 Coefficient A2 */
  187. { 0xA0, 0x00 }, /* A0 Equalizer Band 7 Coefficient B0 */
  188. { 0xA1, 0x00 }, /* A1 Equalizer Band 7 Coefficient B0 */
  189. { 0xA2, 0x00 }, /* A2 Equalizer Band 7 Coefficient B0 */
  190. { 0xA3, 0x00 }, /* A3 Equalizer Band 7 Coefficient B1 */
  191. { 0xA4, 0x00 }, /* A4 Equalizer Band 7 Coefficient B1 */
  192. { 0xA5, 0x00 }, /* A5 Equalizer Band 7 Coefficient B1 */
  193. { 0xA6, 0x00 }, /* A6 Equalizer Band 7 Coefficient B2 */
  194. { 0xA7, 0x00 }, /* A7 Equalizer Band 7 Coefficient B2 */
  195. { 0xA8, 0x00 }, /* A8 Equalizer Band 7 Coefficient B2 */
  196. { 0xA9, 0x00 }, /* A9 Equalizer Band 7 Coefficient A1 */
  197. { 0xAA, 0x00 }, /* AA Equalizer Band 7 Coefficient A1 */
  198. { 0xAB, 0x00 }, /* AB Equalizer Band 7 Coefficient A1 */
  199. { 0xAC, 0x00 }, /* AC Equalizer Band 7 Coefficient A2 */
  200. { 0xAD, 0x00 }, /* AD Equalizer Band 7 Coefficient A2 */
  201. { 0xAE, 0x00 }, /* AE Equalizer Band 7 Coefficient A2 */
  202. { 0xAF, 0x00 }, /* AF ADC Biquad Coefficient B0 */
  203. { 0xB0, 0x00 }, /* B0 ADC Biquad Coefficient B0 */
  204. { 0xB1, 0x00 }, /* B1 ADC Biquad Coefficient B0 */
  205. { 0xB2, 0x00 }, /* B2 ADC Biquad Coefficient B1 */
  206. { 0xB3, 0x00 }, /* B3 ADC Biquad Coefficient B1 */
  207. { 0xB4, 0x00 }, /* B4 ADC Biquad Coefficient B1 */
  208. { 0xB5, 0x00 }, /* B5 ADC Biquad Coefficient B2 */
  209. { 0xB6, 0x00 }, /* B6 ADC Biquad Coefficient B2 */
  210. { 0xB7, 0x00 }, /* B7 ADC Biquad Coefficient B2 */
  211. { 0xB8, 0x00 }, /* B8 ADC Biquad Coefficient A1 */
  212. { 0xB9, 0x00 }, /* B9 ADC Biquad Coefficient A1 */
  213. { 0xBA, 0x00 }, /* BA ADC Biquad Coefficient A1 */
  214. { 0xBB, 0x00 }, /* BB ADC Biquad Coefficient A2 */
  215. { 0xBC, 0x00 }, /* BC ADC Biquad Coefficient A2 */
  216. { 0xBD, 0x00 }, /* BD ADC Biquad Coefficient A2 */
  217. { 0xBE, 0x00 }, /* BE Digital Mic 3 Volume */
  218. { 0xBF, 0x00 }, /* BF Digital Mic 4 Volume */
  219. { 0xC0, 0x00 }, /* C0 Digital Mic 34 Biquad Pre Atten */
  220. { 0xC1, 0x00 }, /* C1 Record TDM Slot */
  221. { 0xC2, 0x00 }, /* C2 Sample Rate */
  222. { 0xC3, 0x00 }, /* C3 Digital Mic 34 Biquad Coefficient C3 */
  223. { 0xC4, 0x00 }, /* C4 Digital Mic 34 Biquad Coefficient C4 */
  224. { 0xC5, 0x00 }, /* C5 Digital Mic 34 Biquad Coefficient C5 */
  225. { 0xC6, 0x00 }, /* C6 Digital Mic 34 Biquad Coefficient C6 */
  226. { 0xC7, 0x00 }, /* C7 Digital Mic 34 Biquad Coefficient C7 */
  227. { 0xC8, 0x00 }, /* C8 Digital Mic 34 Biquad Coefficient C8 */
  228. { 0xC9, 0x00 }, /* C9 Digital Mic 34 Biquad Coefficient C9 */
  229. { 0xCA, 0x00 }, /* CA Digital Mic 34 Biquad Coefficient CA */
  230. { 0xCB, 0x00 }, /* CB Digital Mic 34 Biquad Coefficient CB */
  231. { 0xCC, 0x00 }, /* CC Digital Mic 34 Biquad Coefficient CC */
  232. { 0xCD, 0x00 }, /* CD Digital Mic 34 Biquad Coefficient CD */
  233. { 0xCE, 0x00 }, /* CE Digital Mic 34 Biquad Coefficient CE */
  234. { 0xCF, 0x00 }, /* CF Digital Mic 34 Biquad Coefficient CF */
  235. { 0xD0, 0x00 }, /* D0 Digital Mic 34 Biquad Coefficient D0 */
  236. { 0xD1, 0x00 }, /* D1 Digital Mic 34 Biquad Coefficient D1 */
  237. };
  238. static bool max98090_volatile_register(struct device *dev, unsigned int reg)
  239. {
  240. switch (reg) {
  241. case M98090_REG_SOFTWARE_RESET:
  242. case M98090_REG_DEVICE_STATUS:
  243. case M98090_REG_JACK_STATUS:
  244. case M98090_REG_REVISION_ID:
  245. return true;
  246. default:
  247. return false;
  248. }
  249. }
  250. static bool max98090_readable_register(struct device *dev, unsigned int reg)
  251. {
  252. switch (reg) {
  253. case M98090_REG_DEVICE_STATUS ... M98090_REG_INTERRUPT_S:
  254. case M98090_REG_LINE_INPUT_CONFIG ... 0xD1:
  255. case M98090_REG_REVISION_ID:
  256. return true;
  257. default:
  258. return false;
  259. }
  260. }
  261. static int max98090_reset(struct max98090_priv *max98090)
  262. {
  263. int ret;
  264. /* Reset the codec by writing to this write-only reset register */
  265. ret = regmap_write(max98090->regmap, M98090_REG_SOFTWARE_RESET,
  266. M98090_SWRESET_MASK);
  267. if (ret < 0) {
  268. dev_err(max98090->codec->dev,
  269. "Failed to reset codec: %d\n", ret);
  270. return ret;
  271. }
  272. msleep(20);
  273. return ret;
  274. }
  275. static const DECLARE_TLV_DB_RANGE(max98090_micboost_tlv,
  276. 0, 1, TLV_DB_SCALE_ITEM(0, 2000, 0),
  277. 2, 2, TLV_DB_SCALE_ITEM(3000, 0, 0)
  278. );
  279. static const DECLARE_TLV_DB_SCALE(max98090_mic_tlv, 0, 100, 0);
  280. static const DECLARE_TLV_DB_SCALE(max98090_line_single_ended_tlv,
  281. -600, 600, 0);
  282. static const DECLARE_TLV_DB_RANGE(max98090_line_tlv,
  283. 0, 3, TLV_DB_SCALE_ITEM(-600, 300, 0),
  284. 4, 5, TLV_DB_SCALE_ITEM(1400, 600, 0)
  285. );
  286. static const DECLARE_TLV_DB_SCALE(max98090_avg_tlv, 0, 600, 0);
  287. static const DECLARE_TLV_DB_SCALE(max98090_av_tlv, -1200, 100, 0);
  288. static const DECLARE_TLV_DB_SCALE(max98090_dvg_tlv, 0, 600, 0);
  289. static const DECLARE_TLV_DB_SCALE(max98090_dv_tlv, -1500, 100, 0);
  290. static const DECLARE_TLV_DB_SCALE(max98090_sidetone_tlv, -6050, 200, 0);
  291. static const DECLARE_TLV_DB_SCALE(max98090_alc_tlv, -1500, 100, 0);
  292. static const DECLARE_TLV_DB_SCALE(max98090_alcmakeup_tlv, 0, 100, 0);
  293. static const DECLARE_TLV_DB_SCALE(max98090_alccomp_tlv, -3100, 100, 0);
  294. static const DECLARE_TLV_DB_SCALE(max98090_drcexp_tlv, -6600, 100, 0);
  295. static const DECLARE_TLV_DB_SCALE(max98090_sdg_tlv, 50, 200, 0);
  296. static const DECLARE_TLV_DB_RANGE(max98090_mixout_tlv,
  297. 0, 1, TLV_DB_SCALE_ITEM(-1200, 250, 0),
  298. 2, 3, TLV_DB_SCALE_ITEM(-600, 600, 0)
  299. );
  300. static const DECLARE_TLV_DB_RANGE(max98090_hp_tlv,
  301. 0, 6, TLV_DB_SCALE_ITEM(-6700, 400, 0),
  302. 7, 14, TLV_DB_SCALE_ITEM(-4000, 300, 0),
  303. 15, 21, TLV_DB_SCALE_ITEM(-1700, 200, 0),
  304. 22, 27, TLV_DB_SCALE_ITEM(-400, 100, 0),
  305. 28, 31, TLV_DB_SCALE_ITEM(150, 50, 0)
  306. );
  307. static const DECLARE_TLV_DB_RANGE(max98090_spk_tlv,
  308. 0, 4, TLV_DB_SCALE_ITEM(-4800, 400, 0),
  309. 5, 10, TLV_DB_SCALE_ITEM(-2900, 300, 0),
  310. 11, 14, TLV_DB_SCALE_ITEM(-1200, 200, 0),
  311. 15, 29, TLV_DB_SCALE_ITEM(-500, 100, 0),
  312. 30, 39, TLV_DB_SCALE_ITEM(950, 50, 0)
  313. );
  314. static const DECLARE_TLV_DB_RANGE(max98090_rcv_lout_tlv,
  315. 0, 6, TLV_DB_SCALE_ITEM(-6200, 400, 0),
  316. 7, 14, TLV_DB_SCALE_ITEM(-3500, 300, 0),
  317. 15, 21, TLV_DB_SCALE_ITEM(-1200, 200, 0),
  318. 22, 27, TLV_DB_SCALE_ITEM(100, 100, 0),
  319. 28, 31, TLV_DB_SCALE_ITEM(650, 50, 0)
  320. );
  321. static int max98090_get_enab_tlv(struct snd_kcontrol *kcontrol,
  322. struct snd_ctl_elem_value *ucontrol)
  323. {
  324. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  325. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  326. struct soc_mixer_control *mc =
  327. (struct soc_mixer_control *)kcontrol->private_value;
  328. unsigned int mask = (1 << fls(mc->max)) - 1;
  329. unsigned int val = snd_soc_read(codec, mc->reg);
  330. unsigned int *select;
  331. switch (mc->reg) {
  332. case M98090_REG_MIC1_INPUT_LEVEL:
  333. select = &(max98090->pa1en);
  334. break;
  335. case M98090_REG_MIC2_INPUT_LEVEL:
  336. select = &(max98090->pa2en);
  337. break;
  338. case M98090_REG_ADC_SIDETONE:
  339. select = &(max98090->sidetone);
  340. break;
  341. default:
  342. return -EINVAL;
  343. }
  344. val = (val >> mc->shift) & mask;
  345. if (val >= 1) {
  346. /* If on, return the volume */
  347. val = val - 1;
  348. *select = val;
  349. } else {
  350. /* If off, return last stored value */
  351. val = *select;
  352. }
  353. ucontrol->value.integer.value[0] = val;
  354. return 0;
  355. }
  356. static int max98090_put_enab_tlv(struct snd_kcontrol *kcontrol,
  357. struct snd_ctl_elem_value *ucontrol)
  358. {
  359. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  360. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  361. struct soc_mixer_control *mc =
  362. (struct soc_mixer_control *)kcontrol->private_value;
  363. unsigned int mask = (1 << fls(mc->max)) - 1;
  364. unsigned int sel = ucontrol->value.integer.value[0];
  365. unsigned int val = snd_soc_read(codec, mc->reg);
  366. unsigned int *select;
  367. switch (mc->reg) {
  368. case M98090_REG_MIC1_INPUT_LEVEL:
  369. select = &(max98090->pa1en);
  370. break;
  371. case M98090_REG_MIC2_INPUT_LEVEL:
  372. select = &(max98090->pa2en);
  373. break;
  374. case M98090_REG_ADC_SIDETONE:
  375. select = &(max98090->sidetone);
  376. break;
  377. default:
  378. return -EINVAL;
  379. }
  380. val = (val >> mc->shift) & mask;
  381. *select = sel;
  382. /* Setting a volume is only valid if it is already On */
  383. if (val >= 1) {
  384. sel = sel + 1;
  385. } else {
  386. /* Write what was already there */
  387. sel = val;
  388. }
  389. snd_soc_update_bits(codec, mc->reg,
  390. mask << mc->shift,
  391. sel << mc->shift);
  392. return 0;
  393. }
  394. static const char *max98090_perf_pwr_text[] =
  395. { "High Performance", "Low Power" };
  396. static const char *max98090_pwr_perf_text[] =
  397. { "Low Power", "High Performance" };
  398. static SOC_ENUM_SINGLE_DECL(max98090_vcmbandgap_enum,
  399. M98090_REG_BIAS_CONTROL,
  400. M98090_VCM_MODE_SHIFT,
  401. max98090_pwr_perf_text);
  402. static const char *max98090_osr128_text[] = { "64*fs", "128*fs" };
  403. static SOC_ENUM_SINGLE_DECL(max98090_osr128_enum,
  404. M98090_REG_ADC_CONTROL,
  405. M98090_OSR128_SHIFT,
  406. max98090_osr128_text);
  407. static const char *max98090_mode_text[] = { "Voice", "Music" };
  408. static SOC_ENUM_SINGLE_DECL(max98090_mode_enum,
  409. M98090_REG_FILTER_CONFIG,
  410. M98090_MODE_SHIFT,
  411. max98090_mode_text);
  412. static SOC_ENUM_SINGLE_DECL(max98090_filter_dmic34mode_enum,
  413. M98090_REG_FILTER_CONFIG,
  414. M98090_FLT_DMIC34MODE_SHIFT,
  415. max98090_mode_text);
  416. static const char *max98090_drcatk_text[] =
  417. { "0.5ms", "1ms", "5ms", "10ms", "25ms", "50ms", "100ms", "200ms" };
  418. static SOC_ENUM_SINGLE_DECL(max98090_drcatk_enum,
  419. M98090_REG_DRC_TIMING,
  420. M98090_DRCATK_SHIFT,
  421. max98090_drcatk_text);
  422. static const char *max98090_drcrls_text[] =
  423. { "8s", "4s", "2s", "1s", "0.5s", "0.25s", "0.125s", "0.0625s" };
  424. static SOC_ENUM_SINGLE_DECL(max98090_drcrls_enum,
  425. M98090_REG_DRC_TIMING,
  426. M98090_DRCRLS_SHIFT,
  427. max98090_drcrls_text);
  428. static const char *max98090_alccmp_text[] =
  429. { "1:1", "1:1.5", "1:2", "1:4", "1:INF" };
  430. static SOC_ENUM_SINGLE_DECL(max98090_alccmp_enum,
  431. M98090_REG_DRC_COMPRESSOR,
  432. M98090_DRCCMP_SHIFT,
  433. max98090_alccmp_text);
  434. static const char *max98090_drcexp_text[] = { "1:1", "2:1", "3:1" };
  435. static SOC_ENUM_SINGLE_DECL(max98090_drcexp_enum,
  436. M98090_REG_DRC_EXPANDER,
  437. M98090_DRCEXP_SHIFT,
  438. max98090_drcexp_text);
  439. static SOC_ENUM_SINGLE_DECL(max98090_dac_perfmode_enum,
  440. M98090_REG_DAC_CONTROL,
  441. M98090_PERFMODE_SHIFT,
  442. max98090_perf_pwr_text);
  443. static SOC_ENUM_SINGLE_DECL(max98090_dachp_enum,
  444. M98090_REG_DAC_CONTROL,
  445. M98090_DACHP_SHIFT,
  446. max98090_pwr_perf_text);
  447. static SOC_ENUM_SINGLE_DECL(max98090_adchp_enum,
  448. M98090_REG_ADC_CONTROL,
  449. M98090_ADCHP_SHIFT,
  450. max98090_pwr_perf_text);
  451. static const struct snd_kcontrol_new max98090_snd_controls[] = {
  452. SOC_ENUM("MIC Bias VCM Bandgap", max98090_vcmbandgap_enum),
  453. SOC_SINGLE("DMIC MIC Comp Filter Config", M98090_REG_DIGITAL_MIC_CONFIG,
  454. M98090_DMIC_COMP_SHIFT, M98090_DMIC_COMP_NUM - 1, 0),
  455. SOC_SINGLE_EXT_TLV("MIC1 Boost Volume",
  456. M98090_REG_MIC1_INPUT_LEVEL, M98090_MIC_PA1EN_SHIFT,
  457. M98090_MIC_PA1EN_NUM - 1, 0, max98090_get_enab_tlv,
  458. max98090_put_enab_tlv, max98090_micboost_tlv),
  459. SOC_SINGLE_EXT_TLV("MIC2 Boost Volume",
  460. M98090_REG_MIC2_INPUT_LEVEL, M98090_MIC_PA2EN_SHIFT,
  461. M98090_MIC_PA2EN_NUM - 1, 0, max98090_get_enab_tlv,
  462. max98090_put_enab_tlv, max98090_micboost_tlv),
  463. SOC_SINGLE_TLV("MIC1 Volume", M98090_REG_MIC1_INPUT_LEVEL,
  464. M98090_MIC_PGAM1_SHIFT, M98090_MIC_PGAM1_NUM - 1, 1,
  465. max98090_mic_tlv),
  466. SOC_SINGLE_TLV("MIC2 Volume", M98090_REG_MIC2_INPUT_LEVEL,
  467. M98090_MIC_PGAM2_SHIFT, M98090_MIC_PGAM2_NUM - 1, 1,
  468. max98090_mic_tlv),
  469. SOC_SINGLE_RANGE_TLV("LINEA Single Ended Volume",
  470. M98090_REG_LINE_INPUT_LEVEL, M98090_MIXG135_SHIFT, 0,
  471. M98090_MIXG135_NUM - 1, 1, max98090_line_single_ended_tlv),
  472. SOC_SINGLE_RANGE_TLV("LINEB Single Ended Volume",
  473. M98090_REG_LINE_INPUT_LEVEL, M98090_MIXG246_SHIFT, 0,
  474. M98090_MIXG246_NUM - 1, 1, max98090_line_single_ended_tlv),
  475. SOC_SINGLE_RANGE_TLV("LINEA Volume", M98090_REG_LINE_INPUT_LEVEL,
  476. M98090_LINAPGA_SHIFT, 0, M98090_LINAPGA_NUM - 1, 1,
  477. max98090_line_tlv),
  478. SOC_SINGLE_RANGE_TLV("LINEB Volume", M98090_REG_LINE_INPUT_LEVEL,
  479. M98090_LINBPGA_SHIFT, 0, M98090_LINBPGA_NUM - 1, 1,
  480. max98090_line_tlv),
  481. SOC_SINGLE("LINEA Ext Resistor Gain Mode", M98090_REG_INPUT_MODE,
  482. M98090_EXTBUFA_SHIFT, M98090_EXTBUFA_NUM - 1, 0),
  483. SOC_SINGLE("LINEB Ext Resistor Gain Mode", M98090_REG_INPUT_MODE,
  484. M98090_EXTBUFB_SHIFT, M98090_EXTBUFB_NUM - 1, 0),
  485. SOC_SINGLE_TLV("ADCL Boost Volume", M98090_REG_LEFT_ADC_LEVEL,
  486. M98090_AVLG_SHIFT, M98090_AVLG_NUM - 1, 0,
  487. max98090_avg_tlv),
  488. SOC_SINGLE_TLV("ADCR Boost Volume", M98090_REG_RIGHT_ADC_LEVEL,
  489. M98090_AVRG_SHIFT, M98090_AVLG_NUM - 1, 0,
  490. max98090_avg_tlv),
  491. SOC_SINGLE_TLV("ADCL Volume", M98090_REG_LEFT_ADC_LEVEL,
  492. M98090_AVL_SHIFT, M98090_AVL_NUM - 1, 1,
  493. max98090_av_tlv),
  494. SOC_SINGLE_TLV("ADCR Volume", M98090_REG_RIGHT_ADC_LEVEL,
  495. M98090_AVR_SHIFT, M98090_AVR_NUM - 1, 1,
  496. max98090_av_tlv),
  497. SOC_ENUM("ADC Oversampling Rate", max98090_osr128_enum),
  498. SOC_SINGLE("ADC Quantizer Dither", M98090_REG_ADC_CONTROL,
  499. M98090_ADCDITHER_SHIFT, M98090_ADCDITHER_NUM - 1, 0),
  500. SOC_ENUM("ADC High Performance Mode", max98090_adchp_enum),
  501. SOC_SINGLE("DAC Mono Mode", M98090_REG_IO_CONFIGURATION,
  502. M98090_DMONO_SHIFT, M98090_DMONO_NUM - 1, 0),
  503. SOC_SINGLE("SDIN Mode", M98090_REG_IO_CONFIGURATION,
  504. M98090_SDIEN_SHIFT, M98090_SDIEN_NUM - 1, 0),
  505. SOC_SINGLE("SDOUT Mode", M98090_REG_IO_CONFIGURATION,
  506. M98090_SDOEN_SHIFT, M98090_SDOEN_NUM - 1, 0),
  507. SOC_SINGLE("SDOUT Hi-Z Mode", M98090_REG_IO_CONFIGURATION,
  508. M98090_HIZOFF_SHIFT, M98090_HIZOFF_NUM - 1, 1),
  509. SOC_ENUM("Filter Mode", max98090_mode_enum),
  510. SOC_SINGLE("Record Path DC Blocking", M98090_REG_FILTER_CONFIG,
  511. M98090_AHPF_SHIFT, M98090_AHPF_NUM - 1, 0),
  512. SOC_SINGLE("Playback Path DC Blocking", M98090_REG_FILTER_CONFIG,
  513. M98090_DHPF_SHIFT, M98090_DHPF_NUM - 1, 0),
  514. SOC_SINGLE_TLV("Digital BQ Volume", M98090_REG_ADC_BIQUAD_LEVEL,
  515. M98090_AVBQ_SHIFT, M98090_AVBQ_NUM - 1, 1, max98090_dv_tlv),
  516. SOC_SINGLE_EXT_TLV("Digital Sidetone Volume",
  517. M98090_REG_ADC_SIDETONE, M98090_DVST_SHIFT,
  518. M98090_DVST_NUM - 1, 1, max98090_get_enab_tlv,
  519. max98090_put_enab_tlv, max98090_sdg_tlv),
  520. SOC_SINGLE_TLV("Digital Coarse Volume", M98090_REG_DAI_PLAYBACK_LEVEL,
  521. M98090_DVG_SHIFT, M98090_DVG_NUM - 1, 0,
  522. max98090_dvg_tlv),
  523. SOC_SINGLE_TLV("Digital Volume", M98090_REG_DAI_PLAYBACK_LEVEL,
  524. M98090_DV_SHIFT, M98090_DV_NUM - 1, 1,
  525. max98090_dv_tlv),
  526. SND_SOC_BYTES("EQ Coefficients", M98090_REG_EQUALIZER_BASE, 105),
  527. SOC_SINGLE("Digital EQ 3 Band Switch", M98090_REG_DSP_FILTER_ENABLE,
  528. M98090_EQ3BANDEN_SHIFT, M98090_EQ3BANDEN_NUM - 1, 0),
  529. SOC_SINGLE("Digital EQ 5 Band Switch", M98090_REG_DSP_FILTER_ENABLE,
  530. M98090_EQ5BANDEN_SHIFT, M98090_EQ5BANDEN_NUM - 1, 0),
  531. SOC_SINGLE("Digital EQ 7 Band Switch", M98090_REG_DSP_FILTER_ENABLE,
  532. M98090_EQ7BANDEN_SHIFT, M98090_EQ7BANDEN_NUM - 1, 0),
  533. SOC_SINGLE("Digital EQ Clipping Detection", M98090_REG_DAI_PLAYBACK_LEVEL_EQ,
  534. M98090_EQCLPN_SHIFT, M98090_EQCLPN_NUM - 1,
  535. 1),
  536. SOC_SINGLE_TLV("Digital EQ Volume", M98090_REG_DAI_PLAYBACK_LEVEL_EQ,
  537. M98090_DVEQ_SHIFT, M98090_DVEQ_NUM - 1, 1,
  538. max98090_dv_tlv),
  539. SOC_SINGLE("ALC Enable", M98090_REG_DRC_TIMING,
  540. M98090_DRCEN_SHIFT, M98090_DRCEN_NUM - 1, 0),
  541. SOC_ENUM("ALC Attack Time", max98090_drcatk_enum),
  542. SOC_ENUM("ALC Release Time", max98090_drcrls_enum),
  543. SOC_SINGLE_TLV("ALC Make Up Volume", M98090_REG_DRC_GAIN,
  544. M98090_DRCG_SHIFT, M98090_DRCG_NUM - 1, 0,
  545. max98090_alcmakeup_tlv),
  546. SOC_ENUM("ALC Compression Ratio", max98090_alccmp_enum),
  547. SOC_ENUM("ALC Expansion Ratio", max98090_drcexp_enum),
  548. SOC_SINGLE_TLV("ALC Compression Threshold Volume",
  549. M98090_REG_DRC_COMPRESSOR, M98090_DRCTHC_SHIFT,
  550. M98090_DRCTHC_NUM - 1, 1, max98090_alccomp_tlv),
  551. SOC_SINGLE_TLV("ALC Expansion Threshold Volume",
  552. M98090_REG_DRC_EXPANDER, M98090_DRCTHE_SHIFT,
  553. M98090_DRCTHE_NUM - 1, 1, max98090_drcexp_tlv),
  554. SOC_ENUM("DAC HP Playback Performance Mode",
  555. max98090_dac_perfmode_enum),
  556. SOC_ENUM("DAC High Performance Mode", max98090_dachp_enum),
  557. SOC_SINGLE_TLV("Headphone Left Mixer Volume",
  558. M98090_REG_HP_CONTROL, M98090_MIXHPLG_SHIFT,
  559. M98090_MIXHPLG_NUM - 1, 1, max98090_mixout_tlv),
  560. SOC_SINGLE_TLV("Headphone Right Mixer Volume",
  561. M98090_REG_HP_CONTROL, M98090_MIXHPRG_SHIFT,
  562. M98090_MIXHPRG_NUM - 1, 1, max98090_mixout_tlv),
  563. SOC_SINGLE_TLV("Speaker Left Mixer Volume",
  564. M98090_REG_SPK_CONTROL, M98090_MIXSPLG_SHIFT,
  565. M98090_MIXSPLG_NUM - 1, 1, max98090_mixout_tlv),
  566. SOC_SINGLE_TLV("Speaker Right Mixer Volume",
  567. M98090_REG_SPK_CONTROL, M98090_MIXSPRG_SHIFT,
  568. M98090_MIXSPRG_NUM - 1, 1, max98090_mixout_tlv),
  569. SOC_SINGLE_TLV("Receiver Left Mixer Volume",
  570. M98090_REG_RCV_LOUTL_CONTROL, M98090_MIXRCVLG_SHIFT,
  571. M98090_MIXRCVLG_NUM - 1, 1, max98090_mixout_tlv),
  572. SOC_SINGLE_TLV("Receiver Right Mixer Volume",
  573. M98090_REG_LOUTR_CONTROL, M98090_MIXRCVRG_SHIFT,
  574. M98090_MIXRCVRG_NUM - 1, 1, max98090_mixout_tlv),
  575. SOC_DOUBLE_R_TLV("Headphone Volume", M98090_REG_LEFT_HP_VOLUME,
  576. M98090_REG_RIGHT_HP_VOLUME, M98090_HPVOLL_SHIFT,
  577. M98090_HPVOLL_NUM - 1, 0, max98090_hp_tlv),
  578. SOC_DOUBLE_R_RANGE_TLV("Speaker Volume",
  579. M98090_REG_LEFT_SPK_VOLUME, M98090_REG_RIGHT_SPK_VOLUME,
  580. M98090_SPVOLL_SHIFT, 24, M98090_SPVOLL_NUM - 1 + 24,
  581. 0, max98090_spk_tlv),
  582. SOC_DOUBLE_R_TLV("Receiver Volume", M98090_REG_RCV_LOUTL_VOLUME,
  583. M98090_REG_LOUTR_VOLUME, M98090_RCVLVOL_SHIFT,
  584. M98090_RCVLVOL_NUM - 1, 0, max98090_rcv_lout_tlv),
  585. SOC_SINGLE("Headphone Left Switch", M98090_REG_LEFT_HP_VOLUME,
  586. M98090_HPLM_SHIFT, 1, 1),
  587. SOC_SINGLE("Headphone Right Switch", M98090_REG_RIGHT_HP_VOLUME,
  588. M98090_HPRM_SHIFT, 1, 1),
  589. SOC_SINGLE("Speaker Left Switch", M98090_REG_LEFT_SPK_VOLUME,
  590. M98090_SPLM_SHIFT, 1, 1),
  591. SOC_SINGLE("Speaker Right Switch", M98090_REG_RIGHT_SPK_VOLUME,
  592. M98090_SPRM_SHIFT, 1, 1),
  593. SOC_SINGLE("Receiver Left Switch", M98090_REG_RCV_LOUTL_VOLUME,
  594. M98090_RCVLM_SHIFT, 1, 1),
  595. SOC_SINGLE("Receiver Right Switch", M98090_REG_LOUTR_VOLUME,
  596. M98090_RCVRM_SHIFT, 1, 1),
  597. SOC_SINGLE("Zero-Crossing Detection", M98090_REG_LEVEL_CONTROL,
  598. M98090_ZDENN_SHIFT, M98090_ZDENN_NUM - 1, 1),
  599. SOC_SINGLE("Enhanced Vol Smoothing", M98090_REG_LEVEL_CONTROL,
  600. M98090_VS2ENN_SHIFT, M98090_VS2ENN_NUM - 1, 1),
  601. SOC_SINGLE("Volume Adjustment Smoothing", M98090_REG_LEVEL_CONTROL,
  602. M98090_VSENN_SHIFT, M98090_VSENN_NUM - 1, 1),
  603. SND_SOC_BYTES("Biquad Coefficients", M98090_REG_RECORD_BIQUAD_BASE, 15),
  604. SOC_SINGLE("Biquad Switch", M98090_REG_DSP_FILTER_ENABLE,
  605. M98090_ADCBQEN_SHIFT, M98090_ADCBQEN_NUM - 1, 0),
  606. };
  607. static const struct snd_kcontrol_new max98091_snd_controls[] = {
  608. SOC_SINGLE("DMIC34 Zeropad", M98090_REG_SAMPLE_RATE,
  609. M98090_DMIC34_ZEROPAD_SHIFT,
  610. M98090_DMIC34_ZEROPAD_NUM - 1, 0),
  611. SOC_ENUM("Filter DMIC34 Mode", max98090_filter_dmic34mode_enum),
  612. SOC_SINGLE("DMIC34 DC Blocking", M98090_REG_FILTER_CONFIG,
  613. M98090_FLT_DMIC34HPF_SHIFT,
  614. M98090_FLT_DMIC34HPF_NUM - 1, 0),
  615. SOC_SINGLE_TLV("DMIC3 Boost Volume", M98090_REG_DMIC3_VOLUME,
  616. M98090_DMIC_AV3G_SHIFT, M98090_DMIC_AV3G_NUM - 1, 0,
  617. max98090_avg_tlv),
  618. SOC_SINGLE_TLV("DMIC4 Boost Volume", M98090_REG_DMIC4_VOLUME,
  619. M98090_DMIC_AV4G_SHIFT, M98090_DMIC_AV4G_NUM - 1, 0,
  620. max98090_avg_tlv),
  621. SOC_SINGLE_TLV("DMIC3 Volume", M98090_REG_DMIC3_VOLUME,
  622. M98090_DMIC_AV3_SHIFT, M98090_DMIC_AV3_NUM - 1, 1,
  623. max98090_av_tlv),
  624. SOC_SINGLE_TLV("DMIC4 Volume", M98090_REG_DMIC4_VOLUME,
  625. M98090_DMIC_AV4_SHIFT, M98090_DMIC_AV4_NUM - 1, 1,
  626. max98090_av_tlv),
  627. SND_SOC_BYTES("DMIC34 Biquad Coefficients",
  628. M98090_REG_DMIC34_BIQUAD_BASE, 15),
  629. SOC_SINGLE("DMIC34 Biquad Switch", M98090_REG_DSP_FILTER_ENABLE,
  630. M98090_DMIC34BQEN_SHIFT, M98090_DMIC34BQEN_NUM - 1, 0),
  631. SOC_SINGLE_TLV("DMIC34 BQ PreAttenuation Volume",
  632. M98090_REG_DMIC34_BQ_PREATTEN, M98090_AV34BQ_SHIFT,
  633. M98090_AV34BQ_NUM - 1, 1, max98090_dv_tlv),
  634. };
  635. static int max98090_micinput_event(struct snd_soc_dapm_widget *w,
  636. struct snd_kcontrol *kcontrol, int event)
  637. {
  638. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  639. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  640. unsigned int val = snd_soc_read(codec, w->reg);
  641. if (w->reg == M98090_REG_MIC1_INPUT_LEVEL)
  642. val = (val & M98090_MIC_PA1EN_MASK) >> M98090_MIC_PA1EN_SHIFT;
  643. else
  644. val = (val & M98090_MIC_PA2EN_MASK) >> M98090_MIC_PA2EN_SHIFT;
  645. if (val >= 1) {
  646. if (w->reg == M98090_REG_MIC1_INPUT_LEVEL) {
  647. max98090->pa1en = val - 1; /* Update for volatile */
  648. } else {
  649. max98090->pa2en = val - 1; /* Update for volatile */
  650. }
  651. }
  652. switch (event) {
  653. case SND_SOC_DAPM_POST_PMU:
  654. /* If turning on, set to most recently selected volume */
  655. if (w->reg == M98090_REG_MIC1_INPUT_LEVEL)
  656. val = max98090->pa1en + 1;
  657. else
  658. val = max98090->pa2en + 1;
  659. break;
  660. case SND_SOC_DAPM_POST_PMD:
  661. /* If turning off, turn off */
  662. val = 0;
  663. break;
  664. default:
  665. return -EINVAL;
  666. }
  667. if (w->reg == M98090_REG_MIC1_INPUT_LEVEL)
  668. snd_soc_update_bits(codec, w->reg, M98090_MIC_PA1EN_MASK,
  669. val << M98090_MIC_PA1EN_SHIFT);
  670. else
  671. snd_soc_update_bits(codec, w->reg, M98090_MIC_PA2EN_MASK,
  672. val << M98090_MIC_PA2EN_SHIFT);
  673. return 0;
  674. }
  675. static int max98090_shdn_event(struct snd_soc_dapm_widget *w,
  676. struct snd_kcontrol *kcontrol, int event)
  677. {
  678. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  679. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  680. if (event & SND_SOC_DAPM_POST_PMU)
  681. max98090->shdn_pending = true;
  682. return 0;
  683. }
  684. static const char *mic1_mux_text[] = { "IN12", "IN56" };
  685. static SOC_ENUM_SINGLE_DECL(mic1_mux_enum,
  686. M98090_REG_INPUT_MODE,
  687. M98090_EXTMIC1_SHIFT,
  688. mic1_mux_text);
  689. static const struct snd_kcontrol_new max98090_mic1_mux =
  690. SOC_DAPM_ENUM("MIC1 Mux", mic1_mux_enum);
  691. static const char *mic2_mux_text[] = { "IN34", "IN56" };
  692. static SOC_ENUM_SINGLE_DECL(mic2_mux_enum,
  693. M98090_REG_INPUT_MODE,
  694. M98090_EXTMIC2_SHIFT,
  695. mic2_mux_text);
  696. static const struct snd_kcontrol_new max98090_mic2_mux =
  697. SOC_DAPM_ENUM("MIC2 Mux", mic2_mux_enum);
  698. static const char *dmic_mux_text[] = { "ADC", "DMIC" };
  699. static SOC_ENUM_SINGLE_VIRT_DECL(dmic_mux_enum, dmic_mux_text);
  700. static const struct snd_kcontrol_new max98090_dmic_mux =
  701. SOC_DAPM_ENUM("DMIC Mux", dmic_mux_enum);
  702. static const char *max98090_micpre_text[] = { "Off", "On" };
  703. static SOC_ENUM_SINGLE_DECL(max98090_pa1en_enum,
  704. M98090_REG_MIC1_INPUT_LEVEL,
  705. M98090_MIC_PA1EN_SHIFT,
  706. max98090_micpre_text);
  707. static SOC_ENUM_SINGLE_DECL(max98090_pa2en_enum,
  708. M98090_REG_MIC2_INPUT_LEVEL,
  709. M98090_MIC_PA2EN_SHIFT,
  710. max98090_micpre_text);
  711. /* LINEA mixer switch */
  712. static const struct snd_kcontrol_new max98090_linea_mixer_controls[] = {
  713. SOC_DAPM_SINGLE("IN1 Switch", M98090_REG_LINE_INPUT_CONFIG,
  714. M98090_IN1SEEN_SHIFT, 1, 0),
  715. SOC_DAPM_SINGLE("IN3 Switch", M98090_REG_LINE_INPUT_CONFIG,
  716. M98090_IN3SEEN_SHIFT, 1, 0),
  717. SOC_DAPM_SINGLE("IN5 Switch", M98090_REG_LINE_INPUT_CONFIG,
  718. M98090_IN5SEEN_SHIFT, 1, 0),
  719. SOC_DAPM_SINGLE("IN34 Switch", M98090_REG_LINE_INPUT_CONFIG,
  720. M98090_IN34DIFF_SHIFT, 1, 0),
  721. };
  722. /* LINEB mixer switch */
  723. static const struct snd_kcontrol_new max98090_lineb_mixer_controls[] = {
  724. SOC_DAPM_SINGLE("IN2 Switch", M98090_REG_LINE_INPUT_CONFIG,
  725. M98090_IN2SEEN_SHIFT, 1, 0),
  726. SOC_DAPM_SINGLE("IN4 Switch", M98090_REG_LINE_INPUT_CONFIG,
  727. M98090_IN4SEEN_SHIFT, 1, 0),
  728. SOC_DAPM_SINGLE("IN6 Switch", M98090_REG_LINE_INPUT_CONFIG,
  729. M98090_IN6SEEN_SHIFT, 1, 0),
  730. SOC_DAPM_SINGLE("IN56 Switch", M98090_REG_LINE_INPUT_CONFIG,
  731. M98090_IN56DIFF_SHIFT, 1, 0),
  732. };
  733. /* Left ADC mixer switch */
  734. static const struct snd_kcontrol_new max98090_left_adc_mixer_controls[] = {
  735. SOC_DAPM_SINGLE("IN12 Switch", M98090_REG_LEFT_ADC_MIXER,
  736. M98090_MIXADL_IN12DIFF_SHIFT, 1, 0),
  737. SOC_DAPM_SINGLE("IN34 Switch", M98090_REG_LEFT_ADC_MIXER,
  738. M98090_MIXADL_IN34DIFF_SHIFT, 1, 0),
  739. SOC_DAPM_SINGLE("IN56 Switch", M98090_REG_LEFT_ADC_MIXER,
  740. M98090_MIXADL_IN65DIFF_SHIFT, 1, 0),
  741. SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_LEFT_ADC_MIXER,
  742. M98090_MIXADL_LINEA_SHIFT, 1, 0),
  743. SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_LEFT_ADC_MIXER,
  744. M98090_MIXADL_LINEB_SHIFT, 1, 0),
  745. SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_LEFT_ADC_MIXER,
  746. M98090_MIXADL_MIC1_SHIFT, 1, 0),
  747. SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_LEFT_ADC_MIXER,
  748. M98090_MIXADL_MIC2_SHIFT, 1, 0),
  749. };
  750. /* Right ADC mixer switch */
  751. static const struct snd_kcontrol_new max98090_right_adc_mixer_controls[] = {
  752. SOC_DAPM_SINGLE("IN12 Switch", M98090_REG_RIGHT_ADC_MIXER,
  753. M98090_MIXADR_IN12DIFF_SHIFT, 1, 0),
  754. SOC_DAPM_SINGLE("IN34 Switch", M98090_REG_RIGHT_ADC_MIXER,
  755. M98090_MIXADR_IN34DIFF_SHIFT, 1, 0),
  756. SOC_DAPM_SINGLE("IN56 Switch", M98090_REG_RIGHT_ADC_MIXER,
  757. M98090_MIXADR_IN65DIFF_SHIFT, 1, 0),
  758. SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_RIGHT_ADC_MIXER,
  759. M98090_MIXADR_LINEA_SHIFT, 1, 0),
  760. SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_RIGHT_ADC_MIXER,
  761. M98090_MIXADR_LINEB_SHIFT, 1, 0),
  762. SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_RIGHT_ADC_MIXER,
  763. M98090_MIXADR_MIC1_SHIFT, 1, 0),
  764. SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_RIGHT_ADC_MIXER,
  765. M98090_MIXADR_MIC2_SHIFT, 1, 0),
  766. };
  767. static const char *lten_mux_text[] = { "Normal", "Loopthrough" };
  768. static SOC_ENUM_SINGLE_DECL(ltenl_mux_enum,
  769. M98090_REG_IO_CONFIGURATION,
  770. M98090_LTEN_SHIFT,
  771. lten_mux_text);
  772. static SOC_ENUM_SINGLE_DECL(ltenr_mux_enum,
  773. M98090_REG_IO_CONFIGURATION,
  774. M98090_LTEN_SHIFT,
  775. lten_mux_text);
  776. static const struct snd_kcontrol_new max98090_ltenl_mux =
  777. SOC_DAPM_ENUM("LTENL Mux", ltenl_mux_enum);
  778. static const struct snd_kcontrol_new max98090_ltenr_mux =
  779. SOC_DAPM_ENUM("LTENR Mux", ltenr_mux_enum);
  780. static const char *lben_mux_text[] = { "Normal", "Loopback" };
  781. static SOC_ENUM_SINGLE_DECL(lbenl_mux_enum,
  782. M98090_REG_IO_CONFIGURATION,
  783. M98090_LBEN_SHIFT,
  784. lben_mux_text);
  785. static SOC_ENUM_SINGLE_DECL(lbenr_mux_enum,
  786. M98090_REG_IO_CONFIGURATION,
  787. M98090_LBEN_SHIFT,
  788. lben_mux_text);
  789. static const struct snd_kcontrol_new max98090_lbenl_mux =
  790. SOC_DAPM_ENUM("LBENL Mux", lbenl_mux_enum);
  791. static const struct snd_kcontrol_new max98090_lbenr_mux =
  792. SOC_DAPM_ENUM("LBENR Mux", lbenr_mux_enum);
  793. static const char *stenl_mux_text[] = { "Normal", "Sidetone Left" };
  794. static const char *stenr_mux_text[] = { "Normal", "Sidetone Right" };
  795. static SOC_ENUM_SINGLE_DECL(stenl_mux_enum,
  796. M98090_REG_ADC_SIDETONE,
  797. M98090_DSTSL_SHIFT,
  798. stenl_mux_text);
  799. static SOC_ENUM_SINGLE_DECL(stenr_mux_enum,
  800. M98090_REG_ADC_SIDETONE,
  801. M98090_DSTSR_SHIFT,
  802. stenr_mux_text);
  803. static const struct snd_kcontrol_new max98090_stenl_mux =
  804. SOC_DAPM_ENUM("STENL Mux", stenl_mux_enum);
  805. static const struct snd_kcontrol_new max98090_stenr_mux =
  806. SOC_DAPM_ENUM("STENR Mux", stenr_mux_enum);
  807. /* Left speaker mixer switch */
  808. static const struct
  809. snd_kcontrol_new max98090_left_speaker_mixer_controls[] = {
  810. SOC_DAPM_SINGLE("Left DAC Switch", M98090_REG_LEFT_SPK_MIXER,
  811. M98090_MIXSPL_DACL_SHIFT, 1, 0),
  812. SOC_DAPM_SINGLE("Right DAC Switch", M98090_REG_LEFT_SPK_MIXER,
  813. M98090_MIXSPL_DACR_SHIFT, 1, 0),
  814. SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_LEFT_SPK_MIXER,
  815. M98090_MIXSPL_LINEA_SHIFT, 1, 0),
  816. SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_LEFT_SPK_MIXER,
  817. M98090_MIXSPL_LINEB_SHIFT, 1, 0),
  818. SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_LEFT_SPK_MIXER,
  819. M98090_MIXSPL_MIC1_SHIFT, 1, 0),
  820. SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_LEFT_SPK_MIXER,
  821. M98090_MIXSPL_MIC2_SHIFT, 1, 0),
  822. };
  823. /* Right speaker mixer switch */
  824. static const struct
  825. snd_kcontrol_new max98090_right_speaker_mixer_controls[] = {
  826. SOC_DAPM_SINGLE("Left DAC Switch", M98090_REG_RIGHT_SPK_MIXER,
  827. M98090_MIXSPR_DACL_SHIFT, 1, 0),
  828. SOC_DAPM_SINGLE("Right DAC Switch", M98090_REG_RIGHT_SPK_MIXER,
  829. M98090_MIXSPR_DACR_SHIFT, 1, 0),
  830. SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_RIGHT_SPK_MIXER,
  831. M98090_MIXSPR_LINEA_SHIFT, 1, 0),
  832. SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_RIGHT_SPK_MIXER,
  833. M98090_MIXSPR_LINEB_SHIFT, 1, 0),
  834. SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_RIGHT_SPK_MIXER,
  835. M98090_MIXSPR_MIC1_SHIFT, 1, 0),
  836. SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_RIGHT_SPK_MIXER,
  837. M98090_MIXSPR_MIC2_SHIFT, 1, 0),
  838. };
  839. /* Left headphone mixer switch */
  840. static const struct snd_kcontrol_new max98090_left_hp_mixer_controls[] = {
  841. SOC_DAPM_SINGLE("Left DAC Switch", M98090_REG_LEFT_HP_MIXER,
  842. M98090_MIXHPL_DACL_SHIFT, 1, 0),
  843. SOC_DAPM_SINGLE("Right DAC Switch", M98090_REG_LEFT_HP_MIXER,
  844. M98090_MIXHPL_DACR_SHIFT, 1, 0),
  845. SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_LEFT_HP_MIXER,
  846. M98090_MIXHPL_LINEA_SHIFT, 1, 0),
  847. SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_LEFT_HP_MIXER,
  848. M98090_MIXHPL_LINEB_SHIFT, 1, 0),
  849. SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_LEFT_HP_MIXER,
  850. M98090_MIXHPL_MIC1_SHIFT, 1, 0),
  851. SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_LEFT_HP_MIXER,
  852. M98090_MIXHPL_MIC2_SHIFT, 1, 0),
  853. };
  854. /* Right headphone mixer switch */
  855. static const struct snd_kcontrol_new max98090_right_hp_mixer_controls[] = {
  856. SOC_DAPM_SINGLE("Left DAC Switch", M98090_REG_RIGHT_HP_MIXER,
  857. M98090_MIXHPR_DACL_SHIFT, 1, 0),
  858. SOC_DAPM_SINGLE("Right DAC Switch", M98090_REG_RIGHT_HP_MIXER,
  859. M98090_MIXHPR_DACR_SHIFT, 1, 0),
  860. SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_RIGHT_HP_MIXER,
  861. M98090_MIXHPR_LINEA_SHIFT, 1, 0),
  862. SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_RIGHT_HP_MIXER,
  863. M98090_MIXHPR_LINEB_SHIFT, 1, 0),
  864. SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_RIGHT_HP_MIXER,
  865. M98090_MIXHPR_MIC1_SHIFT, 1, 0),
  866. SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_RIGHT_HP_MIXER,
  867. M98090_MIXHPR_MIC2_SHIFT, 1, 0),
  868. };
  869. /* Left receiver mixer switch */
  870. static const struct snd_kcontrol_new max98090_left_rcv_mixer_controls[] = {
  871. SOC_DAPM_SINGLE("Left DAC Switch", M98090_REG_RCV_LOUTL_MIXER,
  872. M98090_MIXRCVL_DACL_SHIFT, 1, 0),
  873. SOC_DAPM_SINGLE("Right DAC Switch", M98090_REG_RCV_LOUTL_MIXER,
  874. M98090_MIXRCVL_DACR_SHIFT, 1, 0),
  875. SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_RCV_LOUTL_MIXER,
  876. M98090_MIXRCVL_LINEA_SHIFT, 1, 0),
  877. SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_RCV_LOUTL_MIXER,
  878. M98090_MIXRCVL_LINEB_SHIFT, 1, 0),
  879. SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_RCV_LOUTL_MIXER,
  880. M98090_MIXRCVL_MIC1_SHIFT, 1, 0),
  881. SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_RCV_LOUTL_MIXER,
  882. M98090_MIXRCVL_MIC2_SHIFT, 1, 0),
  883. };
  884. /* Right receiver mixer switch */
  885. static const struct snd_kcontrol_new max98090_right_rcv_mixer_controls[] = {
  886. SOC_DAPM_SINGLE("Left DAC Switch", M98090_REG_LOUTR_MIXER,
  887. M98090_MIXRCVR_DACL_SHIFT, 1, 0),
  888. SOC_DAPM_SINGLE("Right DAC Switch", M98090_REG_LOUTR_MIXER,
  889. M98090_MIXRCVR_DACR_SHIFT, 1, 0),
  890. SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_LOUTR_MIXER,
  891. M98090_MIXRCVR_LINEA_SHIFT, 1, 0),
  892. SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_LOUTR_MIXER,
  893. M98090_MIXRCVR_LINEB_SHIFT, 1, 0),
  894. SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_LOUTR_MIXER,
  895. M98090_MIXRCVR_MIC1_SHIFT, 1, 0),
  896. SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_LOUTR_MIXER,
  897. M98090_MIXRCVR_MIC2_SHIFT, 1, 0),
  898. };
  899. static const char *linmod_mux_text[] = { "Left Only", "Left and Right" };
  900. static SOC_ENUM_SINGLE_DECL(linmod_mux_enum,
  901. M98090_REG_LOUTR_MIXER,
  902. M98090_LINMOD_SHIFT,
  903. linmod_mux_text);
  904. static const struct snd_kcontrol_new max98090_linmod_mux =
  905. SOC_DAPM_ENUM("LINMOD Mux", linmod_mux_enum);
  906. static const char *mixhpsel_mux_text[] = { "DAC Only", "HP Mixer" };
  907. /*
  908. * This is a mux as it selects the HP output, but to DAPM it is a Mixer enable
  909. */
  910. static SOC_ENUM_SINGLE_DECL(mixhplsel_mux_enum,
  911. M98090_REG_HP_CONTROL,
  912. M98090_MIXHPLSEL_SHIFT,
  913. mixhpsel_mux_text);
  914. static const struct snd_kcontrol_new max98090_mixhplsel_mux =
  915. SOC_DAPM_ENUM("MIXHPLSEL Mux", mixhplsel_mux_enum);
  916. static SOC_ENUM_SINGLE_DECL(mixhprsel_mux_enum,
  917. M98090_REG_HP_CONTROL,
  918. M98090_MIXHPRSEL_SHIFT,
  919. mixhpsel_mux_text);
  920. static const struct snd_kcontrol_new max98090_mixhprsel_mux =
  921. SOC_DAPM_ENUM("MIXHPRSEL Mux", mixhprsel_mux_enum);
  922. static const struct snd_soc_dapm_widget max98090_dapm_widgets[] = {
  923. SND_SOC_DAPM_INPUT("MIC1"),
  924. SND_SOC_DAPM_INPUT("MIC2"),
  925. SND_SOC_DAPM_INPUT("DMICL"),
  926. SND_SOC_DAPM_INPUT("DMICR"),
  927. SND_SOC_DAPM_INPUT("IN1"),
  928. SND_SOC_DAPM_INPUT("IN2"),
  929. SND_SOC_DAPM_INPUT("IN3"),
  930. SND_SOC_DAPM_INPUT("IN4"),
  931. SND_SOC_DAPM_INPUT("IN5"),
  932. SND_SOC_DAPM_INPUT("IN6"),
  933. SND_SOC_DAPM_INPUT("IN12"),
  934. SND_SOC_DAPM_INPUT("IN34"),
  935. SND_SOC_DAPM_INPUT("IN56"),
  936. SND_SOC_DAPM_SUPPLY("MICBIAS", M98090_REG_INPUT_ENABLE,
  937. M98090_MBEN_SHIFT, 0, NULL, 0),
  938. SND_SOC_DAPM_SUPPLY("SHDN", M98090_REG_DEVICE_SHUTDOWN,
  939. M98090_SHDNN_SHIFT, 0, NULL, 0),
  940. SND_SOC_DAPM_SUPPLY("SDIEN", M98090_REG_IO_CONFIGURATION,
  941. M98090_SDIEN_SHIFT, 0, NULL, 0),
  942. SND_SOC_DAPM_SUPPLY("SDOEN", M98090_REG_IO_CONFIGURATION,
  943. M98090_SDOEN_SHIFT, 0, NULL, 0),
  944. SND_SOC_DAPM_SUPPLY("DMICL_ENA", M98090_REG_DIGITAL_MIC_ENABLE,
  945. M98090_DIGMICL_SHIFT, 0, max98090_shdn_event,
  946. SND_SOC_DAPM_POST_PMU),
  947. SND_SOC_DAPM_SUPPLY("DMICR_ENA", M98090_REG_DIGITAL_MIC_ENABLE,
  948. M98090_DIGMICR_SHIFT, 0, max98090_shdn_event,
  949. SND_SOC_DAPM_POST_PMU),
  950. SND_SOC_DAPM_SUPPLY("AHPF", M98090_REG_FILTER_CONFIG,
  951. M98090_AHPF_SHIFT, 0, NULL, 0),
  952. /*
  953. * Note: Sysclk and misc power supplies are taken care of by SHDN
  954. */
  955. SND_SOC_DAPM_MUX("MIC1 Mux", SND_SOC_NOPM,
  956. 0, 0, &max98090_mic1_mux),
  957. SND_SOC_DAPM_MUX("MIC2 Mux", SND_SOC_NOPM,
  958. 0, 0, &max98090_mic2_mux),
  959. SND_SOC_DAPM_MUX("DMIC Mux", SND_SOC_NOPM, 0, 0, &max98090_dmic_mux),
  960. SND_SOC_DAPM_PGA_E("MIC1 Input", M98090_REG_MIC1_INPUT_LEVEL,
  961. M98090_MIC_PA1EN_SHIFT, 0, NULL, 0, max98090_micinput_event,
  962. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  963. SND_SOC_DAPM_PGA_E("MIC2 Input", M98090_REG_MIC2_INPUT_LEVEL,
  964. M98090_MIC_PA2EN_SHIFT, 0, NULL, 0, max98090_micinput_event,
  965. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  966. SND_SOC_DAPM_MIXER("LINEA Mixer", SND_SOC_NOPM, 0, 0,
  967. &max98090_linea_mixer_controls[0],
  968. ARRAY_SIZE(max98090_linea_mixer_controls)),
  969. SND_SOC_DAPM_MIXER("LINEB Mixer", SND_SOC_NOPM, 0, 0,
  970. &max98090_lineb_mixer_controls[0],
  971. ARRAY_SIZE(max98090_lineb_mixer_controls)),
  972. SND_SOC_DAPM_PGA("LINEA Input", M98090_REG_INPUT_ENABLE,
  973. M98090_LINEAEN_SHIFT, 0, NULL, 0),
  974. SND_SOC_DAPM_PGA("LINEB Input", M98090_REG_INPUT_ENABLE,
  975. M98090_LINEBEN_SHIFT, 0, NULL, 0),
  976. SND_SOC_DAPM_MIXER("Left ADC Mixer", SND_SOC_NOPM, 0, 0,
  977. &max98090_left_adc_mixer_controls[0],
  978. ARRAY_SIZE(max98090_left_adc_mixer_controls)),
  979. SND_SOC_DAPM_MIXER("Right ADC Mixer", SND_SOC_NOPM, 0, 0,
  980. &max98090_right_adc_mixer_controls[0],
  981. ARRAY_SIZE(max98090_right_adc_mixer_controls)),
  982. SND_SOC_DAPM_ADC_E("ADCL", NULL, M98090_REG_INPUT_ENABLE,
  983. M98090_ADLEN_SHIFT, 0, max98090_shdn_event,
  984. SND_SOC_DAPM_POST_PMU),
  985. SND_SOC_DAPM_ADC_E("ADCR", NULL, M98090_REG_INPUT_ENABLE,
  986. M98090_ADREN_SHIFT, 0, max98090_shdn_event,
  987. SND_SOC_DAPM_POST_PMU),
  988. SND_SOC_DAPM_AIF_OUT("AIFOUTL", "HiFi Capture", 0,
  989. SND_SOC_NOPM, 0, 0),
  990. SND_SOC_DAPM_AIF_OUT("AIFOUTR", "HiFi Capture", 1,
  991. SND_SOC_NOPM, 0, 0),
  992. SND_SOC_DAPM_MUX("LBENL Mux", SND_SOC_NOPM,
  993. 0, 0, &max98090_lbenl_mux),
  994. SND_SOC_DAPM_MUX("LBENR Mux", SND_SOC_NOPM,
  995. 0, 0, &max98090_lbenr_mux),
  996. SND_SOC_DAPM_MUX("LTENL Mux", SND_SOC_NOPM,
  997. 0, 0, &max98090_ltenl_mux),
  998. SND_SOC_DAPM_MUX("LTENR Mux", SND_SOC_NOPM,
  999. 0, 0, &max98090_ltenr_mux),
  1000. SND_SOC_DAPM_MUX("STENL Mux", SND_SOC_NOPM,
  1001. 0, 0, &max98090_stenl_mux),
  1002. SND_SOC_DAPM_MUX("STENR Mux", SND_SOC_NOPM,
  1003. 0, 0, &max98090_stenr_mux),
  1004. SND_SOC_DAPM_AIF_IN("AIFINL", "HiFi Playback", 0, SND_SOC_NOPM, 0, 0),
  1005. SND_SOC_DAPM_AIF_IN("AIFINR", "HiFi Playback", 1, SND_SOC_NOPM, 0, 0),
  1006. SND_SOC_DAPM_DAC("DACL", NULL, M98090_REG_OUTPUT_ENABLE,
  1007. M98090_DALEN_SHIFT, 0),
  1008. SND_SOC_DAPM_DAC("DACR", NULL, M98090_REG_OUTPUT_ENABLE,
  1009. M98090_DAREN_SHIFT, 0),
  1010. SND_SOC_DAPM_MIXER("Left Headphone Mixer", SND_SOC_NOPM, 0, 0,
  1011. &max98090_left_hp_mixer_controls[0],
  1012. ARRAY_SIZE(max98090_left_hp_mixer_controls)),
  1013. SND_SOC_DAPM_MIXER("Right Headphone Mixer", SND_SOC_NOPM, 0, 0,
  1014. &max98090_right_hp_mixer_controls[0],
  1015. ARRAY_SIZE(max98090_right_hp_mixer_controls)),
  1016. SND_SOC_DAPM_MIXER("Left Speaker Mixer", SND_SOC_NOPM, 0, 0,
  1017. &max98090_left_speaker_mixer_controls[0],
  1018. ARRAY_SIZE(max98090_left_speaker_mixer_controls)),
  1019. SND_SOC_DAPM_MIXER("Right Speaker Mixer", SND_SOC_NOPM, 0, 0,
  1020. &max98090_right_speaker_mixer_controls[0],
  1021. ARRAY_SIZE(max98090_right_speaker_mixer_controls)),
  1022. SND_SOC_DAPM_MIXER("Left Receiver Mixer", SND_SOC_NOPM, 0, 0,
  1023. &max98090_left_rcv_mixer_controls[0],
  1024. ARRAY_SIZE(max98090_left_rcv_mixer_controls)),
  1025. SND_SOC_DAPM_MIXER("Right Receiver Mixer", SND_SOC_NOPM, 0, 0,
  1026. &max98090_right_rcv_mixer_controls[0],
  1027. ARRAY_SIZE(max98090_right_rcv_mixer_controls)),
  1028. SND_SOC_DAPM_MUX("LINMOD Mux", M98090_REG_LOUTR_MIXER,
  1029. M98090_LINMOD_SHIFT, 0, &max98090_linmod_mux),
  1030. SND_SOC_DAPM_MUX("MIXHPLSEL Mux", M98090_REG_HP_CONTROL,
  1031. M98090_MIXHPLSEL_SHIFT, 0, &max98090_mixhplsel_mux),
  1032. SND_SOC_DAPM_MUX("MIXHPRSEL Mux", M98090_REG_HP_CONTROL,
  1033. M98090_MIXHPRSEL_SHIFT, 0, &max98090_mixhprsel_mux),
  1034. SND_SOC_DAPM_PGA("HP Left Out", M98090_REG_OUTPUT_ENABLE,
  1035. M98090_HPLEN_SHIFT, 0, NULL, 0),
  1036. SND_SOC_DAPM_PGA("HP Right Out", M98090_REG_OUTPUT_ENABLE,
  1037. M98090_HPREN_SHIFT, 0, NULL, 0),
  1038. SND_SOC_DAPM_PGA("SPK Left Out", M98090_REG_OUTPUT_ENABLE,
  1039. M98090_SPLEN_SHIFT, 0, NULL, 0),
  1040. SND_SOC_DAPM_PGA("SPK Right Out", M98090_REG_OUTPUT_ENABLE,
  1041. M98090_SPREN_SHIFT, 0, NULL, 0),
  1042. SND_SOC_DAPM_PGA("RCV Left Out", M98090_REG_OUTPUT_ENABLE,
  1043. M98090_RCVLEN_SHIFT, 0, NULL, 0),
  1044. SND_SOC_DAPM_PGA("RCV Right Out", M98090_REG_OUTPUT_ENABLE,
  1045. M98090_RCVREN_SHIFT, 0, NULL, 0),
  1046. SND_SOC_DAPM_OUTPUT("HPL"),
  1047. SND_SOC_DAPM_OUTPUT("HPR"),
  1048. SND_SOC_DAPM_OUTPUT("SPKL"),
  1049. SND_SOC_DAPM_OUTPUT("SPKR"),
  1050. SND_SOC_DAPM_OUTPUT("RCVL"),
  1051. SND_SOC_DAPM_OUTPUT("RCVR"),
  1052. };
  1053. static const struct snd_soc_dapm_widget max98091_dapm_widgets[] = {
  1054. SND_SOC_DAPM_INPUT("DMIC3"),
  1055. SND_SOC_DAPM_INPUT("DMIC4"),
  1056. SND_SOC_DAPM_SUPPLY("DMIC3_ENA", M98090_REG_DIGITAL_MIC_ENABLE,
  1057. M98090_DIGMIC3_SHIFT, 0, NULL, 0),
  1058. SND_SOC_DAPM_SUPPLY("DMIC4_ENA", M98090_REG_DIGITAL_MIC_ENABLE,
  1059. M98090_DIGMIC4_SHIFT, 0, NULL, 0),
  1060. };
  1061. static const struct snd_soc_dapm_route max98090_dapm_routes[] = {
  1062. {"MIC1 Input", NULL, "MIC1"},
  1063. {"MIC2 Input", NULL, "MIC2"},
  1064. {"DMICL", NULL, "DMICL_ENA"},
  1065. {"DMICL", NULL, "DMICR_ENA"},
  1066. {"DMICR", NULL, "DMICL_ENA"},
  1067. {"DMICR", NULL, "DMICR_ENA"},
  1068. {"DMICL", NULL, "AHPF"},
  1069. {"DMICR", NULL, "AHPF"},
  1070. /* MIC1 input mux */
  1071. {"MIC1 Mux", "IN12", "IN12"},
  1072. {"MIC1 Mux", "IN56", "IN56"},
  1073. /* MIC2 input mux */
  1074. {"MIC2 Mux", "IN34", "IN34"},
  1075. {"MIC2 Mux", "IN56", "IN56"},
  1076. {"MIC1 Input", NULL, "MIC1 Mux"},
  1077. {"MIC2 Input", NULL, "MIC2 Mux"},
  1078. /* Left ADC input mixer */
  1079. {"Left ADC Mixer", "IN12 Switch", "IN12"},
  1080. {"Left ADC Mixer", "IN34 Switch", "IN34"},
  1081. {"Left ADC Mixer", "IN56 Switch", "IN56"},
  1082. {"Left ADC Mixer", "LINEA Switch", "LINEA Input"},
  1083. {"Left ADC Mixer", "LINEB Switch", "LINEB Input"},
  1084. {"Left ADC Mixer", "MIC1 Switch", "MIC1 Input"},
  1085. {"Left ADC Mixer", "MIC2 Switch", "MIC2 Input"},
  1086. /* Right ADC input mixer */
  1087. {"Right ADC Mixer", "IN12 Switch", "IN12"},
  1088. {"Right ADC Mixer", "IN34 Switch", "IN34"},
  1089. {"Right ADC Mixer", "IN56 Switch", "IN56"},
  1090. {"Right ADC Mixer", "LINEA Switch", "LINEA Input"},
  1091. {"Right ADC Mixer", "LINEB Switch", "LINEB Input"},
  1092. {"Right ADC Mixer", "MIC1 Switch", "MIC1 Input"},
  1093. {"Right ADC Mixer", "MIC2 Switch", "MIC2 Input"},
  1094. /* Line A input mixer */
  1095. {"LINEA Mixer", "IN1 Switch", "IN1"},
  1096. {"LINEA Mixer", "IN3 Switch", "IN3"},
  1097. {"LINEA Mixer", "IN5 Switch", "IN5"},
  1098. {"LINEA Mixer", "IN34 Switch", "IN34"},
  1099. /* Line B input mixer */
  1100. {"LINEB Mixer", "IN2 Switch", "IN2"},
  1101. {"LINEB Mixer", "IN4 Switch", "IN4"},
  1102. {"LINEB Mixer", "IN6 Switch", "IN6"},
  1103. {"LINEB Mixer", "IN56 Switch", "IN56"},
  1104. {"LINEA Input", NULL, "LINEA Mixer"},
  1105. {"LINEB Input", NULL, "LINEB Mixer"},
  1106. /* Inputs */
  1107. {"ADCL", NULL, "Left ADC Mixer"},
  1108. {"ADCR", NULL, "Right ADC Mixer"},
  1109. {"ADCL", NULL, "SHDN"},
  1110. {"ADCR", NULL, "SHDN"},
  1111. {"DMIC Mux", "ADC", "ADCL"},
  1112. {"DMIC Mux", "ADC", "ADCR"},
  1113. {"DMIC Mux", "DMIC", "DMICL"},
  1114. {"DMIC Mux", "DMIC", "DMICR"},
  1115. {"LBENL Mux", "Normal", "DMIC Mux"},
  1116. {"LBENL Mux", "Loopback", "LTENL Mux"},
  1117. {"LBENR Mux", "Normal", "DMIC Mux"},
  1118. {"LBENR Mux", "Loopback", "LTENR Mux"},
  1119. {"AIFOUTL", NULL, "LBENL Mux"},
  1120. {"AIFOUTR", NULL, "LBENR Mux"},
  1121. {"AIFOUTL", NULL, "SHDN"},
  1122. {"AIFOUTR", NULL, "SHDN"},
  1123. {"AIFOUTL", NULL, "SDOEN"},
  1124. {"AIFOUTR", NULL, "SDOEN"},
  1125. {"LTENL Mux", "Normal", "AIFINL"},
  1126. {"LTENL Mux", "Loopthrough", "LBENL Mux"},
  1127. {"LTENR Mux", "Normal", "AIFINR"},
  1128. {"LTENR Mux", "Loopthrough", "LBENR Mux"},
  1129. {"DACL", NULL, "LTENL Mux"},
  1130. {"DACR", NULL, "LTENR Mux"},
  1131. {"STENL Mux", "Sidetone Left", "ADCL"},
  1132. {"STENL Mux", "Sidetone Left", "DMICL"},
  1133. {"STENR Mux", "Sidetone Right", "ADCR"},
  1134. {"STENR Mux", "Sidetone Right", "DMICR"},
  1135. {"DACL", NULL, "STENL Mux"},
  1136. {"DACR", NULL, "STENR Mux"},
  1137. {"AIFINL", NULL, "SHDN"},
  1138. {"AIFINR", NULL, "SHDN"},
  1139. {"AIFINL", NULL, "SDIEN"},
  1140. {"AIFINR", NULL, "SDIEN"},
  1141. {"DACL", NULL, "SHDN"},
  1142. {"DACR", NULL, "SHDN"},
  1143. /* Left headphone output mixer */
  1144. {"Left Headphone Mixer", "Left DAC Switch", "DACL"},
  1145. {"Left Headphone Mixer", "Right DAC Switch", "DACR"},
  1146. {"Left Headphone Mixer", "MIC1 Switch", "MIC1 Input"},
  1147. {"Left Headphone Mixer", "MIC2 Switch", "MIC2 Input"},
  1148. {"Left Headphone Mixer", "LINEA Switch", "LINEA Input"},
  1149. {"Left Headphone Mixer", "LINEB Switch", "LINEB Input"},
  1150. /* Right headphone output mixer */
  1151. {"Right Headphone Mixer", "Left DAC Switch", "DACL"},
  1152. {"Right Headphone Mixer", "Right DAC Switch", "DACR"},
  1153. {"Right Headphone Mixer", "MIC1 Switch", "MIC1 Input"},
  1154. {"Right Headphone Mixer", "MIC2 Switch", "MIC2 Input"},
  1155. {"Right Headphone Mixer", "LINEA Switch", "LINEA Input"},
  1156. {"Right Headphone Mixer", "LINEB Switch", "LINEB Input"},
  1157. /* Left speaker output mixer */
  1158. {"Left Speaker Mixer", "Left DAC Switch", "DACL"},
  1159. {"Left Speaker Mixer", "Right DAC Switch", "DACR"},
  1160. {"Left Speaker Mixer", "MIC1 Switch", "MIC1 Input"},
  1161. {"Left Speaker Mixer", "MIC2 Switch", "MIC2 Input"},
  1162. {"Left Speaker Mixer", "LINEA Switch", "LINEA Input"},
  1163. {"Left Speaker Mixer", "LINEB Switch", "LINEB Input"},
  1164. /* Right speaker output mixer */
  1165. {"Right Speaker Mixer", "Left DAC Switch", "DACL"},
  1166. {"Right Speaker Mixer", "Right DAC Switch", "DACR"},
  1167. {"Right Speaker Mixer", "MIC1 Switch", "MIC1 Input"},
  1168. {"Right Speaker Mixer", "MIC2 Switch", "MIC2 Input"},
  1169. {"Right Speaker Mixer", "LINEA Switch", "LINEA Input"},
  1170. {"Right Speaker Mixer", "LINEB Switch", "LINEB Input"},
  1171. /* Left Receiver output mixer */
  1172. {"Left Receiver Mixer", "Left DAC Switch", "DACL"},
  1173. {"Left Receiver Mixer", "Right DAC Switch", "DACR"},
  1174. {"Left Receiver Mixer", "MIC1 Switch", "MIC1 Input"},
  1175. {"Left Receiver Mixer", "MIC2 Switch", "MIC2 Input"},
  1176. {"Left Receiver Mixer", "LINEA Switch", "LINEA Input"},
  1177. {"Left Receiver Mixer", "LINEB Switch", "LINEB Input"},
  1178. /* Right Receiver output mixer */
  1179. {"Right Receiver Mixer", "Left DAC Switch", "DACL"},
  1180. {"Right Receiver Mixer", "Right DAC Switch", "DACR"},
  1181. {"Right Receiver Mixer", "MIC1 Switch", "MIC1 Input"},
  1182. {"Right Receiver Mixer", "MIC2 Switch", "MIC2 Input"},
  1183. {"Right Receiver Mixer", "LINEA Switch", "LINEA Input"},
  1184. {"Right Receiver Mixer", "LINEB Switch", "LINEB Input"},
  1185. {"MIXHPLSEL Mux", "HP Mixer", "Left Headphone Mixer"},
  1186. /*
  1187. * Disable this for lowest power if bypassing
  1188. * the DAC with an analog signal
  1189. */
  1190. {"HP Left Out", NULL, "DACL"},
  1191. {"HP Left Out", NULL, "MIXHPLSEL Mux"},
  1192. {"MIXHPRSEL Mux", "HP Mixer", "Right Headphone Mixer"},
  1193. /*
  1194. * Disable this for lowest power if bypassing
  1195. * the DAC with an analog signal
  1196. */
  1197. {"HP Right Out", NULL, "DACR"},
  1198. {"HP Right Out", NULL, "MIXHPRSEL Mux"},
  1199. {"SPK Left Out", NULL, "Left Speaker Mixer"},
  1200. {"SPK Right Out", NULL, "Right Speaker Mixer"},
  1201. {"RCV Left Out", NULL, "Left Receiver Mixer"},
  1202. {"LINMOD Mux", "Left and Right", "Right Receiver Mixer"},
  1203. {"LINMOD Mux", "Left Only", "Left Receiver Mixer"},
  1204. {"RCV Right Out", NULL, "LINMOD Mux"},
  1205. {"HPL", NULL, "HP Left Out"},
  1206. {"HPR", NULL, "HP Right Out"},
  1207. {"SPKL", NULL, "SPK Left Out"},
  1208. {"SPKR", NULL, "SPK Right Out"},
  1209. {"RCVL", NULL, "RCV Left Out"},
  1210. {"RCVR", NULL, "RCV Right Out"},
  1211. };
  1212. static const struct snd_soc_dapm_route max98091_dapm_routes[] = {
  1213. /* DMIC inputs */
  1214. {"DMIC3", NULL, "DMIC3_ENA"},
  1215. {"DMIC4", NULL, "DMIC4_ENA"},
  1216. {"DMIC3", NULL, "AHPF"},
  1217. {"DMIC4", NULL, "AHPF"},
  1218. };
  1219. static int max98090_add_widgets(struct snd_soc_codec *codec)
  1220. {
  1221. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  1222. struct snd_soc_dapm_context *dapm = snd_soc_codec_get_dapm(codec);
  1223. snd_soc_add_codec_controls(codec, max98090_snd_controls,
  1224. ARRAY_SIZE(max98090_snd_controls));
  1225. if (max98090->devtype == MAX98091) {
  1226. snd_soc_add_codec_controls(codec, max98091_snd_controls,
  1227. ARRAY_SIZE(max98091_snd_controls));
  1228. }
  1229. snd_soc_dapm_new_controls(dapm, max98090_dapm_widgets,
  1230. ARRAY_SIZE(max98090_dapm_widgets));
  1231. snd_soc_dapm_add_routes(dapm, max98090_dapm_routes,
  1232. ARRAY_SIZE(max98090_dapm_routes));
  1233. if (max98090->devtype == MAX98091) {
  1234. snd_soc_dapm_new_controls(dapm, max98091_dapm_widgets,
  1235. ARRAY_SIZE(max98091_dapm_widgets));
  1236. snd_soc_dapm_add_routes(dapm, max98091_dapm_routes,
  1237. ARRAY_SIZE(max98091_dapm_routes));
  1238. }
  1239. return 0;
  1240. }
  1241. static const int pclk_rates[] = {
  1242. 12000000, 12000000, 13000000, 13000000,
  1243. 16000000, 16000000, 19200000, 19200000
  1244. };
  1245. static const int lrclk_rates[] = {
  1246. 8000, 16000, 8000, 16000,
  1247. 8000, 16000, 8000, 16000
  1248. };
  1249. static const int user_pclk_rates[] = {
  1250. 13000000, 13000000, 19200000, 19200000,
  1251. };
  1252. static const int user_lrclk_rates[] = {
  1253. 44100, 48000, 44100, 48000,
  1254. };
  1255. static const unsigned long long ni_value[] = {
  1256. 3528, 768, 441, 8
  1257. };
  1258. static const unsigned long long mi_value[] = {
  1259. 8125, 1625, 1500, 25
  1260. };
  1261. static void max98090_configure_bclk(struct snd_soc_codec *codec)
  1262. {
  1263. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  1264. unsigned long long ni;
  1265. int i;
  1266. if (!max98090->sysclk) {
  1267. dev_err(codec->dev, "No SYSCLK configured\n");
  1268. return;
  1269. }
  1270. if (!max98090->bclk || !max98090->lrclk) {
  1271. dev_err(codec->dev, "No audio clocks configured\n");
  1272. return;
  1273. }
  1274. /* Skip configuration when operating as slave */
  1275. if (!(snd_soc_read(codec, M98090_REG_MASTER_MODE) &
  1276. M98090_MAS_MASK)) {
  1277. return;
  1278. }
  1279. /* Check for supported PCLK to LRCLK ratios */
  1280. for (i = 0; i < ARRAY_SIZE(pclk_rates); i++) {
  1281. if ((pclk_rates[i] == max98090->sysclk) &&
  1282. (lrclk_rates[i] == max98090->lrclk)) {
  1283. dev_dbg(codec->dev,
  1284. "Found supported PCLK to LRCLK rates 0x%x\n",
  1285. i + 0x8);
  1286. snd_soc_update_bits(codec, M98090_REG_CLOCK_MODE,
  1287. M98090_FREQ_MASK,
  1288. (i + 0x8) << M98090_FREQ_SHIFT);
  1289. snd_soc_update_bits(codec, M98090_REG_CLOCK_MODE,
  1290. M98090_USE_M1_MASK, 0);
  1291. return;
  1292. }
  1293. }
  1294. /* Check for user calculated MI and NI ratios */
  1295. for (i = 0; i < ARRAY_SIZE(user_pclk_rates); i++) {
  1296. if ((user_pclk_rates[i] == max98090->sysclk) &&
  1297. (user_lrclk_rates[i] == max98090->lrclk)) {
  1298. dev_dbg(codec->dev,
  1299. "Found user supported PCLK to LRCLK rates\n");
  1300. dev_dbg(codec->dev, "i %d ni %lld mi %lld\n",
  1301. i, ni_value[i], mi_value[i]);
  1302. snd_soc_update_bits(codec, M98090_REG_CLOCK_MODE,
  1303. M98090_FREQ_MASK, 0);
  1304. snd_soc_update_bits(codec, M98090_REG_CLOCK_MODE,
  1305. M98090_USE_M1_MASK,
  1306. 1 << M98090_USE_M1_SHIFT);
  1307. snd_soc_write(codec, M98090_REG_CLOCK_RATIO_NI_MSB,
  1308. (ni_value[i] >> 8) & 0x7F);
  1309. snd_soc_write(codec, M98090_REG_CLOCK_RATIO_NI_LSB,
  1310. ni_value[i] & 0xFF);
  1311. snd_soc_write(codec, M98090_REG_CLOCK_RATIO_MI_MSB,
  1312. (mi_value[i] >> 8) & 0x7F);
  1313. snd_soc_write(codec, M98090_REG_CLOCK_RATIO_MI_LSB,
  1314. mi_value[i] & 0xFF);
  1315. return;
  1316. }
  1317. }
  1318. /*
  1319. * Calculate based on MI = 65536 (not as good as either method above)
  1320. */
  1321. snd_soc_update_bits(codec, M98090_REG_CLOCK_MODE,
  1322. M98090_FREQ_MASK, 0);
  1323. snd_soc_update_bits(codec, M98090_REG_CLOCK_MODE,
  1324. M98090_USE_M1_MASK, 0);
  1325. /*
  1326. * Configure NI when operating as master
  1327. * Note: There is a small, but significant audio quality improvement
  1328. * by calculating ni and mi.
  1329. */
  1330. ni = 65536ULL * (max98090->lrclk < 50000 ? 96ULL : 48ULL)
  1331. * (unsigned long long int)max98090->lrclk;
  1332. do_div(ni, (unsigned long long int)max98090->sysclk);
  1333. dev_info(codec->dev, "No better method found\n");
  1334. dev_info(codec->dev, "Calculating ni %lld with mi 65536\n", ni);
  1335. snd_soc_write(codec, M98090_REG_CLOCK_RATIO_NI_MSB,
  1336. (ni >> 8) & 0x7F);
  1337. snd_soc_write(codec, M98090_REG_CLOCK_RATIO_NI_LSB, ni & 0xFF);
  1338. }
  1339. static int max98090_dai_set_fmt(struct snd_soc_dai *codec_dai,
  1340. unsigned int fmt)
  1341. {
  1342. struct snd_soc_codec *codec = codec_dai->codec;
  1343. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  1344. struct max98090_cdata *cdata;
  1345. u8 regval;
  1346. max98090->dai_fmt = fmt;
  1347. cdata = &max98090->dai[0];
  1348. if (fmt != cdata->fmt) {
  1349. cdata->fmt = fmt;
  1350. regval = 0;
  1351. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1352. case SND_SOC_DAIFMT_CBS_CFS:
  1353. /* Set to slave mode PLL - MAS mode off */
  1354. snd_soc_write(codec,
  1355. M98090_REG_CLOCK_RATIO_NI_MSB, 0x00);
  1356. snd_soc_write(codec,
  1357. M98090_REG_CLOCK_RATIO_NI_LSB, 0x00);
  1358. snd_soc_update_bits(codec, M98090_REG_CLOCK_MODE,
  1359. M98090_USE_M1_MASK, 0);
  1360. max98090->master = false;
  1361. break;
  1362. case SND_SOC_DAIFMT_CBM_CFM:
  1363. /* Set to master mode */
  1364. if (max98090->tdm_slots == 4) {
  1365. /* TDM */
  1366. regval |= M98090_MAS_MASK |
  1367. M98090_BSEL_64;
  1368. } else if (max98090->tdm_slots == 3) {
  1369. /* TDM */
  1370. regval |= M98090_MAS_MASK |
  1371. M98090_BSEL_48;
  1372. } else {
  1373. /* Few TDM slots, or No TDM */
  1374. regval |= M98090_MAS_MASK |
  1375. M98090_BSEL_32;
  1376. }
  1377. max98090->master = true;
  1378. break;
  1379. case SND_SOC_DAIFMT_CBS_CFM:
  1380. case SND_SOC_DAIFMT_CBM_CFS:
  1381. default:
  1382. dev_err(codec->dev, "DAI clock mode unsupported");
  1383. return -EINVAL;
  1384. }
  1385. snd_soc_write(codec, M98090_REG_MASTER_MODE, regval);
  1386. regval = 0;
  1387. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1388. case SND_SOC_DAIFMT_I2S:
  1389. regval |= M98090_DLY_MASK;
  1390. break;
  1391. case SND_SOC_DAIFMT_LEFT_J:
  1392. break;
  1393. case SND_SOC_DAIFMT_RIGHT_J:
  1394. regval |= M98090_RJ_MASK;
  1395. break;
  1396. case SND_SOC_DAIFMT_DSP_A:
  1397. /* Not supported mode */
  1398. default:
  1399. dev_err(codec->dev, "DAI format unsupported");
  1400. return -EINVAL;
  1401. }
  1402. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1403. case SND_SOC_DAIFMT_NB_NF:
  1404. break;
  1405. case SND_SOC_DAIFMT_NB_IF:
  1406. regval |= M98090_WCI_MASK;
  1407. break;
  1408. case SND_SOC_DAIFMT_IB_NF:
  1409. regval |= M98090_BCI_MASK;
  1410. break;
  1411. case SND_SOC_DAIFMT_IB_IF:
  1412. regval |= M98090_BCI_MASK|M98090_WCI_MASK;
  1413. break;
  1414. default:
  1415. dev_err(codec->dev, "DAI invert mode unsupported");
  1416. return -EINVAL;
  1417. }
  1418. /*
  1419. * This accommodates an inverted logic in the MAX98090 chip
  1420. * for Bit Clock Invert (BCI). The inverted logic is only
  1421. * seen for the case of TDM mode. The remaining cases have
  1422. * normal logic.
  1423. */
  1424. if (max98090->tdm_slots > 1)
  1425. regval ^= M98090_BCI_MASK;
  1426. snd_soc_write(codec,
  1427. M98090_REG_INTERFACE_FORMAT, regval);
  1428. }
  1429. return 0;
  1430. }
  1431. static int max98090_set_tdm_slot(struct snd_soc_dai *codec_dai,
  1432. unsigned int tx_mask, unsigned int rx_mask, int slots, int slot_width)
  1433. {
  1434. struct snd_soc_codec *codec = codec_dai->codec;
  1435. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  1436. struct max98090_cdata *cdata;
  1437. cdata = &max98090->dai[0];
  1438. if (slots < 0 || slots > 4)
  1439. return -EINVAL;
  1440. max98090->tdm_slots = slots;
  1441. max98090->tdm_width = slot_width;
  1442. if (max98090->tdm_slots > 1) {
  1443. /* SLOTL SLOTR SLOTDLY */
  1444. snd_soc_write(codec, M98090_REG_TDM_FORMAT,
  1445. 0 << M98090_TDM_SLOTL_SHIFT |
  1446. 1 << M98090_TDM_SLOTR_SHIFT |
  1447. 0 << M98090_TDM_SLOTDLY_SHIFT);
  1448. /* FSW TDM */
  1449. snd_soc_update_bits(codec, M98090_REG_TDM_CONTROL,
  1450. M98090_TDM_MASK,
  1451. M98090_TDM_MASK);
  1452. }
  1453. /*
  1454. * Normally advisable to set TDM first, but this permits either order
  1455. */
  1456. cdata->fmt = 0;
  1457. max98090_dai_set_fmt(codec_dai, max98090->dai_fmt);
  1458. return 0;
  1459. }
  1460. static int max98090_set_bias_level(struct snd_soc_codec *codec,
  1461. enum snd_soc_bias_level level)
  1462. {
  1463. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  1464. int ret;
  1465. switch (level) {
  1466. case SND_SOC_BIAS_ON:
  1467. break;
  1468. case SND_SOC_BIAS_PREPARE:
  1469. /*
  1470. * SND_SOC_BIAS_PREPARE is called while preparing for a
  1471. * transition to ON or away from ON. If current bias_level
  1472. * is SND_SOC_BIAS_ON, then it is preparing for a transition
  1473. * away from ON. Disable the clock in that case, otherwise
  1474. * enable it.
  1475. */
  1476. if (IS_ERR(max98090->mclk))
  1477. break;
  1478. if (snd_soc_codec_get_bias_level(codec) == SND_SOC_BIAS_ON) {
  1479. clk_disable_unprepare(max98090->mclk);
  1480. } else {
  1481. ret = clk_prepare_enable(max98090->mclk);
  1482. if (ret)
  1483. return ret;
  1484. }
  1485. break;
  1486. case SND_SOC_BIAS_STANDBY:
  1487. if (snd_soc_codec_get_bias_level(codec) == SND_SOC_BIAS_OFF) {
  1488. ret = regcache_sync(max98090->regmap);
  1489. if (ret != 0) {
  1490. dev_err(codec->dev,
  1491. "Failed to sync cache: %d\n", ret);
  1492. return ret;
  1493. }
  1494. }
  1495. break;
  1496. case SND_SOC_BIAS_OFF:
  1497. /* Set internal pull-up to lowest power mode */
  1498. snd_soc_update_bits(codec, M98090_REG_JACK_DETECT,
  1499. M98090_JDWK_MASK, M98090_JDWK_MASK);
  1500. regcache_mark_dirty(max98090->regmap);
  1501. break;
  1502. }
  1503. return 0;
  1504. }
  1505. static const int dmic_divisors[] = { 2, 3, 4, 5, 6, 8 };
  1506. static const int comp_lrclk_rates[] = {
  1507. 8000, 16000, 32000, 44100, 48000, 96000
  1508. };
  1509. struct dmic_table {
  1510. int pclk;
  1511. struct {
  1512. int freq;
  1513. int comp[6]; /* One each for 8, 16, 32, 44.1, 48, and 96 kHz */
  1514. } settings[6]; /* One for each dmic divisor. */
  1515. };
  1516. static const struct dmic_table dmic_table[] = { /* One for each pclk freq. */
  1517. {
  1518. .pclk = 11289600,
  1519. .settings = {
  1520. { .freq = 2, .comp = { 7, 8, 3, 3, 3, 3 } },
  1521. { .freq = 1, .comp = { 7, 8, 2, 2, 2, 2 } },
  1522. { .freq = 0, .comp = { 7, 8, 3, 3, 3, 3 } },
  1523. { .freq = 0, .comp = { 7, 8, 6, 6, 6, 6 } },
  1524. { .freq = 0, .comp = { 7, 8, 3, 3, 3, 3 } },
  1525. { .freq = 0, .comp = { 7, 8, 3, 3, 3, 3 } },
  1526. },
  1527. },
  1528. {
  1529. .pclk = 12000000,
  1530. .settings = {
  1531. { .freq = 2, .comp = { 7, 8, 3, 3, 3, 3 } },
  1532. { .freq = 1, .comp = { 7, 8, 2, 2, 2, 2 } },
  1533. { .freq = 0, .comp = { 7, 8, 3, 3, 3, 3 } },
  1534. { .freq = 0, .comp = { 7, 8, 5, 5, 6, 6 } },
  1535. { .freq = 0, .comp = { 7, 8, 3, 3, 3, 3 } },
  1536. { .freq = 0, .comp = { 7, 8, 3, 3, 3, 3 } },
  1537. }
  1538. },
  1539. {
  1540. .pclk = 12288000,
  1541. .settings = {
  1542. { .freq = 2, .comp = { 7, 8, 3, 3, 3, 3 } },
  1543. { .freq = 1, .comp = { 7, 8, 2, 2, 2, 2 } },
  1544. { .freq = 0, .comp = { 7, 8, 3, 3, 3, 3 } },
  1545. { .freq = 0, .comp = { 7, 8, 6, 6, 6, 6 } },
  1546. { .freq = 0, .comp = { 7, 8, 3, 3, 3, 3 } },
  1547. { .freq = 0, .comp = { 7, 8, 3, 3, 3, 3 } },
  1548. }
  1549. },
  1550. {
  1551. .pclk = 13000000,
  1552. .settings = {
  1553. { .freq = 2, .comp = { 7, 8, 1, 1, 1, 1 } },
  1554. { .freq = 1, .comp = { 7, 8, 0, 0, 0, 0 } },
  1555. { .freq = 0, .comp = { 7, 8, 1, 1, 1, 1 } },
  1556. { .freq = 0, .comp = { 7, 8, 4, 4, 5, 5 } },
  1557. { .freq = 0, .comp = { 7, 8, 1, 1, 1, 1 } },
  1558. { .freq = 0, .comp = { 7, 8, 1, 1, 1, 1 } },
  1559. }
  1560. },
  1561. {
  1562. .pclk = 19200000,
  1563. .settings = {
  1564. { .freq = 2, .comp = { 0, 0, 0, 0, 0, 0 } },
  1565. { .freq = 1, .comp = { 7, 8, 1, 1, 1, 1 } },
  1566. { .freq = 0, .comp = { 7, 8, 5, 5, 6, 6 } },
  1567. { .freq = 0, .comp = { 7, 8, 2, 2, 3, 3 } },
  1568. { .freq = 0, .comp = { 7, 8, 1, 1, 2, 2 } },
  1569. { .freq = 0, .comp = { 7, 8, 5, 5, 6, 6 } },
  1570. }
  1571. },
  1572. };
  1573. static int max98090_find_divisor(int target_freq, int pclk)
  1574. {
  1575. int current_diff = INT_MAX;
  1576. int test_diff = INT_MAX;
  1577. int divisor_index = 0;
  1578. int i;
  1579. for (i = 0; i < ARRAY_SIZE(dmic_divisors); i++) {
  1580. test_diff = abs(target_freq - (pclk / dmic_divisors[i]));
  1581. if (test_diff < current_diff) {
  1582. current_diff = test_diff;
  1583. divisor_index = i;
  1584. }
  1585. }
  1586. return divisor_index;
  1587. }
  1588. static int max98090_find_closest_pclk(int pclk)
  1589. {
  1590. int m1;
  1591. int m2;
  1592. int i;
  1593. for (i = 0; i < ARRAY_SIZE(dmic_table); i++) {
  1594. if (pclk == dmic_table[i].pclk)
  1595. return i;
  1596. if (pclk < dmic_table[i].pclk) {
  1597. if (i == 0)
  1598. return i;
  1599. m1 = pclk - dmic_table[i-1].pclk;
  1600. m2 = dmic_table[i].pclk - pclk;
  1601. if (m1 < m2)
  1602. return i - 1;
  1603. else
  1604. return i;
  1605. }
  1606. }
  1607. return -EINVAL;
  1608. }
  1609. static int max98090_configure_dmic(struct max98090_priv *max98090,
  1610. int target_dmic_clk, int pclk, int fs)
  1611. {
  1612. int micclk_index;
  1613. int pclk_index;
  1614. int dmic_freq;
  1615. int dmic_comp;
  1616. int i;
  1617. pclk_index = max98090_find_closest_pclk(pclk);
  1618. if (pclk_index < 0)
  1619. return pclk_index;
  1620. micclk_index = max98090_find_divisor(target_dmic_clk, pclk);
  1621. for (i = 0; i < ARRAY_SIZE(comp_lrclk_rates) - 1; i++) {
  1622. if (fs <= (comp_lrclk_rates[i] + comp_lrclk_rates[i+1]) / 2)
  1623. break;
  1624. }
  1625. dmic_freq = dmic_table[pclk_index].settings[micclk_index].freq;
  1626. dmic_comp = dmic_table[pclk_index].settings[micclk_index].comp[i];
  1627. regmap_update_bits(max98090->regmap, M98090_REG_DIGITAL_MIC_ENABLE,
  1628. M98090_MICCLK_MASK,
  1629. micclk_index << M98090_MICCLK_SHIFT);
  1630. regmap_update_bits(max98090->regmap, M98090_REG_DIGITAL_MIC_CONFIG,
  1631. M98090_DMIC_COMP_MASK | M98090_DMIC_FREQ_MASK,
  1632. dmic_comp << M98090_DMIC_COMP_SHIFT |
  1633. dmic_freq << M98090_DMIC_FREQ_SHIFT);
  1634. return 0;
  1635. }
  1636. static int max98090_dai_hw_params(struct snd_pcm_substream *substream,
  1637. struct snd_pcm_hw_params *params,
  1638. struct snd_soc_dai *dai)
  1639. {
  1640. struct snd_soc_codec *codec = dai->codec;
  1641. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  1642. struct max98090_cdata *cdata;
  1643. cdata = &max98090->dai[0];
  1644. max98090->bclk = snd_soc_params_to_bclk(params);
  1645. if (params_channels(params) == 1)
  1646. max98090->bclk *= 2;
  1647. max98090->lrclk = params_rate(params);
  1648. switch (params_width(params)) {
  1649. case 16:
  1650. snd_soc_update_bits(codec, M98090_REG_INTERFACE_FORMAT,
  1651. M98090_WS_MASK, 0);
  1652. break;
  1653. default:
  1654. return -EINVAL;
  1655. }
  1656. if (max98090->master)
  1657. max98090_configure_bclk(codec);
  1658. cdata->rate = max98090->lrclk;
  1659. /* Update filter mode */
  1660. if (max98090->lrclk < 24000)
  1661. snd_soc_update_bits(codec, M98090_REG_FILTER_CONFIG,
  1662. M98090_MODE_MASK, 0);
  1663. else
  1664. snd_soc_update_bits(codec, M98090_REG_FILTER_CONFIG,
  1665. M98090_MODE_MASK, M98090_MODE_MASK);
  1666. /* Update sample rate mode */
  1667. if (max98090->lrclk < 50000)
  1668. snd_soc_update_bits(codec, M98090_REG_FILTER_CONFIG,
  1669. M98090_DHF_MASK, 0);
  1670. else
  1671. snd_soc_update_bits(codec, M98090_REG_FILTER_CONFIG,
  1672. M98090_DHF_MASK, M98090_DHF_MASK);
  1673. max98090_configure_dmic(max98090, max98090->dmic_freq, max98090->pclk,
  1674. max98090->lrclk);
  1675. return 0;
  1676. }
  1677. /*
  1678. * PLL / Sysclk
  1679. */
  1680. static int max98090_dai_set_sysclk(struct snd_soc_dai *dai,
  1681. int clk_id, unsigned int freq, int dir)
  1682. {
  1683. struct snd_soc_codec *codec = dai->codec;
  1684. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  1685. /* Requested clock frequency is already setup */
  1686. if (freq == max98090->sysclk)
  1687. return 0;
  1688. if (!IS_ERR(max98090->mclk)) {
  1689. freq = clk_round_rate(max98090->mclk, freq);
  1690. clk_set_rate(max98090->mclk, freq);
  1691. }
  1692. /* Setup clocks for slave mode, and using the PLL
  1693. * PSCLK = 0x01 (when master clk is 10MHz to 20MHz)
  1694. * 0x02 (when master clk is 20MHz to 40MHz)..
  1695. * 0x03 (when master clk is 40MHz to 60MHz)..
  1696. */
  1697. if ((freq >= 10000000) && (freq <= 20000000)) {
  1698. snd_soc_write(codec, M98090_REG_SYSTEM_CLOCK,
  1699. M98090_PSCLK_DIV1);
  1700. max98090->pclk = freq;
  1701. } else if ((freq > 20000000) && (freq <= 40000000)) {
  1702. snd_soc_write(codec, M98090_REG_SYSTEM_CLOCK,
  1703. M98090_PSCLK_DIV2);
  1704. max98090->pclk = freq >> 1;
  1705. } else if ((freq > 40000000) && (freq <= 60000000)) {
  1706. snd_soc_write(codec, M98090_REG_SYSTEM_CLOCK,
  1707. M98090_PSCLK_DIV4);
  1708. max98090->pclk = freq >> 2;
  1709. } else {
  1710. dev_err(codec->dev, "Invalid master clock frequency\n");
  1711. return -EINVAL;
  1712. }
  1713. max98090->sysclk = freq;
  1714. return 0;
  1715. }
  1716. static int max98090_dai_digital_mute(struct snd_soc_dai *codec_dai, int mute)
  1717. {
  1718. struct snd_soc_codec *codec = codec_dai->codec;
  1719. int regval;
  1720. regval = mute ? M98090_DVM_MASK : 0;
  1721. snd_soc_update_bits(codec, M98090_REG_DAI_PLAYBACK_LEVEL,
  1722. M98090_DVM_MASK, regval);
  1723. return 0;
  1724. }
  1725. static int max98090_dai_trigger(struct snd_pcm_substream *substream, int cmd,
  1726. struct snd_soc_dai *dai)
  1727. {
  1728. struct snd_soc_codec *codec = dai->codec;
  1729. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  1730. switch (cmd) {
  1731. case SNDRV_PCM_TRIGGER_START:
  1732. case SNDRV_PCM_TRIGGER_RESUME:
  1733. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  1734. if (!max98090->master && dai->active == 1)
  1735. queue_delayed_work(system_power_efficient_wq,
  1736. &max98090->pll_det_enable_work,
  1737. msecs_to_jiffies(10));
  1738. break;
  1739. case SNDRV_PCM_TRIGGER_STOP:
  1740. case SNDRV_PCM_TRIGGER_SUSPEND:
  1741. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  1742. if (!max98090->master && dai->active == 1)
  1743. schedule_work(&max98090->pll_det_disable_work);
  1744. break;
  1745. default:
  1746. break;
  1747. }
  1748. return 0;
  1749. }
  1750. static void max98090_pll_det_enable_work(struct work_struct *work)
  1751. {
  1752. struct max98090_priv *max98090 =
  1753. container_of(work, struct max98090_priv,
  1754. pll_det_enable_work.work);
  1755. struct snd_soc_codec *codec = max98090->codec;
  1756. unsigned int status, mask;
  1757. /*
  1758. * Clear status register in order to clear possibly already occurred
  1759. * PLL unlock. If PLL hasn't still locked, the status will be set
  1760. * again and PLL unlock interrupt will occur.
  1761. * Note this will clear all status bits
  1762. */
  1763. regmap_read(max98090->regmap, M98090_REG_DEVICE_STATUS, &status);
  1764. /*
  1765. * Queue jack work in case jack state has just changed but handler
  1766. * hasn't run yet
  1767. */
  1768. regmap_read(max98090->regmap, M98090_REG_INTERRUPT_S, &mask);
  1769. status &= mask;
  1770. if (status & M98090_JDET_MASK)
  1771. queue_delayed_work(system_power_efficient_wq,
  1772. &max98090->jack_work,
  1773. msecs_to_jiffies(100));
  1774. /* Enable PLL unlock interrupt */
  1775. snd_soc_update_bits(codec, M98090_REG_INTERRUPT_S,
  1776. M98090_IULK_MASK,
  1777. 1 << M98090_IULK_SHIFT);
  1778. }
  1779. static void max98090_pll_det_disable_work(struct work_struct *work)
  1780. {
  1781. struct max98090_priv *max98090 =
  1782. container_of(work, struct max98090_priv, pll_det_disable_work);
  1783. struct snd_soc_codec *codec = max98090->codec;
  1784. cancel_delayed_work_sync(&max98090->pll_det_enable_work);
  1785. /* Disable PLL unlock interrupt */
  1786. snd_soc_update_bits(codec, M98090_REG_INTERRUPT_S,
  1787. M98090_IULK_MASK, 0);
  1788. }
  1789. static void max98090_pll_work(struct work_struct *work)
  1790. {
  1791. struct max98090_priv *max98090 =
  1792. container_of(work, struct max98090_priv, pll_work);
  1793. struct snd_soc_codec *codec = max98090->codec;
  1794. if (!snd_soc_codec_is_active(codec))
  1795. return;
  1796. dev_info(codec->dev, "PLL unlocked\n");
  1797. /* Toggle shutdown OFF then ON */
  1798. snd_soc_update_bits(codec, M98090_REG_DEVICE_SHUTDOWN,
  1799. M98090_SHDNN_MASK, 0);
  1800. msleep(10);
  1801. snd_soc_update_bits(codec, M98090_REG_DEVICE_SHUTDOWN,
  1802. M98090_SHDNN_MASK, M98090_SHDNN_MASK);
  1803. /* Give PLL time to lock */
  1804. msleep(10);
  1805. }
  1806. static void max98090_jack_work(struct work_struct *work)
  1807. {
  1808. struct max98090_priv *max98090 = container_of(work,
  1809. struct max98090_priv,
  1810. jack_work.work);
  1811. struct snd_soc_codec *codec = max98090->codec;
  1812. int status = 0;
  1813. int reg;
  1814. /* Read a second time */
  1815. if (max98090->jack_state == M98090_JACK_STATE_NO_HEADSET) {
  1816. /* Strong pull up allows mic detection */
  1817. snd_soc_update_bits(codec, M98090_REG_JACK_DETECT,
  1818. M98090_JDWK_MASK, 0);
  1819. msleep(50);
  1820. reg = snd_soc_read(codec, M98090_REG_JACK_STATUS);
  1821. /* Weak pull up allows only insertion detection */
  1822. snd_soc_update_bits(codec, M98090_REG_JACK_DETECT,
  1823. M98090_JDWK_MASK, M98090_JDWK_MASK);
  1824. } else {
  1825. reg = snd_soc_read(codec, M98090_REG_JACK_STATUS);
  1826. }
  1827. reg = snd_soc_read(codec, M98090_REG_JACK_STATUS);
  1828. switch (reg & (M98090_LSNS_MASK | M98090_JKSNS_MASK)) {
  1829. case M98090_LSNS_MASK | M98090_JKSNS_MASK:
  1830. dev_dbg(codec->dev, "No Headset Detected\n");
  1831. max98090->jack_state = M98090_JACK_STATE_NO_HEADSET;
  1832. status |= 0;
  1833. break;
  1834. case 0:
  1835. if (max98090->jack_state ==
  1836. M98090_JACK_STATE_HEADSET) {
  1837. dev_dbg(codec->dev,
  1838. "Headset Button Down Detected\n");
  1839. /*
  1840. * max98090_headset_button_event(codec)
  1841. * could be defined, then called here.
  1842. */
  1843. status |= SND_JACK_HEADSET;
  1844. status |= SND_JACK_BTN_0;
  1845. break;
  1846. }
  1847. /* Line is reported as Headphone */
  1848. /* Nokia Headset is reported as Headphone */
  1849. /* Mono Headphone is reported as Headphone */
  1850. dev_dbg(codec->dev, "Headphone Detected\n");
  1851. max98090->jack_state = M98090_JACK_STATE_HEADPHONE;
  1852. status |= SND_JACK_HEADPHONE;
  1853. break;
  1854. case M98090_JKSNS_MASK:
  1855. dev_dbg(codec->dev, "Headset Detected\n");
  1856. max98090->jack_state = M98090_JACK_STATE_HEADSET;
  1857. status |= SND_JACK_HEADSET;
  1858. break;
  1859. default:
  1860. dev_dbg(codec->dev, "Unrecognized Jack Status\n");
  1861. break;
  1862. }
  1863. snd_soc_jack_report(max98090->jack, status,
  1864. SND_JACK_HEADSET | SND_JACK_BTN_0);
  1865. }
  1866. static irqreturn_t max98090_interrupt(int irq, void *data)
  1867. {
  1868. struct max98090_priv *max98090 = data;
  1869. struct snd_soc_codec *codec = max98090->codec;
  1870. int ret;
  1871. unsigned int mask;
  1872. unsigned int active;
  1873. /* Treat interrupt before codec is initialized as spurious */
  1874. if (codec == NULL)
  1875. return IRQ_NONE;
  1876. dev_dbg(codec->dev, "***** max98090_interrupt *****\n");
  1877. ret = regmap_read(max98090->regmap, M98090_REG_INTERRUPT_S, &mask);
  1878. if (ret != 0) {
  1879. dev_err(codec->dev,
  1880. "failed to read M98090_REG_INTERRUPT_S: %d\n",
  1881. ret);
  1882. return IRQ_NONE;
  1883. }
  1884. ret = regmap_read(max98090->regmap, M98090_REG_DEVICE_STATUS, &active);
  1885. if (ret != 0) {
  1886. dev_err(codec->dev,
  1887. "failed to read M98090_REG_DEVICE_STATUS: %d\n",
  1888. ret);
  1889. return IRQ_NONE;
  1890. }
  1891. dev_dbg(codec->dev, "active=0x%02x mask=0x%02x -> active=0x%02x\n",
  1892. active, mask, active & mask);
  1893. active &= mask;
  1894. if (!active)
  1895. return IRQ_NONE;
  1896. if (active & M98090_CLD_MASK)
  1897. dev_err(codec->dev, "M98090_CLD_MASK\n");
  1898. if (active & M98090_SLD_MASK)
  1899. dev_dbg(codec->dev, "M98090_SLD_MASK\n");
  1900. if (active & M98090_ULK_MASK) {
  1901. dev_dbg(codec->dev, "M98090_ULK_MASK\n");
  1902. schedule_work(&max98090->pll_work);
  1903. }
  1904. if (active & M98090_JDET_MASK) {
  1905. dev_dbg(codec->dev, "M98090_JDET_MASK\n");
  1906. pm_wakeup_event(codec->dev, 100);
  1907. queue_delayed_work(system_power_efficient_wq,
  1908. &max98090->jack_work,
  1909. msecs_to_jiffies(100));
  1910. }
  1911. if (active & M98090_DRCACT_MASK)
  1912. dev_dbg(codec->dev, "M98090_DRCACT_MASK\n");
  1913. if (active & M98090_DRCCLP_MASK)
  1914. dev_err(codec->dev, "M98090_DRCCLP_MASK\n");
  1915. return IRQ_HANDLED;
  1916. }
  1917. /**
  1918. * max98090_mic_detect - Enable microphone detection via the MAX98090 IRQ
  1919. *
  1920. * @codec: MAX98090 codec
  1921. * @jack: jack to report detection events on
  1922. *
  1923. * Enable microphone detection via IRQ on the MAX98090. If GPIOs are
  1924. * being used to bring out signals to the processor then only platform
  1925. * data configuration is needed for MAX98090 and processor GPIOs should
  1926. * be configured using snd_soc_jack_add_gpios() instead.
  1927. *
  1928. * If no jack is supplied detection will be disabled.
  1929. */
  1930. int max98090_mic_detect(struct snd_soc_codec *codec,
  1931. struct snd_soc_jack *jack)
  1932. {
  1933. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  1934. dev_dbg(codec->dev, "max98090_mic_detect\n");
  1935. max98090->jack = jack;
  1936. if (jack) {
  1937. snd_soc_update_bits(codec, M98090_REG_INTERRUPT_S,
  1938. M98090_IJDET_MASK,
  1939. 1 << M98090_IJDET_SHIFT);
  1940. } else {
  1941. snd_soc_update_bits(codec, M98090_REG_INTERRUPT_S,
  1942. M98090_IJDET_MASK,
  1943. 0);
  1944. }
  1945. /* Send an initial empty report */
  1946. snd_soc_jack_report(max98090->jack, 0,
  1947. SND_JACK_HEADSET | SND_JACK_BTN_0);
  1948. queue_delayed_work(system_power_efficient_wq,
  1949. &max98090->jack_work,
  1950. msecs_to_jiffies(100));
  1951. return 0;
  1952. }
  1953. EXPORT_SYMBOL_GPL(max98090_mic_detect);
  1954. #define MAX98090_RATES SNDRV_PCM_RATE_8000_96000
  1955. #define MAX98090_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE)
  1956. static const struct snd_soc_dai_ops max98090_dai_ops = {
  1957. .set_sysclk = max98090_dai_set_sysclk,
  1958. .set_fmt = max98090_dai_set_fmt,
  1959. .set_tdm_slot = max98090_set_tdm_slot,
  1960. .hw_params = max98090_dai_hw_params,
  1961. .digital_mute = max98090_dai_digital_mute,
  1962. .trigger = max98090_dai_trigger,
  1963. };
  1964. static struct snd_soc_dai_driver max98090_dai[] = {
  1965. {
  1966. .name = "HiFi",
  1967. .playback = {
  1968. .stream_name = "HiFi Playback",
  1969. .channels_min = 2,
  1970. .channels_max = 2,
  1971. .rates = MAX98090_RATES,
  1972. .formats = MAX98090_FORMATS,
  1973. },
  1974. .capture = {
  1975. .stream_name = "HiFi Capture",
  1976. .channels_min = 1,
  1977. .channels_max = 2,
  1978. .rates = MAX98090_RATES,
  1979. .formats = MAX98090_FORMATS,
  1980. },
  1981. .ops = &max98090_dai_ops,
  1982. }
  1983. };
  1984. static int max98090_probe(struct snd_soc_codec *codec)
  1985. {
  1986. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  1987. struct max98090_cdata *cdata;
  1988. enum max98090_type devtype;
  1989. int ret = 0;
  1990. int err;
  1991. unsigned int micbias;
  1992. dev_dbg(codec->dev, "max98090_probe\n");
  1993. max98090->mclk = devm_clk_get(codec->dev, "mclk");
  1994. if (PTR_ERR(max98090->mclk) == -EPROBE_DEFER)
  1995. return -EPROBE_DEFER;
  1996. max98090->codec = codec;
  1997. /* Reset the codec, the DSP core, and disable all interrupts */
  1998. max98090_reset(max98090);
  1999. /* Initialize private data */
  2000. max98090->sysclk = (unsigned)-1;
  2001. max98090->pclk = (unsigned)-1;
  2002. max98090->master = false;
  2003. cdata = &max98090->dai[0];
  2004. cdata->rate = (unsigned)-1;
  2005. cdata->fmt = (unsigned)-1;
  2006. max98090->lin_state = 0;
  2007. max98090->pa1en = 0;
  2008. max98090->pa2en = 0;
  2009. ret = snd_soc_read(codec, M98090_REG_REVISION_ID);
  2010. if (ret < 0) {
  2011. dev_err(codec->dev, "Failed to read device revision: %d\n",
  2012. ret);
  2013. goto err_access;
  2014. }
  2015. if ((ret >= M98090_REVA) && (ret <= M98090_REVA + 0x0f)) {
  2016. devtype = MAX98090;
  2017. dev_info(codec->dev, "MAX98090 REVID=0x%02x\n", ret);
  2018. } else if ((ret >= M98091_REVA) && (ret <= M98091_REVA + 0x0f)) {
  2019. devtype = MAX98091;
  2020. dev_info(codec->dev, "MAX98091 REVID=0x%02x\n", ret);
  2021. } else {
  2022. devtype = MAX98090;
  2023. dev_err(codec->dev, "Unrecognized revision 0x%02x\n", ret);
  2024. }
  2025. if (max98090->devtype != devtype) {
  2026. dev_warn(codec->dev, "Mismatch in DT specified CODEC type.\n");
  2027. max98090->devtype = devtype;
  2028. }
  2029. max98090->jack_state = M98090_JACK_STATE_NO_HEADSET;
  2030. INIT_DELAYED_WORK(&max98090->jack_work, max98090_jack_work);
  2031. INIT_DELAYED_WORK(&max98090->pll_det_enable_work,
  2032. max98090_pll_det_enable_work);
  2033. INIT_WORK(&max98090->pll_det_disable_work,
  2034. max98090_pll_det_disable_work);
  2035. INIT_WORK(&max98090->pll_work, max98090_pll_work);
  2036. /* Enable jack detection */
  2037. snd_soc_write(codec, M98090_REG_JACK_DETECT,
  2038. M98090_JDETEN_MASK | M98090_JDEB_25MS);
  2039. /*
  2040. * Clear any old interrupts.
  2041. * An old interrupt ocurring prior to installing the ISR
  2042. * can keep a new interrupt from generating a trigger.
  2043. */
  2044. snd_soc_read(codec, M98090_REG_DEVICE_STATUS);
  2045. /* High Performance is default */
  2046. snd_soc_update_bits(codec, M98090_REG_DAC_CONTROL,
  2047. M98090_DACHP_MASK,
  2048. 1 << M98090_DACHP_SHIFT);
  2049. snd_soc_update_bits(codec, M98090_REG_DAC_CONTROL,
  2050. M98090_PERFMODE_MASK,
  2051. 0 << M98090_PERFMODE_SHIFT);
  2052. snd_soc_update_bits(codec, M98090_REG_ADC_CONTROL,
  2053. M98090_ADCHP_MASK,
  2054. 1 << M98090_ADCHP_SHIFT);
  2055. /* Turn on VCM bandgap reference */
  2056. snd_soc_write(codec, M98090_REG_BIAS_CONTROL,
  2057. M98090_VCM_MODE_MASK);
  2058. err = device_property_read_u32(codec->dev, "maxim,micbias", &micbias);
  2059. if (err) {
  2060. micbias = M98090_MBVSEL_2V8;
  2061. dev_info(codec->dev, "use default 2.8v micbias\n");
  2062. } else if (micbias < M98090_MBVSEL_2V2 || micbias > M98090_MBVSEL_2V8) {
  2063. dev_err(codec->dev, "micbias out of range 0x%x\n", micbias);
  2064. micbias = M98090_MBVSEL_2V8;
  2065. }
  2066. snd_soc_update_bits(codec, M98090_REG_MIC_BIAS_VOLTAGE,
  2067. M98090_MBVSEL_MASK, micbias);
  2068. max98090_add_widgets(codec);
  2069. err_access:
  2070. return ret;
  2071. }
  2072. static int max98090_remove(struct snd_soc_codec *codec)
  2073. {
  2074. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  2075. cancel_delayed_work_sync(&max98090->jack_work);
  2076. cancel_delayed_work_sync(&max98090->pll_det_enable_work);
  2077. cancel_work_sync(&max98090->pll_det_disable_work);
  2078. cancel_work_sync(&max98090->pll_work);
  2079. max98090->codec = NULL;
  2080. return 0;
  2081. }
  2082. static void max98090_seq_notifier(struct snd_soc_dapm_context *dapm,
  2083. enum snd_soc_dapm_type event, int subseq)
  2084. {
  2085. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(dapm);
  2086. struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
  2087. if (max98090->shdn_pending) {
  2088. snd_soc_update_bits(codec, M98090_REG_DEVICE_SHUTDOWN,
  2089. M98090_SHDNN_MASK, 0);
  2090. msleep(40);
  2091. snd_soc_update_bits(codec, M98090_REG_DEVICE_SHUTDOWN,
  2092. M98090_SHDNN_MASK, M98090_SHDNN_MASK);
  2093. max98090->shdn_pending = false;
  2094. }
  2095. }
  2096. static struct snd_soc_codec_driver soc_codec_dev_max98090 = {
  2097. .probe = max98090_probe,
  2098. .remove = max98090_remove,
  2099. .seq_notifier = max98090_seq_notifier,
  2100. .set_bias_level = max98090_set_bias_level,
  2101. };
  2102. static const struct regmap_config max98090_regmap = {
  2103. .reg_bits = 8,
  2104. .val_bits = 8,
  2105. .max_register = MAX98090_MAX_REGISTER,
  2106. .reg_defaults = max98090_reg,
  2107. .num_reg_defaults = ARRAY_SIZE(max98090_reg),
  2108. .volatile_reg = max98090_volatile_register,
  2109. .readable_reg = max98090_readable_register,
  2110. .cache_type = REGCACHE_RBTREE,
  2111. };
  2112. static int max98090_i2c_probe(struct i2c_client *i2c,
  2113. const struct i2c_device_id *i2c_id)
  2114. {
  2115. struct max98090_priv *max98090;
  2116. const struct acpi_device_id *acpi_id;
  2117. kernel_ulong_t driver_data = 0;
  2118. int ret;
  2119. pr_debug("max98090_i2c_probe\n");
  2120. max98090 = devm_kzalloc(&i2c->dev, sizeof(struct max98090_priv),
  2121. GFP_KERNEL);
  2122. if (max98090 == NULL)
  2123. return -ENOMEM;
  2124. if (ACPI_HANDLE(&i2c->dev)) {
  2125. acpi_id = acpi_match_device(i2c->dev.driver->acpi_match_table,
  2126. &i2c->dev);
  2127. if (!acpi_id) {
  2128. dev_err(&i2c->dev, "No driver data\n");
  2129. return -EINVAL;
  2130. }
  2131. driver_data = acpi_id->driver_data;
  2132. } else if (i2c_id) {
  2133. driver_data = i2c_id->driver_data;
  2134. }
  2135. max98090->devtype = driver_data;
  2136. i2c_set_clientdata(i2c, max98090);
  2137. max98090->pdata = i2c->dev.platform_data;
  2138. ret = of_property_read_u32(i2c->dev.of_node, "maxim,dmic-freq",
  2139. &max98090->dmic_freq);
  2140. if (ret < 0)
  2141. max98090->dmic_freq = MAX98090_DEFAULT_DMIC_FREQ;
  2142. max98090->regmap = devm_regmap_init_i2c(i2c, &max98090_regmap);
  2143. if (IS_ERR(max98090->regmap)) {
  2144. ret = PTR_ERR(max98090->regmap);
  2145. dev_err(&i2c->dev, "Failed to allocate regmap: %d\n", ret);
  2146. goto err_enable;
  2147. }
  2148. ret = devm_request_threaded_irq(&i2c->dev, i2c->irq, NULL,
  2149. max98090_interrupt, IRQF_TRIGGER_FALLING | IRQF_ONESHOT,
  2150. "max98090_interrupt", max98090);
  2151. if (ret < 0) {
  2152. dev_err(&i2c->dev, "request_irq failed: %d\n",
  2153. ret);
  2154. return ret;
  2155. }
  2156. ret = snd_soc_register_codec(&i2c->dev,
  2157. &soc_codec_dev_max98090, max98090_dai,
  2158. ARRAY_SIZE(max98090_dai));
  2159. err_enable:
  2160. return ret;
  2161. }
  2162. static void max98090_i2c_shutdown(struct i2c_client *i2c)
  2163. {
  2164. struct max98090_priv *max98090 = dev_get_drvdata(&i2c->dev);
  2165. /*
  2166. * Enable volume smoothing, disable zero cross. This will cause
  2167. * a quick 40ms ramp to mute on shutdown.
  2168. */
  2169. regmap_write(max98090->regmap,
  2170. M98090_REG_LEVEL_CONTROL, M98090_VSENN_MASK);
  2171. regmap_write(max98090->regmap,
  2172. M98090_REG_DEVICE_SHUTDOWN, 0x00);
  2173. msleep(40);
  2174. }
  2175. static int max98090_i2c_remove(struct i2c_client *client)
  2176. {
  2177. max98090_i2c_shutdown(client);
  2178. snd_soc_unregister_codec(&client->dev);
  2179. return 0;
  2180. }
  2181. #ifdef CONFIG_PM
  2182. static int max98090_runtime_resume(struct device *dev)
  2183. {
  2184. struct max98090_priv *max98090 = dev_get_drvdata(dev);
  2185. regcache_cache_only(max98090->regmap, false);
  2186. max98090_reset(max98090);
  2187. regcache_sync(max98090->regmap);
  2188. return 0;
  2189. }
  2190. static int max98090_runtime_suspend(struct device *dev)
  2191. {
  2192. struct max98090_priv *max98090 = dev_get_drvdata(dev);
  2193. regcache_cache_only(max98090->regmap, true);
  2194. return 0;
  2195. }
  2196. #endif
  2197. #ifdef CONFIG_PM_SLEEP
  2198. static int max98090_resume(struct device *dev)
  2199. {
  2200. struct max98090_priv *max98090 = dev_get_drvdata(dev);
  2201. unsigned int status;
  2202. regcache_mark_dirty(max98090->regmap);
  2203. max98090_reset(max98090);
  2204. /* clear IRQ status */
  2205. regmap_read(max98090->regmap, M98090_REG_DEVICE_STATUS, &status);
  2206. regcache_sync(max98090->regmap);
  2207. return 0;
  2208. }
  2209. static int max98090_suspend(struct device *dev)
  2210. {
  2211. return 0;
  2212. }
  2213. #endif
  2214. static const struct dev_pm_ops max98090_pm = {
  2215. SET_RUNTIME_PM_OPS(max98090_runtime_suspend,
  2216. max98090_runtime_resume, NULL)
  2217. SET_SYSTEM_SLEEP_PM_OPS(max98090_suspend, max98090_resume)
  2218. };
  2219. static const struct i2c_device_id max98090_i2c_id[] = {
  2220. { "max98090", MAX98090 },
  2221. { "max98091", MAX98091 },
  2222. { }
  2223. };
  2224. MODULE_DEVICE_TABLE(i2c, max98090_i2c_id);
  2225. static const struct of_device_id max98090_of_match[] = {
  2226. { .compatible = "maxim,max98090", },
  2227. { .compatible = "maxim,max98091", },
  2228. { }
  2229. };
  2230. MODULE_DEVICE_TABLE(of, max98090_of_match);
  2231. #ifdef CONFIG_ACPI
  2232. static const struct acpi_device_id max98090_acpi_match[] = {
  2233. { "193C9890", MAX98090 },
  2234. { }
  2235. };
  2236. MODULE_DEVICE_TABLE(acpi, max98090_acpi_match);
  2237. #endif
  2238. static struct i2c_driver max98090_i2c_driver = {
  2239. .driver = {
  2240. .name = "max98090",
  2241. .pm = &max98090_pm,
  2242. .of_match_table = of_match_ptr(max98090_of_match),
  2243. .acpi_match_table = ACPI_PTR(max98090_acpi_match),
  2244. },
  2245. .probe = max98090_i2c_probe,
  2246. .shutdown = max98090_i2c_shutdown,
  2247. .remove = max98090_i2c_remove,
  2248. .id_table = max98090_i2c_id,
  2249. };
  2250. module_i2c_driver(max98090_i2c_driver);
  2251. MODULE_DESCRIPTION("ALSA SoC MAX98090 driver");
  2252. MODULE_AUTHOR("Peter Hsiang, Jesse Marroqin, Jerry Wong");
  2253. MODULE_LICENSE("GPL");