da732x.c 49 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583
  1. /*
  2. * da732x.c --- Dialog DA732X ALSA SoC Audio Driver
  3. *
  4. * Copyright (C) 2012 Dialog Semiconductor GmbH
  5. *
  6. * Author: Michal Hajduk <Michal.Hajduk@diasemi.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/init.h>
  15. #include <linux/delay.h>
  16. #include <linux/pm.h>
  17. #include <linux/i2c.h>
  18. #include <linux/regmap.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/slab.h>
  21. #include <linux/sysfs.h>
  22. #include <sound/core.h>
  23. #include <sound/pcm.h>
  24. #include <sound/pcm_params.h>
  25. #include <sound/soc.h>
  26. #include <sound/soc-dapm.h>
  27. #include <sound/initval.h>
  28. #include <sound/tlv.h>
  29. #include <asm/div64.h>
  30. #include "da732x.h"
  31. #include "da732x_reg.h"
  32. struct da732x_priv {
  33. struct regmap *regmap;
  34. unsigned int sysclk;
  35. bool pll_en;
  36. };
  37. /*
  38. * da732x register cache - default settings
  39. */
  40. static const struct reg_default da732x_reg_cache[] = {
  41. { DA732X_REG_REF1 , 0x02 },
  42. { DA732X_REG_BIAS_EN , 0x80 },
  43. { DA732X_REG_BIAS1 , 0x00 },
  44. { DA732X_REG_BIAS2 , 0x00 },
  45. { DA732X_REG_BIAS3 , 0x00 },
  46. { DA732X_REG_BIAS4 , 0x00 },
  47. { DA732X_REG_MICBIAS2 , 0x00 },
  48. { DA732X_REG_MICBIAS1 , 0x00 },
  49. { DA732X_REG_MICDET , 0x00 },
  50. { DA732X_REG_MIC1_PRE , 0x01 },
  51. { DA732X_REG_MIC1 , 0x40 },
  52. { DA732X_REG_MIC2_PRE , 0x01 },
  53. { DA732X_REG_MIC2 , 0x40 },
  54. { DA732X_REG_AUX1L , 0x75 },
  55. { DA732X_REG_AUX1R , 0x75 },
  56. { DA732X_REG_MIC3_PRE , 0x01 },
  57. { DA732X_REG_MIC3 , 0x40 },
  58. { DA732X_REG_INP_PINBIAS , 0x00 },
  59. { DA732X_REG_INP_ZC_EN , 0x00 },
  60. { DA732X_REG_INP_MUX , 0x50 },
  61. { DA732X_REG_HP_DET , 0x00 },
  62. { DA732X_REG_HPL_DAC_OFFSET , 0x00 },
  63. { DA732X_REG_HPL_DAC_OFF_CNTL , 0x00 },
  64. { DA732X_REG_HPL_OUT_OFFSET , 0x00 },
  65. { DA732X_REG_HPL , 0x40 },
  66. { DA732X_REG_HPL_VOL , 0x0F },
  67. { DA732X_REG_HPR_DAC_OFFSET , 0x00 },
  68. { DA732X_REG_HPR_DAC_OFF_CNTL , 0x00 },
  69. { DA732X_REG_HPR_OUT_OFFSET , 0x00 },
  70. { DA732X_REG_HPR , 0x40 },
  71. { DA732X_REG_HPR_VOL , 0x0F },
  72. { DA732X_REG_LIN2 , 0x4F },
  73. { DA732X_REG_LIN3 , 0x4F },
  74. { DA732X_REG_LIN4 , 0x4F },
  75. { DA732X_REG_OUT_ZC_EN , 0x00 },
  76. { DA732X_REG_HP_LIN1_GNDSEL , 0x00 },
  77. { DA732X_REG_CP_HP1 , 0x0C },
  78. { DA732X_REG_CP_HP2 , 0x03 },
  79. { DA732X_REG_CP_CTRL1 , 0x00 },
  80. { DA732X_REG_CP_CTRL2 , 0x99 },
  81. { DA732X_REG_CP_CTRL3 , 0x25 },
  82. { DA732X_REG_CP_LEVEL_MASK , 0x3F },
  83. { DA732X_REG_CP_DET , 0x00 },
  84. { DA732X_REG_CP_STATUS , 0x00 },
  85. { DA732X_REG_CP_THRESH1 , 0x00 },
  86. { DA732X_REG_CP_THRESH2 , 0x00 },
  87. { DA732X_REG_CP_THRESH3 , 0x00 },
  88. { DA732X_REG_CP_THRESH4 , 0x00 },
  89. { DA732X_REG_CP_THRESH5 , 0x00 },
  90. { DA732X_REG_CP_THRESH6 , 0x00 },
  91. { DA732X_REG_CP_THRESH7 , 0x00 },
  92. { DA732X_REG_CP_THRESH8 , 0x00 },
  93. { DA732X_REG_PLL_DIV_LO , 0x00 },
  94. { DA732X_REG_PLL_DIV_MID , 0x00 },
  95. { DA732X_REG_PLL_DIV_HI , 0x00 },
  96. { DA732X_REG_PLL_CTRL , 0x02 },
  97. { DA732X_REG_CLK_CTRL , 0xaa },
  98. { DA732X_REG_CLK_DSP , 0x07 },
  99. { DA732X_REG_CLK_EN1 , 0x00 },
  100. { DA732X_REG_CLK_EN2 , 0x00 },
  101. { DA732X_REG_CLK_EN3 , 0x00 },
  102. { DA732X_REG_CLK_EN4 , 0x00 },
  103. { DA732X_REG_CLK_EN5 , 0x00 },
  104. { DA732X_REG_AIF_MCLK , 0x00 },
  105. { DA732X_REG_AIFA1 , 0x02 },
  106. { DA732X_REG_AIFA2 , 0x00 },
  107. { DA732X_REG_AIFA3 , 0x08 },
  108. { DA732X_REG_AIFB1 , 0x02 },
  109. { DA732X_REG_AIFB2 , 0x00 },
  110. { DA732X_REG_AIFB3 , 0x08 },
  111. { DA732X_REG_PC_CTRL , 0xC0 },
  112. { DA732X_REG_DATA_ROUTE , 0x00 },
  113. { DA732X_REG_DSP_CTRL , 0x00 },
  114. { DA732X_REG_CIF_CTRL2 , 0x00 },
  115. { DA732X_REG_HANDSHAKE , 0x00 },
  116. { DA732X_REG_SPARE1_OUT , 0x00 },
  117. { DA732X_REG_SPARE2_OUT , 0x00 },
  118. { DA732X_REG_SPARE1_IN , 0x00 },
  119. { DA732X_REG_ADC1_PD , 0x00 },
  120. { DA732X_REG_ADC1_HPF , 0x00 },
  121. { DA732X_REG_ADC1_SEL , 0x00 },
  122. { DA732X_REG_ADC1_EQ12 , 0x00 },
  123. { DA732X_REG_ADC1_EQ34 , 0x00 },
  124. { DA732X_REG_ADC1_EQ5 , 0x00 },
  125. { DA732X_REG_ADC2_PD , 0x00 },
  126. { DA732X_REG_ADC2_HPF , 0x00 },
  127. { DA732X_REG_ADC2_SEL , 0x00 },
  128. { DA732X_REG_ADC2_EQ12 , 0x00 },
  129. { DA732X_REG_ADC2_EQ34 , 0x00 },
  130. { DA732X_REG_ADC2_EQ5 , 0x00 },
  131. { DA732X_REG_DAC1_HPF , 0x00 },
  132. { DA732X_REG_DAC1_L_VOL , 0x00 },
  133. { DA732X_REG_DAC1_R_VOL , 0x00 },
  134. { DA732X_REG_DAC1_SEL , 0x00 },
  135. { DA732X_REG_DAC1_SOFTMUTE , 0x00 },
  136. { DA732X_REG_DAC1_EQ12 , 0x00 },
  137. { DA732X_REG_DAC1_EQ34 , 0x00 },
  138. { DA732X_REG_DAC1_EQ5 , 0x00 },
  139. { DA732X_REG_DAC2_HPF , 0x00 },
  140. { DA732X_REG_DAC2_L_VOL , 0x00 },
  141. { DA732X_REG_DAC2_R_VOL , 0x00 },
  142. { DA732X_REG_DAC2_SEL , 0x00 },
  143. { DA732X_REG_DAC2_SOFTMUTE , 0x00 },
  144. { DA732X_REG_DAC2_EQ12 , 0x00 },
  145. { DA732X_REG_DAC2_EQ34 , 0x00 },
  146. { DA732X_REG_DAC2_EQ5 , 0x00 },
  147. { DA732X_REG_DAC3_HPF , 0x00 },
  148. { DA732X_REG_DAC3_VOL , 0x00 },
  149. { DA732X_REG_DAC3_SEL , 0x00 },
  150. { DA732X_REG_DAC3_SOFTMUTE , 0x00 },
  151. { DA732X_REG_DAC3_EQ12 , 0x00 },
  152. { DA732X_REG_DAC3_EQ34 , 0x00 },
  153. { DA732X_REG_DAC3_EQ5 , 0x00 },
  154. { DA732X_REG_BIQ_BYP , 0x00 },
  155. { DA732X_REG_DMA_CMD , 0x00 },
  156. { DA732X_REG_DMA_ADDR0 , 0x00 },
  157. { DA732X_REG_DMA_ADDR1 , 0x00 },
  158. { DA732X_REG_DMA_DATA0 , 0x00 },
  159. { DA732X_REG_DMA_DATA1 , 0x00 },
  160. { DA732X_REG_DMA_DATA2 , 0x00 },
  161. { DA732X_REG_DMA_DATA3 , 0x00 },
  162. { DA732X_REG_UNLOCK , 0x00 },
  163. };
  164. static inline int da732x_get_input_div(struct snd_soc_codec *codec, int sysclk)
  165. {
  166. int val;
  167. int ret;
  168. if (sysclk < DA732X_MCLK_10MHZ) {
  169. val = DA732X_MCLK_RET_0_10MHZ;
  170. ret = DA732X_MCLK_VAL_0_10MHZ;
  171. } else if ((sysclk >= DA732X_MCLK_10MHZ) &&
  172. (sysclk < DA732X_MCLK_20MHZ)) {
  173. val = DA732X_MCLK_RET_10_20MHZ;
  174. ret = DA732X_MCLK_VAL_10_20MHZ;
  175. } else if ((sysclk >= DA732X_MCLK_20MHZ) &&
  176. (sysclk < DA732X_MCLK_40MHZ)) {
  177. val = DA732X_MCLK_RET_20_40MHZ;
  178. ret = DA732X_MCLK_VAL_20_40MHZ;
  179. } else if ((sysclk >= DA732X_MCLK_40MHZ) &&
  180. (sysclk <= DA732X_MCLK_54MHZ)) {
  181. val = DA732X_MCLK_RET_40_54MHZ;
  182. ret = DA732X_MCLK_VAL_40_54MHZ;
  183. } else {
  184. return -EINVAL;
  185. }
  186. snd_soc_write(codec, DA732X_REG_PLL_CTRL, val);
  187. return ret;
  188. }
  189. static void da732x_set_charge_pump(struct snd_soc_codec *codec, int state)
  190. {
  191. switch (state) {
  192. case DA732X_ENABLE_CP:
  193. snd_soc_write(codec, DA732X_REG_CLK_EN2, DA732X_CP_CLK_EN);
  194. snd_soc_write(codec, DA732X_REG_CP_HP2, DA732X_HP_CP_EN |
  195. DA732X_HP_CP_REG | DA732X_HP_CP_PULSESKIP);
  196. snd_soc_write(codec, DA732X_REG_CP_CTRL1, DA732X_CP_EN |
  197. DA732X_CP_CTRL_CPVDD1);
  198. snd_soc_write(codec, DA732X_REG_CP_CTRL2,
  199. DA732X_CP_MANAGE_MAGNITUDE | DA732X_CP_BOOST);
  200. snd_soc_write(codec, DA732X_REG_CP_CTRL3, DA732X_CP_1MHZ);
  201. break;
  202. case DA732X_DISABLE_CP:
  203. snd_soc_write(codec, DA732X_REG_CLK_EN2, DA732X_CP_CLK_DIS);
  204. snd_soc_write(codec, DA732X_REG_CP_HP2, DA732X_HP_CP_DIS);
  205. snd_soc_write(codec, DA732X_REG_CP_CTRL1, DA723X_CP_DIS);
  206. break;
  207. default:
  208. pr_err("Wrong charge pump state\n");
  209. break;
  210. }
  211. }
  212. static const DECLARE_TLV_DB_SCALE(mic_boost_tlv, DA732X_MIC_PRE_VOL_DB_MIN,
  213. DA732X_MIC_PRE_VOL_DB_INC, 0);
  214. static const DECLARE_TLV_DB_SCALE(mic_pga_tlv, DA732X_MIC_VOL_DB_MIN,
  215. DA732X_MIC_VOL_DB_INC, 0);
  216. static const DECLARE_TLV_DB_SCALE(aux_pga_tlv, DA732X_AUX_VOL_DB_MIN,
  217. DA732X_AUX_VOL_DB_INC, 0);
  218. static const DECLARE_TLV_DB_SCALE(hp_pga_tlv, DA732X_HP_VOL_DB_MIN,
  219. DA732X_AUX_VOL_DB_INC, 0);
  220. static const DECLARE_TLV_DB_SCALE(lin2_pga_tlv, DA732X_LIN2_VOL_DB_MIN,
  221. DA732X_LIN2_VOL_DB_INC, 0);
  222. static const DECLARE_TLV_DB_SCALE(lin3_pga_tlv, DA732X_LIN3_VOL_DB_MIN,
  223. DA732X_LIN3_VOL_DB_INC, 0);
  224. static const DECLARE_TLV_DB_SCALE(lin4_pga_tlv, DA732X_LIN4_VOL_DB_MIN,
  225. DA732X_LIN4_VOL_DB_INC, 0);
  226. static const DECLARE_TLV_DB_SCALE(adc_pga_tlv, DA732X_ADC_VOL_DB_MIN,
  227. DA732X_ADC_VOL_DB_INC, 0);
  228. static const DECLARE_TLV_DB_SCALE(dac_pga_tlv, DA732X_DAC_VOL_DB_MIN,
  229. DA732X_DAC_VOL_DB_INC, 0);
  230. static const DECLARE_TLV_DB_SCALE(eq_band_pga_tlv, DA732X_EQ_BAND_VOL_DB_MIN,
  231. DA732X_EQ_BAND_VOL_DB_INC, 0);
  232. static const DECLARE_TLV_DB_SCALE(eq_overall_tlv, DA732X_EQ_OVERALL_VOL_DB_MIN,
  233. DA732X_EQ_OVERALL_VOL_DB_INC, 0);
  234. /* High Pass Filter */
  235. static const char *da732x_hpf_mode[] = {
  236. "Disable", "Music", "Voice",
  237. };
  238. static const char *da732x_hpf_music[] = {
  239. "1.8Hz", "3.75Hz", "7.5Hz", "15Hz",
  240. };
  241. static const char *da732x_hpf_voice[] = {
  242. "2.5Hz", "25Hz", "50Hz", "100Hz",
  243. "150Hz", "200Hz", "300Hz", "400Hz"
  244. };
  245. static SOC_ENUM_SINGLE_DECL(da732x_dac1_hpf_mode_enum,
  246. DA732X_REG_DAC1_HPF, DA732X_HPF_MODE_SHIFT,
  247. da732x_hpf_mode);
  248. static SOC_ENUM_SINGLE_DECL(da732x_dac2_hpf_mode_enum,
  249. DA732X_REG_DAC2_HPF, DA732X_HPF_MODE_SHIFT,
  250. da732x_hpf_mode);
  251. static SOC_ENUM_SINGLE_DECL(da732x_dac3_hpf_mode_enum,
  252. DA732X_REG_DAC3_HPF, DA732X_HPF_MODE_SHIFT,
  253. da732x_hpf_mode);
  254. static SOC_ENUM_SINGLE_DECL(da732x_adc1_hpf_mode_enum,
  255. DA732X_REG_ADC1_HPF, DA732X_HPF_MODE_SHIFT,
  256. da732x_hpf_mode);
  257. static SOC_ENUM_SINGLE_DECL(da732x_adc2_hpf_mode_enum,
  258. DA732X_REG_ADC2_HPF, DA732X_HPF_MODE_SHIFT,
  259. da732x_hpf_mode);
  260. static SOC_ENUM_SINGLE_DECL(da732x_dac1_hp_filter_enum,
  261. DA732X_REG_DAC1_HPF, DA732X_HPF_MUSIC_SHIFT,
  262. da732x_hpf_music);
  263. static SOC_ENUM_SINGLE_DECL(da732x_dac2_hp_filter_enum,
  264. DA732X_REG_DAC2_HPF, DA732X_HPF_MUSIC_SHIFT,
  265. da732x_hpf_music);
  266. static SOC_ENUM_SINGLE_DECL(da732x_dac3_hp_filter_enum,
  267. DA732X_REG_DAC3_HPF, DA732X_HPF_MUSIC_SHIFT,
  268. da732x_hpf_music);
  269. static SOC_ENUM_SINGLE_DECL(da732x_adc1_hp_filter_enum,
  270. DA732X_REG_ADC1_HPF, DA732X_HPF_MUSIC_SHIFT,
  271. da732x_hpf_music);
  272. static SOC_ENUM_SINGLE_DECL(da732x_adc2_hp_filter_enum,
  273. DA732X_REG_ADC2_HPF, DA732X_HPF_MUSIC_SHIFT,
  274. da732x_hpf_music);
  275. static SOC_ENUM_SINGLE_DECL(da732x_dac1_voice_filter_enum,
  276. DA732X_REG_DAC1_HPF, DA732X_HPF_VOICE_SHIFT,
  277. da732x_hpf_voice);
  278. static SOC_ENUM_SINGLE_DECL(da732x_dac2_voice_filter_enum,
  279. DA732X_REG_DAC2_HPF, DA732X_HPF_VOICE_SHIFT,
  280. da732x_hpf_voice);
  281. static SOC_ENUM_SINGLE_DECL(da732x_dac3_voice_filter_enum,
  282. DA732X_REG_DAC3_HPF, DA732X_HPF_VOICE_SHIFT,
  283. da732x_hpf_voice);
  284. static SOC_ENUM_SINGLE_DECL(da732x_adc1_voice_filter_enum,
  285. DA732X_REG_ADC1_HPF, DA732X_HPF_VOICE_SHIFT,
  286. da732x_hpf_voice);
  287. static SOC_ENUM_SINGLE_DECL(da732x_adc2_voice_filter_enum,
  288. DA732X_REG_ADC2_HPF, DA732X_HPF_VOICE_SHIFT,
  289. da732x_hpf_voice);
  290. static int da732x_hpf_set(struct snd_kcontrol *kcontrol,
  291. struct snd_ctl_elem_value *ucontrol)
  292. {
  293. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  294. struct soc_enum *enum_ctrl = (struct soc_enum *)kcontrol->private_value;
  295. unsigned int reg = enum_ctrl->reg;
  296. unsigned int sel = ucontrol->value.enumerated.item[0];
  297. unsigned int bits;
  298. switch (sel) {
  299. case DA732X_HPF_DISABLED:
  300. bits = DA732X_HPF_DIS;
  301. break;
  302. case DA732X_HPF_VOICE:
  303. bits = DA732X_HPF_VOICE_EN;
  304. break;
  305. case DA732X_HPF_MUSIC:
  306. bits = DA732X_HPF_MUSIC_EN;
  307. break;
  308. default:
  309. return -EINVAL;
  310. }
  311. snd_soc_update_bits(codec, reg, DA732X_HPF_MASK, bits);
  312. return 0;
  313. }
  314. static int da732x_hpf_get(struct snd_kcontrol *kcontrol,
  315. struct snd_ctl_elem_value *ucontrol)
  316. {
  317. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  318. struct soc_enum *enum_ctrl = (struct soc_enum *)kcontrol->private_value;
  319. unsigned int reg = enum_ctrl->reg;
  320. int val;
  321. val = snd_soc_read(codec, reg) & DA732X_HPF_MASK;
  322. switch (val) {
  323. case DA732X_HPF_VOICE_EN:
  324. ucontrol->value.enumerated.item[0] = DA732X_HPF_VOICE;
  325. break;
  326. case DA732X_HPF_MUSIC_EN:
  327. ucontrol->value.enumerated.item[0] = DA732X_HPF_MUSIC;
  328. break;
  329. default:
  330. ucontrol->value.enumerated.item[0] = DA732X_HPF_DISABLED;
  331. break;
  332. }
  333. return 0;
  334. }
  335. static const struct snd_kcontrol_new da732x_snd_controls[] = {
  336. /* Input PGAs */
  337. SOC_SINGLE_RANGE_TLV("MIC1 Boost Volume", DA732X_REG_MIC1_PRE,
  338. DA732X_MICBOOST_SHIFT, DA732X_MICBOOST_MIN,
  339. DA732X_MICBOOST_MAX, 0, mic_boost_tlv),
  340. SOC_SINGLE_RANGE_TLV("MIC2 Boost Volume", DA732X_REG_MIC2_PRE,
  341. DA732X_MICBOOST_SHIFT, DA732X_MICBOOST_MIN,
  342. DA732X_MICBOOST_MAX, 0, mic_boost_tlv),
  343. SOC_SINGLE_RANGE_TLV("MIC3 Boost Volume", DA732X_REG_MIC3_PRE,
  344. DA732X_MICBOOST_SHIFT, DA732X_MICBOOST_MIN,
  345. DA732X_MICBOOST_MAX, 0, mic_boost_tlv),
  346. /* MICs */
  347. SOC_SINGLE("MIC1 Switch", DA732X_REG_MIC1, DA732X_MIC_MUTE_SHIFT,
  348. DA732X_SWITCH_MAX, DA732X_INVERT),
  349. SOC_SINGLE_RANGE_TLV("MIC1 Volume", DA732X_REG_MIC1,
  350. DA732X_MIC_VOL_SHIFT, DA732X_MIC_VOL_VAL_MIN,
  351. DA732X_MIC_VOL_VAL_MAX, 0, mic_pga_tlv),
  352. SOC_SINGLE("MIC2 Switch", DA732X_REG_MIC2, DA732X_MIC_MUTE_SHIFT,
  353. DA732X_SWITCH_MAX, DA732X_INVERT),
  354. SOC_SINGLE_RANGE_TLV("MIC2 Volume", DA732X_REG_MIC2,
  355. DA732X_MIC_VOL_SHIFT, DA732X_MIC_VOL_VAL_MIN,
  356. DA732X_MIC_VOL_VAL_MAX, 0, mic_pga_tlv),
  357. SOC_SINGLE("MIC3 Switch", DA732X_REG_MIC3, DA732X_MIC_MUTE_SHIFT,
  358. DA732X_SWITCH_MAX, DA732X_INVERT),
  359. SOC_SINGLE_RANGE_TLV("MIC3 Volume", DA732X_REG_MIC3,
  360. DA732X_MIC_VOL_SHIFT, DA732X_MIC_VOL_VAL_MIN,
  361. DA732X_MIC_VOL_VAL_MAX, 0, mic_pga_tlv),
  362. /* AUXs */
  363. SOC_SINGLE("AUX1L Switch", DA732X_REG_AUX1L, DA732X_AUX_MUTE_SHIFT,
  364. DA732X_SWITCH_MAX, DA732X_INVERT),
  365. SOC_SINGLE_TLV("AUX1L Volume", DA732X_REG_AUX1L,
  366. DA732X_AUX_VOL_SHIFT, DA732X_AUX_VOL_VAL_MAX,
  367. DA732X_NO_INVERT, aux_pga_tlv),
  368. SOC_SINGLE("AUX1R Switch", DA732X_REG_AUX1R, DA732X_AUX_MUTE_SHIFT,
  369. DA732X_SWITCH_MAX, DA732X_INVERT),
  370. SOC_SINGLE_TLV("AUX1R Volume", DA732X_REG_AUX1R,
  371. DA732X_AUX_VOL_SHIFT, DA732X_AUX_VOL_VAL_MAX,
  372. DA732X_NO_INVERT, aux_pga_tlv),
  373. /* ADCs */
  374. SOC_DOUBLE_TLV("ADC1 Volume", DA732X_REG_ADC1_SEL,
  375. DA732X_ADCL_VOL_SHIFT, DA732X_ADCR_VOL_SHIFT,
  376. DA732X_ADC_VOL_VAL_MAX, DA732X_INVERT, adc_pga_tlv),
  377. SOC_DOUBLE_TLV("ADC2 Volume", DA732X_REG_ADC2_SEL,
  378. DA732X_ADCL_VOL_SHIFT, DA732X_ADCR_VOL_SHIFT,
  379. DA732X_ADC_VOL_VAL_MAX, DA732X_INVERT, adc_pga_tlv),
  380. /* DACs */
  381. SOC_DOUBLE("Digital Playback DAC12 Switch", DA732X_REG_DAC1_SEL,
  382. DA732X_DACL_MUTE_SHIFT, DA732X_DACR_MUTE_SHIFT,
  383. DA732X_SWITCH_MAX, DA732X_INVERT),
  384. SOC_DOUBLE_R_TLV("Digital Playback DAC12 Volume", DA732X_REG_DAC1_L_VOL,
  385. DA732X_REG_DAC1_R_VOL, DA732X_DAC_VOL_SHIFT,
  386. DA732X_DAC_VOL_VAL_MAX, DA732X_INVERT, dac_pga_tlv),
  387. SOC_SINGLE("Digital Playback DAC3 Switch", DA732X_REG_DAC2_SEL,
  388. DA732X_DACL_MUTE_SHIFT, DA732X_SWITCH_MAX, DA732X_INVERT),
  389. SOC_SINGLE_TLV("Digital Playback DAC3 Volume", DA732X_REG_DAC2_L_VOL,
  390. DA732X_DAC_VOL_SHIFT, DA732X_DAC_VOL_VAL_MAX,
  391. DA732X_INVERT, dac_pga_tlv),
  392. SOC_SINGLE("Digital Playback DAC4 Switch", DA732X_REG_DAC2_SEL,
  393. DA732X_DACR_MUTE_SHIFT, DA732X_SWITCH_MAX, DA732X_INVERT),
  394. SOC_SINGLE_TLV("Digital Playback DAC4 Volume", DA732X_REG_DAC2_R_VOL,
  395. DA732X_DAC_VOL_SHIFT, DA732X_DAC_VOL_VAL_MAX,
  396. DA732X_INVERT, dac_pga_tlv),
  397. SOC_SINGLE("Digital Playback DAC5 Switch", DA732X_REG_DAC3_SEL,
  398. DA732X_DACL_MUTE_SHIFT, DA732X_SWITCH_MAX, DA732X_INVERT),
  399. SOC_SINGLE_TLV("Digital Playback DAC5 Volume", DA732X_REG_DAC3_VOL,
  400. DA732X_DAC_VOL_SHIFT, DA732X_DAC_VOL_VAL_MAX,
  401. DA732X_INVERT, dac_pga_tlv),
  402. /* High Pass Filters */
  403. SOC_ENUM_EXT("DAC1 High Pass Filter Mode",
  404. da732x_dac1_hpf_mode_enum, da732x_hpf_get, da732x_hpf_set),
  405. SOC_ENUM("DAC1 High Pass Filter", da732x_dac1_hp_filter_enum),
  406. SOC_ENUM("DAC1 Voice Filter", da732x_dac1_voice_filter_enum),
  407. SOC_ENUM_EXT("DAC2 High Pass Filter Mode",
  408. da732x_dac2_hpf_mode_enum, da732x_hpf_get, da732x_hpf_set),
  409. SOC_ENUM("DAC2 High Pass Filter", da732x_dac2_hp_filter_enum),
  410. SOC_ENUM("DAC2 Voice Filter", da732x_dac2_voice_filter_enum),
  411. SOC_ENUM_EXT("DAC3 High Pass Filter Mode",
  412. da732x_dac3_hpf_mode_enum, da732x_hpf_get, da732x_hpf_set),
  413. SOC_ENUM("DAC3 High Pass Filter", da732x_dac3_hp_filter_enum),
  414. SOC_ENUM("DAC3 Filter Mode", da732x_dac3_voice_filter_enum),
  415. SOC_ENUM_EXT("ADC1 High Pass Filter Mode",
  416. da732x_adc1_hpf_mode_enum, da732x_hpf_get, da732x_hpf_set),
  417. SOC_ENUM("ADC1 High Pass Filter", da732x_adc1_hp_filter_enum),
  418. SOC_ENUM("ADC1 Voice Filter", da732x_adc1_voice_filter_enum),
  419. SOC_ENUM_EXT("ADC2 High Pass Filter Mode",
  420. da732x_adc2_hpf_mode_enum, da732x_hpf_get, da732x_hpf_set),
  421. SOC_ENUM("ADC2 High Pass Filter", da732x_adc2_hp_filter_enum),
  422. SOC_ENUM("ADC2 Voice Filter", da732x_adc2_voice_filter_enum),
  423. /* Equalizers */
  424. SOC_SINGLE("ADC1 EQ Switch", DA732X_REG_ADC1_EQ5,
  425. DA732X_EQ_EN_SHIFT, DA732X_EQ_EN_MAX, DA732X_NO_INVERT),
  426. SOC_SINGLE_TLV("ADC1 EQ Band 1 Volume", DA732X_REG_ADC1_EQ12,
  427. DA732X_EQ_BAND1_SHIFT, DA732X_EQ_VOL_VAL_MAX,
  428. DA732X_INVERT, eq_band_pga_tlv),
  429. SOC_SINGLE_TLV("ADC1 EQ Band 2 Volume", DA732X_REG_ADC1_EQ12,
  430. DA732X_EQ_BAND2_SHIFT, DA732X_EQ_VOL_VAL_MAX,
  431. DA732X_INVERT, eq_band_pga_tlv),
  432. SOC_SINGLE_TLV("ADC1 EQ Band 3 Volume", DA732X_REG_ADC1_EQ34,
  433. DA732X_EQ_BAND3_SHIFT, DA732X_EQ_VOL_VAL_MAX,
  434. DA732X_INVERT, eq_band_pga_tlv),
  435. SOC_SINGLE_TLV("ADC1 EQ Band 4 Volume", DA732X_REG_ADC1_EQ34,
  436. DA732X_EQ_BAND4_SHIFT, DA732X_EQ_VOL_VAL_MAX,
  437. DA732X_INVERT, eq_band_pga_tlv),
  438. SOC_SINGLE_TLV("ADC1 EQ Band 5 Volume", DA732X_REG_ADC1_EQ5,
  439. DA732X_EQ_BAND5_SHIFT, DA732X_EQ_VOL_VAL_MAX,
  440. DA732X_INVERT, eq_band_pga_tlv),
  441. SOC_SINGLE_TLV("ADC1 EQ Overall Volume", DA732X_REG_ADC1_EQ5,
  442. DA732X_EQ_OVERALL_SHIFT, DA732X_EQ_OVERALL_VOL_VAL_MAX,
  443. DA732X_INVERT, eq_overall_tlv),
  444. SOC_SINGLE("ADC2 EQ Switch", DA732X_REG_ADC2_EQ5,
  445. DA732X_EQ_EN_SHIFT, DA732X_EQ_EN_MAX, DA732X_NO_INVERT),
  446. SOC_SINGLE_TLV("ADC2 EQ Band 1 Volume", DA732X_REG_ADC2_EQ12,
  447. DA732X_EQ_BAND1_SHIFT, DA732X_EQ_VOL_VAL_MAX,
  448. DA732X_INVERT, eq_band_pga_tlv),
  449. SOC_SINGLE_TLV("ADC2 EQ Band 2 Volume", DA732X_REG_ADC2_EQ12,
  450. DA732X_EQ_BAND2_SHIFT, DA732X_EQ_VOL_VAL_MAX,
  451. DA732X_INVERT, eq_band_pga_tlv),
  452. SOC_SINGLE_TLV("ADC2 EQ Band 3 Volume", DA732X_REG_ADC2_EQ34,
  453. DA732X_EQ_BAND3_SHIFT, DA732X_EQ_VOL_VAL_MAX,
  454. DA732X_INVERT, eq_band_pga_tlv),
  455. SOC_SINGLE_TLV("ACD2 EQ Band 4 Volume", DA732X_REG_ADC2_EQ34,
  456. DA732X_EQ_BAND4_SHIFT, DA732X_EQ_VOL_VAL_MAX,
  457. DA732X_INVERT, eq_band_pga_tlv),
  458. SOC_SINGLE_TLV("ACD2 EQ Band 5 Volume", DA732X_REG_ADC2_EQ5,
  459. DA732X_EQ_BAND5_SHIFT, DA732X_EQ_VOL_VAL_MAX,
  460. DA732X_INVERT, eq_band_pga_tlv),
  461. SOC_SINGLE_TLV("ADC2 EQ Overall Volume", DA732X_REG_ADC1_EQ5,
  462. DA732X_EQ_OVERALL_SHIFT, DA732X_EQ_OVERALL_VOL_VAL_MAX,
  463. DA732X_INVERT, eq_overall_tlv),
  464. SOC_SINGLE("DAC1 EQ Switch", DA732X_REG_DAC1_EQ5,
  465. DA732X_EQ_EN_SHIFT, DA732X_EQ_EN_MAX, DA732X_NO_INVERT),
  466. SOC_SINGLE_TLV("DAC1 EQ Band 1 Volume", DA732X_REG_DAC1_EQ12,
  467. DA732X_EQ_BAND1_SHIFT, DA732X_EQ_VOL_VAL_MAX,
  468. DA732X_INVERT, eq_band_pga_tlv),
  469. SOC_SINGLE_TLV("DAC1 EQ Band 2 Volume", DA732X_REG_DAC1_EQ12,
  470. DA732X_EQ_BAND2_SHIFT, DA732X_EQ_VOL_VAL_MAX,
  471. DA732X_INVERT, eq_band_pga_tlv),
  472. SOC_SINGLE_TLV("DAC1 EQ Band 3 Volume", DA732X_REG_DAC1_EQ34,
  473. DA732X_EQ_BAND3_SHIFT, DA732X_EQ_VOL_VAL_MAX,
  474. DA732X_INVERT, eq_band_pga_tlv),
  475. SOC_SINGLE_TLV("DAC1 EQ Band 4 Volume", DA732X_REG_DAC1_EQ34,
  476. DA732X_EQ_BAND4_SHIFT, DA732X_EQ_VOL_VAL_MAX,
  477. DA732X_INVERT, eq_band_pga_tlv),
  478. SOC_SINGLE_TLV("DAC1 EQ Band 5 Volume", DA732X_REG_DAC1_EQ5,
  479. DA732X_EQ_BAND5_SHIFT, DA732X_EQ_VOL_VAL_MAX,
  480. DA732X_INVERT, eq_band_pga_tlv),
  481. SOC_SINGLE("DAC2 EQ Switch", DA732X_REG_DAC2_EQ5,
  482. DA732X_EQ_EN_SHIFT, DA732X_EQ_EN_MAX, DA732X_NO_INVERT),
  483. SOC_SINGLE_TLV("DAC2 EQ Band 1 Volume", DA732X_REG_DAC2_EQ12,
  484. DA732X_EQ_BAND1_SHIFT, DA732X_EQ_VOL_VAL_MAX,
  485. DA732X_INVERT, eq_band_pga_tlv),
  486. SOC_SINGLE_TLV("DAC2 EQ Band 2 Volume", DA732X_REG_DAC2_EQ12,
  487. DA732X_EQ_BAND2_SHIFT, DA732X_EQ_VOL_VAL_MAX,
  488. DA732X_INVERT, eq_band_pga_tlv),
  489. SOC_SINGLE_TLV("DAC2 EQ Band 3 Volume", DA732X_REG_DAC2_EQ34,
  490. DA732X_EQ_BAND3_SHIFT, DA732X_EQ_VOL_VAL_MAX,
  491. DA732X_INVERT, eq_band_pga_tlv),
  492. SOC_SINGLE_TLV("DAC2 EQ Band 4 Volume", DA732X_REG_DAC2_EQ34,
  493. DA732X_EQ_BAND4_SHIFT, DA732X_EQ_VOL_VAL_MAX,
  494. DA732X_INVERT, eq_band_pga_tlv),
  495. SOC_SINGLE_TLV("DAC2 EQ Band 5 Volume", DA732X_REG_DAC2_EQ5,
  496. DA732X_EQ_BAND5_SHIFT, DA732X_EQ_VOL_VAL_MAX,
  497. DA732X_INVERT, eq_band_pga_tlv),
  498. SOC_SINGLE("DAC3 EQ Switch", DA732X_REG_DAC3_EQ5,
  499. DA732X_EQ_EN_SHIFT, DA732X_EQ_EN_MAX, DA732X_NO_INVERT),
  500. SOC_SINGLE_TLV("DAC3 EQ Band 1 Volume", DA732X_REG_DAC3_EQ12,
  501. DA732X_EQ_BAND1_SHIFT, DA732X_EQ_VOL_VAL_MAX,
  502. DA732X_INVERT, eq_band_pga_tlv),
  503. SOC_SINGLE_TLV("DAC3 EQ Band 2 Volume", DA732X_REG_DAC3_EQ12,
  504. DA732X_EQ_BAND2_SHIFT, DA732X_EQ_VOL_VAL_MAX,
  505. DA732X_INVERT, eq_band_pga_tlv),
  506. SOC_SINGLE_TLV("DAC3 EQ Band 3 Volume", DA732X_REG_DAC3_EQ34,
  507. DA732X_EQ_BAND3_SHIFT, DA732X_EQ_VOL_VAL_MAX,
  508. DA732X_INVERT, eq_band_pga_tlv),
  509. SOC_SINGLE_TLV("DAC3 EQ Band 4 Volume", DA732X_REG_DAC3_EQ34,
  510. DA732X_EQ_BAND4_SHIFT, DA732X_EQ_VOL_VAL_MAX,
  511. DA732X_INVERT, eq_band_pga_tlv),
  512. SOC_SINGLE_TLV("DAC3 EQ Band 5 Volume", DA732X_REG_DAC3_EQ5,
  513. DA732X_EQ_BAND5_SHIFT, DA732X_EQ_VOL_VAL_MAX,
  514. DA732X_INVERT, eq_band_pga_tlv),
  515. /* Lineout 2 Reciever*/
  516. SOC_SINGLE("Lineout 2 Switch", DA732X_REG_LIN2, DA732X_LOUT_MUTE_SHIFT,
  517. DA732X_SWITCH_MAX, DA732X_INVERT),
  518. SOC_SINGLE_TLV("Lineout 2 Volume", DA732X_REG_LIN2,
  519. DA732X_LOUT_VOL_SHIFT, DA732X_LOUT_VOL_VAL_MAX,
  520. DA732X_NO_INVERT, lin2_pga_tlv),
  521. /* Lineout 3 SPEAKER*/
  522. SOC_SINGLE("Lineout 3 Switch", DA732X_REG_LIN3, DA732X_LOUT_MUTE_SHIFT,
  523. DA732X_SWITCH_MAX, DA732X_INVERT),
  524. SOC_SINGLE_TLV("Lineout 3 Volume", DA732X_REG_LIN3,
  525. DA732X_LOUT_VOL_SHIFT, DA732X_LOUT_VOL_VAL_MAX,
  526. DA732X_NO_INVERT, lin3_pga_tlv),
  527. /* Lineout 4 */
  528. SOC_SINGLE("Lineout 4 Switch", DA732X_REG_LIN4, DA732X_LOUT_MUTE_SHIFT,
  529. DA732X_SWITCH_MAX, DA732X_INVERT),
  530. SOC_SINGLE_TLV("Lineout 4 Volume", DA732X_REG_LIN4,
  531. DA732X_LOUT_VOL_SHIFT, DA732X_LOUT_VOL_VAL_MAX,
  532. DA732X_NO_INVERT, lin4_pga_tlv),
  533. /* Headphones */
  534. SOC_DOUBLE_R("Headphone Switch", DA732X_REG_HPR, DA732X_REG_HPL,
  535. DA732X_HP_MUTE_SHIFT, DA732X_SWITCH_MAX, DA732X_INVERT),
  536. SOC_DOUBLE_R_TLV("Headphone Volume", DA732X_REG_HPL_VOL,
  537. DA732X_REG_HPR_VOL, DA732X_HP_VOL_SHIFT,
  538. DA732X_HP_VOL_VAL_MAX, DA732X_NO_INVERT, hp_pga_tlv),
  539. };
  540. static int da732x_adc_event(struct snd_soc_dapm_widget *w,
  541. struct snd_kcontrol *kcontrol, int event)
  542. {
  543. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  544. switch (event) {
  545. case SND_SOC_DAPM_POST_PMU:
  546. switch (w->reg) {
  547. case DA732X_REG_ADC1_PD:
  548. snd_soc_update_bits(codec, DA732X_REG_CLK_EN3,
  549. DA732X_ADCA_BB_CLK_EN,
  550. DA732X_ADCA_BB_CLK_EN);
  551. break;
  552. case DA732X_REG_ADC2_PD:
  553. snd_soc_update_bits(codec, DA732X_REG_CLK_EN3,
  554. DA732X_ADCC_BB_CLK_EN,
  555. DA732X_ADCC_BB_CLK_EN);
  556. break;
  557. default:
  558. return -EINVAL;
  559. }
  560. snd_soc_update_bits(codec, w->reg, DA732X_ADC_RST_MASK,
  561. DA732X_ADC_SET_ACT);
  562. snd_soc_update_bits(codec, w->reg, DA732X_ADC_PD_MASK,
  563. DA732X_ADC_ON);
  564. break;
  565. case SND_SOC_DAPM_POST_PMD:
  566. snd_soc_update_bits(codec, w->reg, DA732X_ADC_PD_MASK,
  567. DA732X_ADC_OFF);
  568. snd_soc_update_bits(codec, w->reg, DA732X_ADC_RST_MASK,
  569. DA732X_ADC_SET_RST);
  570. switch (w->reg) {
  571. case DA732X_REG_ADC1_PD:
  572. snd_soc_update_bits(codec, DA732X_REG_CLK_EN3,
  573. DA732X_ADCA_BB_CLK_EN, 0);
  574. break;
  575. case DA732X_REG_ADC2_PD:
  576. snd_soc_update_bits(codec, DA732X_REG_CLK_EN3,
  577. DA732X_ADCC_BB_CLK_EN, 0);
  578. break;
  579. default:
  580. return -EINVAL;
  581. }
  582. break;
  583. default:
  584. return -EINVAL;
  585. }
  586. return 0;
  587. }
  588. static int da732x_out_pga_event(struct snd_soc_dapm_widget *w,
  589. struct snd_kcontrol *kcontrol, int event)
  590. {
  591. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  592. switch (event) {
  593. case SND_SOC_DAPM_POST_PMU:
  594. snd_soc_update_bits(codec, w->reg,
  595. (1 << w->shift) | DA732X_OUT_HIZ_EN,
  596. (1 << w->shift) | DA732X_OUT_HIZ_EN);
  597. break;
  598. case SND_SOC_DAPM_POST_PMD:
  599. snd_soc_update_bits(codec, w->reg,
  600. (1 << w->shift) | DA732X_OUT_HIZ_EN,
  601. (1 << w->shift) | DA732X_OUT_HIZ_DIS);
  602. break;
  603. default:
  604. return -EINVAL;
  605. }
  606. return 0;
  607. }
  608. static const char *adcl_text[] = {
  609. "AUX1L", "MIC1"
  610. };
  611. static const char *adcr_text[] = {
  612. "AUX1R", "MIC2", "MIC3"
  613. };
  614. static const char *enable_text[] = {
  615. "Disabled",
  616. "Enabled"
  617. };
  618. /* ADC1LMUX */
  619. static SOC_ENUM_SINGLE_DECL(adc1l_enum,
  620. DA732X_REG_INP_MUX, DA732X_ADC1L_MUX_SEL_SHIFT,
  621. adcl_text);
  622. static const struct snd_kcontrol_new adc1l_mux =
  623. SOC_DAPM_ENUM("ADC Route", adc1l_enum);
  624. /* ADC1RMUX */
  625. static SOC_ENUM_SINGLE_DECL(adc1r_enum,
  626. DA732X_REG_INP_MUX, DA732X_ADC1R_MUX_SEL_SHIFT,
  627. adcr_text);
  628. static const struct snd_kcontrol_new adc1r_mux =
  629. SOC_DAPM_ENUM("ADC Route", adc1r_enum);
  630. /* ADC2LMUX */
  631. static SOC_ENUM_SINGLE_DECL(adc2l_enum,
  632. DA732X_REG_INP_MUX, DA732X_ADC2L_MUX_SEL_SHIFT,
  633. adcl_text);
  634. static const struct snd_kcontrol_new adc2l_mux =
  635. SOC_DAPM_ENUM("ADC Route", adc2l_enum);
  636. /* ADC2RMUX */
  637. static SOC_ENUM_SINGLE_DECL(adc2r_enum,
  638. DA732X_REG_INP_MUX, DA732X_ADC2R_MUX_SEL_SHIFT,
  639. adcr_text);
  640. static const struct snd_kcontrol_new adc2r_mux =
  641. SOC_DAPM_ENUM("ADC Route", adc2r_enum);
  642. static SOC_ENUM_SINGLE_DECL(da732x_hp_left_output,
  643. DA732X_REG_HPL, DA732X_HP_OUT_DAC_EN_SHIFT,
  644. enable_text);
  645. static const struct snd_kcontrol_new hpl_mux =
  646. SOC_DAPM_ENUM("HPL Switch", da732x_hp_left_output);
  647. static SOC_ENUM_SINGLE_DECL(da732x_hp_right_output,
  648. DA732X_REG_HPR, DA732X_HP_OUT_DAC_EN_SHIFT,
  649. enable_text);
  650. static const struct snd_kcontrol_new hpr_mux =
  651. SOC_DAPM_ENUM("HPR Switch", da732x_hp_right_output);
  652. static SOC_ENUM_SINGLE_DECL(da732x_speaker_output,
  653. DA732X_REG_LIN3, DA732X_LOUT_DAC_EN_SHIFT,
  654. enable_text);
  655. static const struct snd_kcontrol_new spk_mux =
  656. SOC_DAPM_ENUM("SPK Switch", da732x_speaker_output);
  657. static SOC_ENUM_SINGLE_DECL(da732x_lout4_output,
  658. DA732X_REG_LIN4, DA732X_LOUT_DAC_EN_SHIFT,
  659. enable_text);
  660. static const struct snd_kcontrol_new lout4_mux =
  661. SOC_DAPM_ENUM("LOUT4 Switch", da732x_lout4_output);
  662. static SOC_ENUM_SINGLE_DECL(da732x_lout2_output,
  663. DA732X_REG_LIN2, DA732X_LOUT_DAC_EN_SHIFT,
  664. enable_text);
  665. static const struct snd_kcontrol_new lout2_mux =
  666. SOC_DAPM_ENUM("LOUT2 Switch", da732x_lout2_output);
  667. static const struct snd_soc_dapm_widget da732x_dapm_widgets[] = {
  668. /* Supplies */
  669. SND_SOC_DAPM_SUPPLY("ADC1 Supply", DA732X_REG_ADC1_PD, 0,
  670. DA732X_NO_INVERT, da732x_adc_event,
  671. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  672. SND_SOC_DAPM_SUPPLY("ADC2 Supply", DA732X_REG_ADC2_PD, 0,
  673. DA732X_NO_INVERT, da732x_adc_event,
  674. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  675. SND_SOC_DAPM_SUPPLY("DAC1 CLK", DA732X_REG_CLK_EN4,
  676. DA732X_DACA_BB_CLK_SHIFT, DA732X_NO_INVERT,
  677. NULL, 0),
  678. SND_SOC_DAPM_SUPPLY("DAC2 CLK", DA732X_REG_CLK_EN4,
  679. DA732X_DACC_BB_CLK_SHIFT, DA732X_NO_INVERT,
  680. NULL, 0),
  681. SND_SOC_DAPM_SUPPLY("DAC3 CLK", DA732X_REG_CLK_EN5,
  682. DA732X_DACE_BB_CLK_SHIFT, DA732X_NO_INVERT,
  683. NULL, 0),
  684. /* Micbias */
  685. SND_SOC_DAPM_SUPPLY("MICBIAS1", DA732X_REG_MICBIAS1,
  686. DA732X_MICBIAS_EN_SHIFT,
  687. DA732X_NO_INVERT, NULL, 0),
  688. SND_SOC_DAPM_SUPPLY("MICBIAS2", DA732X_REG_MICBIAS2,
  689. DA732X_MICBIAS_EN_SHIFT,
  690. DA732X_NO_INVERT, NULL, 0),
  691. /* Inputs */
  692. SND_SOC_DAPM_INPUT("MIC1"),
  693. SND_SOC_DAPM_INPUT("MIC2"),
  694. SND_SOC_DAPM_INPUT("MIC3"),
  695. SND_SOC_DAPM_INPUT("AUX1L"),
  696. SND_SOC_DAPM_INPUT("AUX1R"),
  697. /* Outputs */
  698. SND_SOC_DAPM_OUTPUT("HPL"),
  699. SND_SOC_DAPM_OUTPUT("HPR"),
  700. SND_SOC_DAPM_OUTPUT("LOUTL"),
  701. SND_SOC_DAPM_OUTPUT("LOUTR"),
  702. SND_SOC_DAPM_OUTPUT("ClassD"),
  703. /* ADCs */
  704. SND_SOC_DAPM_ADC("ADC1L", NULL, DA732X_REG_ADC1_SEL,
  705. DA732X_ADCL_EN_SHIFT, DA732X_NO_INVERT),
  706. SND_SOC_DAPM_ADC("ADC1R", NULL, DA732X_REG_ADC1_SEL,
  707. DA732X_ADCR_EN_SHIFT, DA732X_NO_INVERT),
  708. SND_SOC_DAPM_ADC("ADC2L", NULL, DA732X_REG_ADC2_SEL,
  709. DA732X_ADCL_EN_SHIFT, DA732X_NO_INVERT),
  710. SND_SOC_DAPM_ADC("ADC2R", NULL, DA732X_REG_ADC2_SEL,
  711. DA732X_ADCR_EN_SHIFT, DA732X_NO_INVERT),
  712. /* DACs */
  713. SND_SOC_DAPM_DAC("DAC1L", NULL, DA732X_REG_DAC1_SEL,
  714. DA732X_DACL_EN_SHIFT, DA732X_NO_INVERT),
  715. SND_SOC_DAPM_DAC("DAC1R", NULL, DA732X_REG_DAC1_SEL,
  716. DA732X_DACR_EN_SHIFT, DA732X_NO_INVERT),
  717. SND_SOC_DAPM_DAC("DAC2L", NULL, DA732X_REG_DAC2_SEL,
  718. DA732X_DACL_EN_SHIFT, DA732X_NO_INVERT),
  719. SND_SOC_DAPM_DAC("DAC2R", NULL, DA732X_REG_DAC2_SEL,
  720. DA732X_DACR_EN_SHIFT, DA732X_NO_INVERT),
  721. SND_SOC_DAPM_DAC("DAC3", NULL, DA732X_REG_DAC3_SEL,
  722. DA732X_DACL_EN_SHIFT, DA732X_NO_INVERT),
  723. /* Input Pgas */
  724. SND_SOC_DAPM_PGA("MIC1 PGA", DA732X_REG_MIC1, DA732X_MIC_EN_SHIFT,
  725. 0, NULL, 0),
  726. SND_SOC_DAPM_PGA("MIC2 PGA", DA732X_REG_MIC2, DA732X_MIC_EN_SHIFT,
  727. 0, NULL, 0),
  728. SND_SOC_DAPM_PGA("MIC3 PGA", DA732X_REG_MIC3, DA732X_MIC_EN_SHIFT,
  729. 0, NULL, 0),
  730. SND_SOC_DAPM_PGA("AUX1L PGA", DA732X_REG_AUX1L, DA732X_AUX_EN_SHIFT,
  731. 0, NULL, 0),
  732. SND_SOC_DAPM_PGA("AUX1R PGA", DA732X_REG_AUX1R, DA732X_AUX_EN_SHIFT,
  733. 0, NULL, 0),
  734. SND_SOC_DAPM_PGA_E("HP Left", DA732X_REG_HPL, DA732X_HP_OUT_EN_SHIFT,
  735. 0, NULL, 0, da732x_out_pga_event,
  736. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  737. SND_SOC_DAPM_PGA_E("HP Right", DA732X_REG_HPR, DA732X_HP_OUT_EN_SHIFT,
  738. 0, NULL, 0, da732x_out_pga_event,
  739. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  740. SND_SOC_DAPM_PGA_E("LIN2", DA732X_REG_LIN2, DA732X_LIN_OUT_EN_SHIFT,
  741. 0, NULL, 0, da732x_out_pga_event,
  742. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  743. SND_SOC_DAPM_PGA_E("LIN3", DA732X_REG_LIN3, DA732X_LIN_OUT_EN_SHIFT,
  744. 0, NULL, 0, da732x_out_pga_event,
  745. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  746. SND_SOC_DAPM_PGA_E("LIN4", DA732X_REG_LIN4, DA732X_LIN_OUT_EN_SHIFT,
  747. 0, NULL, 0, da732x_out_pga_event,
  748. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  749. /* MUXs */
  750. SND_SOC_DAPM_MUX("ADC1 Left MUX", SND_SOC_NOPM, 0, 0, &adc1l_mux),
  751. SND_SOC_DAPM_MUX("ADC1 Right MUX", SND_SOC_NOPM, 0, 0, &adc1r_mux),
  752. SND_SOC_DAPM_MUX("ADC2 Left MUX", SND_SOC_NOPM, 0, 0, &adc2l_mux),
  753. SND_SOC_DAPM_MUX("ADC2 Right MUX", SND_SOC_NOPM, 0, 0, &adc2r_mux),
  754. SND_SOC_DAPM_MUX("HP Left MUX", SND_SOC_NOPM, 0, 0, &hpl_mux),
  755. SND_SOC_DAPM_MUX("HP Right MUX", SND_SOC_NOPM, 0, 0, &hpr_mux),
  756. SND_SOC_DAPM_MUX("Speaker MUX", SND_SOC_NOPM, 0, 0, &spk_mux),
  757. SND_SOC_DAPM_MUX("LOUT2 MUX", SND_SOC_NOPM, 0, 0, &lout2_mux),
  758. SND_SOC_DAPM_MUX("LOUT4 MUX", SND_SOC_NOPM, 0, 0, &lout4_mux),
  759. /* AIF interfaces */
  760. SND_SOC_DAPM_AIF_OUT("AIFA Output", "AIFA Capture", 0, DA732X_REG_AIFA3,
  761. DA732X_AIF_EN_SHIFT, 0),
  762. SND_SOC_DAPM_AIF_IN("AIFA Input", "AIFA Playback", 0, DA732X_REG_AIFA3,
  763. DA732X_AIF_EN_SHIFT, 0),
  764. SND_SOC_DAPM_AIF_OUT("AIFB Output", "AIFB Capture", 0, DA732X_REG_AIFB3,
  765. DA732X_AIF_EN_SHIFT, 0),
  766. SND_SOC_DAPM_AIF_IN("AIFB Input", "AIFB Playback", 0, DA732X_REG_AIFB3,
  767. DA732X_AIF_EN_SHIFT, 0),
  768. };
  769. static const struct snd_soc_dapm_route da732x_dapm_routes[] = {
  770. /* Inputs */
  771. {"AUX1L PGA", NULL, "AUX1L"},
  772. {"AUX1R PGA", NULL, "AUX1R"},
  773. {"MIC1 PGA", NULL, "MIC1"},
  774. {"MIC2 PGA", NULL, "MIC2"},
  775. {"MIC3 PGA", NULL, "MIC3"},
  776. /* Capture Path */
  777. {"ADC1 Left MUX", "MIC1", "MIC1 PGA"},
  778. {"ADC1 Left MUX", "AUX1L", "AUX1L PGA"},
  779. {"ADC1 Right MUX", "AUX1R", "AUX1R PGA"},
  780. {"ADC1 Right MUX", "MIC2", "MIC2 PGA"},
  781. {"ADC1 Right MUX", "MIC3", "MIC3 PGA"},
  782. {"ADC2 Left MUX", "AUX1L", "AUX1L PGA"},
  783. {"ADC2 Left MUX", "MIC1", "MIC1 PGA"},
  784. {"ADC2 Right MUX", "AUX1R", "AUX1R PGA"},
  785. {"ADC2 Right MUX", "MIC2", "MIC2 PGA"},
  786. {"ADC2 Right MUX", "MIC3", "MIC3 PGA"},
  787. {"ADC1L", NULL, "ADC1 Supply"},
  788. {"ADC1R", NULL, "ADC1 Supply"},
  789. {"ADC2L", NULL, "ADC2 Supply"},
  790. {"ADC2R", NULL, "ADC2 Supply"},
  791. {"ADC1L", NULL, "ADC1 Left MUX"},
  792. {"ADC1R", NULL, "ADC1 Right MUX"},
  793. {"ADC2L", NULL, "ADC2 Left MUX"},
  794. {"ADC2R", NULL, "ADC2 Right MUX"},
  795. {"AIFA Output", NULL, "ADC1L"},
  796. {"AIFA Output", NULL, "ADC1R"},
  797. {"AIFB Output", NULL, "ADC2L"},
  798. {"AIFB Output", NULL, "ADC2R"},
  799. {"HP Left MUX", "Enabled", "AIFA Input"},
  800. {"HP Right MUX", "Enabled", "AIFA Input"},
  801. {"Speaker MUX", "Enabled", "AIFB Input"},
  802. {"LOUT2 MUX", "Enabled", "AIFB Input"},
  803. {"LOUT4 MUX", "Enabled", "AIFB Input"},
  804. {"DAC1L", NULL, "DAC1 CLK"},
  805. {"DAC1R", NULL, "DAC1 CLK"},
  806. {"DAC2L", NULL, "DAC2 CLK"},
  807. {"DAC2R", NULL, "DAC2 CLK"},
  808. {"DAC3", NULL, "DAC3 CLK"},
  809. {"DAC1L", NULL, "HP Left MUX"},
  810. {"DAC1R", NULL, "HP Right MUX"},
  811. {"DAC2L", NULL, "Speaker MUX"},
  812. {"DAC2R", NULL, "LOUT4 MUX"},
  813. {"DAC3", NULL, "LOUT2 MUX"},
  814. /* Output Pgas */
  815. {"HP Left", NULL, "DAC1L"},
  816. {"HP Right", NULL, "DAC1R"},
  817. {"LIN3", NULL, "DAC2L"},
  818. {"LIN4", NULL, "DAC2R"},
  819. {"LIN2", NULL, "DAC3"},
  820. /* Outputs */
  821. {"ClassD", NULL, "LIN3"},
  822. {"LOUTL", NULL, "LIN2"},
  823. {"LOUTR", NULL, "LIN4"},
  824. {"HPL", NULL, "HP Left"},
  825. {"HPR", NULL, "HP Right"},
  826. };
  827. static int da732x_hw_params(struct snd_pcm_substream *substream,
  828. struct snd_pcm_hw_params *params,
  829. struct snd_soc_dai *dai)
  830. {
  831. struct snd_soc_codec *codec = dai->codec;
  832. u32 aif = 0;
  833. u32 reg_aif;
  834. u32 fs;
  835. reg_aif = dai->driver->base;
  836. switch (params_width(params)) {
  837. case 16:
  838. aif |= DA732X_AIF_WORD_16;
  839. break;
  840. case 20:
  841. aif |= DA732X_AIF_WORD_20;
  842. break;
  843. case 24:
  844. aif |= DA732X_AIF_WORD_24;
  845. break;
  846. case 32:
  847. aif |= DA732X_AIF_WORD_32;
  848. break;
  849. default:
  850. return -EINVAL;
  851. }
  852. switch (params_rate(params)) {
  853. case 8000:
  854. fs = DA732X_SR_8KHZ;
  855. break;
  856. case 11025:
  857. fs = DA732X_SR_11_025KHZ;
  858. break;
  859. case 12000:
  860. fs = DA732X_SR_12KHZ;
  861. break;
  862. case 16000:
  863. fs = DA732X_SR_16KHZ;
  864. break;
  865. case 22050:
  866. fs = DA732X_SR_22_05KHZ;
  867. break;
  868. case 24000:
  869. fs = DA732X_SR_24KHZ;
  870. break;
  871. case 32000:
  872. fs = DA732X_SR_32KHZ;
  873. break;
  874. case 44100:
  875. fs = DA732X_SR_44_1KHZ;
  876. break;
  877. case 48000:
  878. fs = DA732X_SR_48KHZ;
  879. break;
  880. case 88100:
  881. fs = DA732X_SR_88_1KHZ;
  882. break;
  883. case 96000:
  884. fs = DA732X_SR_96KHZ;
  885. break;
  886. default:
  887. return -EINVAL;
  888. }
  889. snd_soc_update_bits(codec, reg_aif, DA732X_AIF_WORD_MASK, aif);
  890. snd_soc_update_bits(codec, DA732X_REG_CLK_CTRL, DA732X_SR1_MASK, fs);
  891. return 0;
  892. }
  893. static int da732x_set_dai_fmt(struct snd_soc_dai *dai, u32 fmt)
  894. {
  895. struct snd_soc_codec *codec = dai->codec;
  896. u32 aif_mclk, pc_count;
  897. u32 reg_aif1, aif1;
  898. u32 reg_aif3, aif3;
  899. switch (dai->id) {
  900. case DA732X_DAI_ID1:
  901. reg_aif1 = DA732X_REG_AIFA1;
  902. reg_aif3 = DA732X_REG_AIFA3;
  903. pc_count = DA732X_PC_PULSE_AIFA | DA732X_PC_RESYNC_NOT_AUT |
  904. DA732X_PC_SAME;
  905. break;
  906. case DA732X_DAI_ID2:
  907. reg_aif1 = DA732X_REG_AIFB1;
  908. reg_aif3 = DA732X_REG_AIFB3;
  909. pc_count = DA732X_PC_PULSE_AIFB | DA732X_PC_RESYNC_NOT_AUT |
  910. DA732X_PC_SAME;
  911. break;
  912. default:
  913. return -EINVAL;
  914. }
  915. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  916. case SND_SOC_DAIFMT_CBS_CFS:
  917. aif1 = DA732X_AIF_SLAVE;
  918. aif_mclk = DA732X_AIFM_FRAME_64 | DA732X_AIFM_SRC_SEL_AIFA;
  919. break;
  920. case SND_SOC_DAIFMT_CBM_CFM:
  921. aif1 = DA732X_AIF_CLK_FROM_SRC;
  922. aif_mclk = DA732X_CLK_GENERATION_AIF_A;
  923. break;
  924. default:
  925. return -EINVAL;
  926. }
  927. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  928. case SND_SOC_DAIFMT_I2S:
  929. aif3 = DA732X_AIF_I2S_MODE;
  930. break;
  931. case SND_SOC_DAIFMT_RIGHT_J:
  932. aif3 = DA732X_AIF_RIGHT_J_MODE;
  933. break;
  934. case SND_SOC_DAIFMT_LEFT_J:
  935. aif3 = DA732X_AIF_LEFT_J_MODE;
  936. break;
  937. case SND_SOC_DAIFMT_DSP_B:
  938. aif3 = DA732X_AIF_DSP_MODE;
  939. break;
  940. default:
  941. return -EINVAL;
  942. }
  943. /* Clock inversion */
  944. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  945. case SND_SOC_DAIFMT_DSP_B:
  946. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  947. case SND_SOC_DAIFMT_NB_NF:
  948. break;
  949. case SND_SOC_DAIFMT_IB_NF:
  950. aif3 |= DA732X_AIF_BCLK_INV;
  951. break;
  952. default:
  953. return -EINVAL;
  954. }
  955. break;
  956. case SND_SOC_DAIFMT_I2S:
  957. case SND_SOC_DAIFMT_RIGHT_J:
  958. case SND_SOC_DAIFMT_LEFT_J:
  959. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  960. case SND_SOC_DAIFMT_NB_NF:
  961. break;
  962. case SND_SOC_DAIFMT_IB_IF:
  963. aif3 |= DA732X_AIF_BCLK_INV | DA732X_AIF_WCLK_INV;
  964. break;
  965. case SND_SOC_DAIFMT_IB_NF:
  966. aif3 |= DA732X_AIF_BCLK_INV;
  967. break;
  968. case SND_SOC_DAIFMT_NB_IF:
  969. aif3 |= DA732X_AIF_WCLK_INV;
  970. break;
  971. default:
  972. return -EINVAL;
  973. }
  974. break;
  975. default:
  976. return -EINVAL;
  977. }
  978. snd_soc_write(codec, DA732X_REG_AIF_MCLK, aif_mclk);
  979. snd_soc_update_bits(codec, reg_aif1, DA732X_AIF1_CLK_MASK, aif1);
  980. snd_soc_update_bits(codec, reg_aif3, DA732X_AIF_BCLK_INV |
  981. DA732X_AIF_WCLK_INV | DA732X_AIF_MODE_MASK, aif3);
  982. snd_soc_write(codec, DA732X_REG_PC_CTRL, pc_count);
  983. return 0;
  984. }
  985. static int da732x_set_dai_pll(struct snd_soc_codec *codec, int pll_id,
  986. int source, unsigned int freq_in,
  987. unsigned int freq_out)
  988. {
  989. struct da732x_priv *da732x = snd_soc_codec_get_drvdata(codec);
  990. int fref, indiv;
  991. u8 div_lo, div_mid, div_hi;
  992. u64 frac_div;
  993. /* Disable PLL */
  994. if (freq_out == 0) {
  995. snd_soc_update_bits(codec, DA732X_REG_PLL_CTRL,
  996. DA732X_PLL_EN, 0);
  997. da732x->pll_en = false;
  998. return 0;
  999. }
  1000. if (da732x->pll_en)
  1001. return -EBUSY;
  1002. if (source == DA732X_SRCCLK_MCLK) {
  1003. /* Validate Sysclk rate */
  1004. switch (da732x->sysclk) {
  1005. case 11290000:
  1006. case 12288000:
  1007. case 22580000:
  1008. case 24576000:
  1009. case 45160000:
  1010. case 49152000:
  1011. snd_soc_write(codec, DA732X_REG_PLL_CTRL,
  1012. DA732X_PLL_BYPASS);
  1013. return 0;
  1014. default:
  1015. dev_err(codec->dev,
  1016. "Cannot use PLL Bypass, invalid SYSCLK rate\n");
  1017. return -EINVAL;
  1018. }
  1019. }
  1020. indiv = da732x_get_input_div(codec, da732x->sysclk);
  1021. if (indiv < 0)
  1022. return indiv;
  1023. fref = (da732x->sysclk / indiv);
  1024. div_hi = freq_out / fref;
  1025. frac_div = (u64)(freq_out % fref) * 8192ULL;
  1026. do_div(frac_div, fref);
  1027. div_mid = (frac_div >> DA732X_1BYTE_SHIFT) & DA732X_U8_MASK;
  1028. div_lo = (frac_div) & DA732X_U8_MASK;
  1029. snd_soc_write(codec, DA732X_REG_PLL_DIV_LO, div_lo);
  1030. snd_soc_write(codec, DA732X_REG_PLL_DIV_MID, div_mid);
  1031. snd_soc_write(codec, DA732X_REG_PLL_DIV_HI, div_hi);
  1032. snd_soc_update_bits(codec, DA732X_REG_PLL_CTRL, DA732X_PLL_EN,
  1033. DA732X_PLL_EN);
  1034. da732x->pll_en = true;
  1035. return 0;
  1036. }
  1037. static int da732x_set_dai_sysclk(struct snd_soc_dai *dai, int clk_id,
  1038. unsigned int freq, int dir)
  1039. {
  1040. struct snd_soc_codec *codec = dai->codec;
  1041. struct da732x_priv *da732x = snd_soc_codec_get_drvdata(codec);
  1042. da732x->sysclk = freq;
  1043. return 0;
  1044. }
  1045. #define DA732X_RATES SNDRV_PCM_RATE_8000_96000
  1046. #define DA732X_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
  1047. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  1048. static const struct snd_soc_dai_ops da732x_dai_ops = {
  1049. .hw_params = da732x_hw_params,
  1050. .set_fmt = da732x_set_dai_fmt,
  1051. .set_sysclk = da732x_set_dai_sysclk,
  1052. };
  1053. static struct snd_soc_dai_driver da732x_dai[] = {
  1054. {
  1055. .name = "DA732X_AIFA",
  1056. .id = DA732X_DAI_ID1,
  1057. .base = DA732X_REG_AIFA1,
  1058. .playback = {
  1059. .stream_name = "AIFA Playback",
  1060. .channels_min = 1,
  1061. .channels_max = 2,
  1062. .rates = DA732X_RATES,
  1063. .formats = DA732X_FORMATS,
  1064. },
  1065. .capture = {
  1066. .stream_name = "AIFA Capture",
  1067. .channels_min = 1,
  1068. .channels_max = 2,
  1069. .rates = DA732X_RATES,
  1070. .formats = DA732X_FORMATS,
  1071. },
  1072. .ops = &da732x_dai_ops,
  1073. },
  1074. {
  1075. .name = "DA732X_AIFB",
  1076. .id = DA732X_DAI_ID2,
  1077. .base = DA732X_REG_AIFB1,
  1078. .playback = {
  1079. .stream_name = "AIFB Playback",
  1080. .channels_min = 1,
  1081. .channels_max = 2,
  1082. .rates = DA732X_RATES,
  1083. .formats = DA732X_FORMATS,
  1084. },
  1085. .capture = {
  1086. .stream_name = "AIFB Capture",
  1087. .channels_min = 1,
  1088. .channels_max = 2,
  1089. .rates = DA732X_RATES,
  1090. .formats = DA732X_FORMATS,
  1091. },
  1092. .ops = &da732x_dai_ops,
  1093. },
  1094. };
  1095. static bool da732x_volatile(struct device *dev, unsigned int reg)
  1096. {
  1097. switch (reg) {
  1098. case DA732X_REG_HPL_DAC_OFF_CNTL:
  1099. case DA732X_REG_HPR_DAC_OFF_CNTL:
  1100. return true;
  1101. default:
  1102. return false;
  1103. }
  1104. }
  1105. static const struct regmap_config da732x_regmap = {
  1106. .reg_bits = 8,
  1107. .val_bits = 8,
  1108. .max_register = DA732X_MAX_REG,
  1109. .volatile_reg = da732x_volatile,
  1110. .reg_defaults = da732x_reg_cache,
  1111. .num_reg_defaults = ARRAY_SIZE(da732x_reg_cache),
  1112. .cache_type = REGCACHE_RBTREE,
  1113. };
  1114. static void da732x_dac_offset_adjust(struct snd_soc_codec *codec)
  1115. {
  1116. u8 offset[DA732X_HP_DACS];
  1117. u8 sign[DA732X_HP_DACS];
  1118. u8 step = DA732X_DAC_OFFSET_STEP;
  1119. /* Initialize DAC offset calibration circuits and registers */
  1120. snd_soc_write(codec, DA732X_REG_HPL_DAC_OFFSET,
  1121. DA732X_HP_DAC_OFFSET_TRIM_VAL);
  1122. snd_soc_write(codec, DA732X_REG_HPR_DAC_OFFSET,
  1123. DA732X_HP_DAC_OFFSET_TRIM_VAL);
  1124. snd_soc_write(codec, DA732X_REG_HPL_DAC_OFF_CNTL,
  1125. DA732X_HP_DAC_OFF_CALIBRATION |
  1126. DA732X_HP_DAC_OFF_SCALE_STEPS);
  1127. snd_soc_write(codec, DA732X_REG_HPR_DAC_OFF_CNTL,
  1128. DA732X_HP_DAC_OFF_CALIBRATION |
  1129. DA732X_HP_DAC_OFF_SCALE_STEPS);
  1130. /* Wait for voltage stabilization */
  1131. msleep(DA732X_WAIT_FOR_STABILIZATION);
  1132. /* Check DAC offset sign */
  1133. sign[DA732X_HPL_DAC] = (snd_soc_read(codec, DA732X_REG_HPL_DAC_OFF_CNTL) &
  1134. DA732X_HP_DAC_OFF_CNTL_COMPO);
  1135. sign[DA732X_HPR_DAC] = (snd_soc_read(codec, DA732X_REG_HPR_DAC_OFF_CNTL) &
  1136. DA732X_HP_DAC_OFF_CNTL_COMPO);
  1137. /* Binary search DAC offset values (both channels at once) */
  1138. offset[DA732X_HPL_DAC] = sign[DA732X_HPL_DAC] << DA732X_HP_DAC_COMPO_SHIFT;
  1139. offset[DA732X_HPR_DAC] = sign[DA732X_HPR_DAC] << DA732X_HP_DAC_COMPO_SHIFT;
  1140. do {
  1141. offset[DA732X_HPL_DAC] |= step;
  1142. offset[DA732X_HPR_DAC] |= step;
  1143. snd_soc_write(codec, DA732X_REG_HPL_DAC_OFFSET,
  1144. ~offset[DA732X_HPL_DAC] & DA732X_HP_DAC_OFF_MASK);
  1145. snd_soc_write(codec, DA732X_REG_HPR_DAC_OFFSET,
  1146. ~offset[DA732X_HPR_DAC] & DA732X_HP_DAC_OFF_MASK);
  1147. msleep(DA732X_WAIT_FOR_STABILIZATION);
  1148. if ((snd_soc_read(codec, DA732X_REG_HPL_DAC_OFF_CNTL) &
  1149. DA732X_HP_DAC_OFF_CNTL_COMPO) ^ sign[DA732X_HPL_DAC])
  1150. offset[DA732X_HPL_DAC] &= ~step;
  1151. if ((snd_soc_read(codec, DA732X_REG_HPR_DAC_OFF_CNTL) &
  1152. DA732X_HP_DAC_OFF_CNTL_COMPO) ^ sign[DA732X_HPR_DAC])
  1153. offset[DA732X_HPR_DAC] &= ~step;
  1154. step >>= 1;
  1155. } while (step);
  1156. /* Write final DAC offsets to registers */
  1157. snd_soc_write(codec, DA732X_REG_HPL_DAC_OFFSET,
  1158. ~offset[DA732X_HPL_DAC] & DA732X_HP_DAC_OFF_MASK);
  1159. snd_soc_write(codec, DA732X_REG_HPR_DAC_OFFSET,
  1160. ~offset[DA732X_HPR_DAC] & DA732X_HP_DAC_OFF_MASK);
  1161. /* End DAC calibration mode */
  1162. snd_soc_write(codec, DA732X_REG_HPL_DAC_OFF_CNTL,
  1163. DA732X_HP_DAC_OFF_SCALE_STEPS);
  1164. snd_soc_write(codec, DA732X_REG_HPR_DAC_OFF_CNTL,
  1165. DA732X_HP_DAC_OFF_SCALE_STEPS);
  1166. }
  1167. static void da732x_output_offset_adjust(struct snd_soc_codec *codec)
  1168. {
  1169. u8 offset[DA732X_HP_AMPS];
  1170. u8 sign[DA732X_HP_AMPS];
  1171. u8 step = DA732X_OUTPUT_OFFSET_STEP;
  1172. offset[DA732X_HPL_AMP] = DA732X_HP_OUT_TRIM_VAL;
  1173. offset[DA732X_HPR_AMP] = DA732X_HP_OUT_TRIM_VAL;
  1174. /* Initialize output offset calibration circuits and registers */
  1175. snd_soc_write(codec, DA732X_REG_HPL_OUT_OFFSET, DA732X_HP_OUT_TRIM_VAL);
  1176. snd_soc_write(codec, DA732X_REG_HPR_OUT_OFFSET, DA732X_HP_OUT_TRIM_VAL);
  1177. snd_soc_write(codec, DA732X_REG_HPL,
  1178. DA732X_HP_OUT_COMP | DA732X_HP_OUT_EN);
  1179. snd_soc_write(codec, DA732X_REG_HPR,
  1180. DA732X_HP_OUT_COMP | DA732X_HP_OUT_EN);
  1181. /* Wait for voltage stabilization */
  1182. msleep(DA732X_WAIT_FOR_STABILIZATION);
  1183. /* Check output offset sign */
  1184. sign[DA732X_HPL_AMP] = snd_soc_read(codec, DA732X_REG_HPL) &
  1185. DA732X_HP_OUT_COMPO;
  1186. sign[DA732X_HPR_AMP] = snd_soc_read(codec, DA732X_REG_HPR) &
  1187. DA732X_HP_OUT_COMPO;
  1188. snd_soc_write(codec, DA732X_REG_HPL, DA732X_HP_OUT_COMP |
  1189. (sign[DA732X_HPL_AMP] >> DA732X_HP_OUT_COMPO_SHIFT) |
  1190. DA732X_HP_OUT_EN);
  1191. snd_soc_write(codec, DA732X_REG_HPR, DA732X_HP_OUT_COMP |
  1192. (sign[DA732X_HPR_AMP] >> DA732X_HP_OUT_COMPO_SHIFT) |
  1193. DA732X_HP_OUT_EN);
  1194. /* Binary search output offset values (both channels at once) */
  1195. do {
  1196. offset[DA732X_HPL_AMP] |= step;
  1197. offset[DA732X_HPR_AMP] |= step;
  1198. snd_soc_write(codec, DA732X_REG_HPL_OUT_OFFSET,
  1199. offset[DA732X_HPL_AMP]);
  1200. snd_soc_write(codec, DA732X_REG_HPR_OUT_OFFSET,
  1201. offset[DA732X_HPR_AMP]);
  1202. msleep(DA732X_WAIT_FOR_STABILIZATION);
  1203. if ((snd_soc_read(codec, DA732X_REG_HPL) &
  1204. DA732X_HP_OUT_COMPO) ^ sign[DA732X_HPL_AMP])
  1205. offset[DA732X_HPL_AMP] &= ~step;
  1206. if ((snd_soc_read(codec, DA732X_REG_HPR) &
  1207. DA732X_HP_OUT_COMPO) ^ sign[DA732X_HPR_AMP])
  1208. offset[DA732X_HPR_AMP] &= ~step;
  1209. step >>= 1;
  1210. } while (step);
  1211. /* Write final DAC offsets to registers */
  1212. snd_soc_write(codec, DA732X_REG_HPL_OUT_OFFSET, offset[DA732X_HPL_AMP]);
  1213. snd_soc_write(codec, DA732X_REG_HPR_OUT_OFFSET, offset[DA732X_HPR_AMP]);
  1214. }
  1215. static void da732x_hp_dc_offset_cancellation(struct snd_soc_codec *codec)
  1216. {
  1217. /* Make sure that we have Soft Mute enabled */
  1218. snd_soc_write(codec, DA732X_REG_DAC1_SOFTMUTE, DA732X_SOFTMUTE_EN |
  1219. DA732X_GAIN_RAMPED | DA732X_16_SAMPLES);
  1220. snd_soc_write(codec, DA732X_REG_DAC1_SEL, DA732X_DACL_EN |
  1221. DA732X_DACR_EN | DA732X_DACL_SDM | DA732X_DACR_SDM |
  1222. DA732X_DACL_MUTE | DA732X_DACR_MUTE);
  1223. snd_soc_write(codec, DA732X_REG_HPL, DA732X_HP_OUT_DAC_EN |
  1224. DA732X_HP_OUT_MUTE | DA732X_HP_OUT_EN);
  1225. snd_soc_write(codec, DA732X_REG_HPR, DA732X_HP_OUT_EN |
  1226. DA732X_HP_OUT_MUTE | DA732X_HP_OUT_DAC_EN);
  1227. da732x_dac_offset_adjust(codec);
  1228. da732x_output_offset_adjust(codec);
  1229. snd_soc_write(codec, DA732X_REG_DAC1_SEL, DA732X_DACS_DIS);
  1230. snd_soc_write(codec, DA732X_REG_HPL, DA732X_HP_DIS);
  1231. snd_soc_write(codec, DA732X_REG_HPR, DA732X_HP_DIS);
  1232. }
  1233. static int da732x_set_bias_level(struct snd_soc_codec *codec,
  1234. enum snd_soc_bias_level level)
  1235. {
  1236. struct da732x_priv *da732x = snd_soc_codec_get_drvdata(codec);
  1237. switch (level) {
  1238. case SND_SOC_BIAS_ON:
  1239. snd_soc_update_bits(codec, DA732X_REG_BIAS_EN,
  1240. DA732X_BIAS_BOOST_MASK,
  1241. DA732X_BIAS_BOOST_100PC);
  1242. break;
  1243. case SND_SOC_BIAS_PREPARE:
  1244. break;
  1245. case SND_SOC_BIAS_STANDBY:
  1246. if (snd_soc_codec_get_bias_level(codec) == SND_SOC_BIAS_OFF) {
  1247. /* Init Codec */
  1248. snd_soc_write(codec, DA732X_REG_REF1,
  1249. DA732X_VMID_FASTCHG);
  1250. snd_soc_write(codec, DA732X_REG_BIAS_EN,
  1251. DA732X_BIAS_EN);
  1252. mdelay(DA732X_STARTUP_DELAY);
  1253. /* Disable Fast Charge and enable DAC ref voltage */
  1254. snd_soc_write(codec, DA732X_REG_REF1,
  1255. DA732X_REFBUFX2_EN);
  1256. /* Enable bypass DSP routing */
  1257. snd_soc_write(codec, DA732X_REG_DATA_ROUTE,
  1258. DA732X_BYPASS_DSP);
  1259. /* Enable Digital subsystem */
  1260. snd_soc_write(codec, DA732X_REG_DSP_CTRL,
  1261. DA732X_DIGITAL_EN);
  1262. snd_soc_write(codec, DA732X_REG_SPARE1_OUT,
  1263. DA732X_HP_DRIVER_EN |
  1264. DA732X_HP_GATE_LOW |
  1265. DA732X_HP_LOOP_GAIN_CTRL);
  1266. snd_soc_write(codec, DA732X_REG_HP_LIN1_GNDSEL,
  1267. DA732X_HP_OUT_GNDSEL);
  1268. da732x_set_charge_pump(codec, DA732X_ENABLE_CP);
  1269. snd_soc_write(codec, DA732X_REG_CLK_EN1,
  1270. DA732X_SYS3_CLK_EN | DA732X_PC_CLK_EN);
  1271. /* Enable Zero Crossing */
  1272. snd_soc_write(codec, DA732X_REG_INP_ZC_EN,
  1273. DA732X_MIC1_PRE_ZC_EN |
  1274. DA732X_MIC1_ZC_EN |
  1275. DA732X_MIC2_PRE_ZC_EN |
  1276. DA732X_MIC2_ZC_EN |
  1277. DA732X_AUXL_ZC_EN |
  1278. DA732X_AUXR_ZC_EN |
  1279. DA732X_MIC3_PRE_ZC_EN |
  1280. DA732X_MIC3_ZC_EN);
  1281. snd_soc_write(codec, DA732X_REG_OUT_ZC_EN,
  1282. DA732X_HPL_ZC_EN | DA732X_HPR_ZC_EN |
  1283. DA732X_LIN2_ZC_EN | DA732X_LIN3_ZC_EN |
  1284. DA732X_LIN4_ZC_EN);
  1285. da732x_hp_dc_offset_cancellation(codec);
  1286. regcache_cache_only(da732x->regmap, false);
  1287. regcache_sync(da732x->regmap);
  1288. } else {
  1289. snd_soc_update_bits(codec, DA732X_REG_BIAS_EN,
  1290. DA732X_BIAS_BOOST_MASK,
  1291. DA732X_BIAS_BOOST_50PC);
  1292. snd_soc_update_bits(codec, DA732X_REG_PLL_CTRL,
  1293. DA732X_PLL_EN, 0);
  1294. da732x->pll_en = false;
  1295. }
  1296. break;
  1297. case SND_SOC_BIAS_OFF:
  1298. regcache_cache_only(da732x->regmap, true);
  1299. da732x_set_charge_pump(codec, DA732X_DISABLE_CP);
  1300. snd_soc_update_bits(codec, DA732X_REG_BIAS_EN, DA732X_BIAS_EN,
  1301. DA732X_BIAS_DIS);
  1302. da732x->pll_en = false;
  1303. break;
  1304. }
  1305. return 0;
  1306. }
  1307. static struct snd_soc_codec_driver soc_codec_dev_da732x = {
  1308. .set_bias_level = da732x_set_bias_level,
  1309. .component_driver = {
  1310. .controls = da732x_snd_controls,
  1311. .num_controls = ARRAY_SIZE(da732x_snd_controls),
  1312. .dapm_widgets = da732x_dapm_widgets,
  1313. .num_dapm_widgets = ARRAY_SIZE(da732x_dapm_widgets),
  1314. .dapm_routes = da732x_dapm_routes,
  1315. .num_dapm_routes = ARRAY_SIZE(da732x_dapm_routes),
  1316. },
  1317. .set_pll = da732x_set_dai_pll,
  1318. };
  1319. static int da732x_i2c_probe(struct i2c_client *i2c,
  1320. const struct i2c_device_id *id)
  1321. {
  1322. struct da732x_priv *da732x;
  1323. unsigned int reg;
  1324. int ret;
  1325. da732x = devm_kzalloc(&i2c->dev, sizeof(struct da732x_priv),
  1326. GFP_KERNEL);
  1327. if (!da732x)
  1328. return -ENOMEM;
  1329. i2c_set_clientdata(i2c, da732x);
  1330. da732x->regmap = devm_regmap_init_i2c(i2c, &da732x_regmap);
  1331. if (IS_ERR(da732x->regmap)) {
  1332. ret = PTR_ERR(da732x->regmap);
  1333. dev_err(&i2c->dev, "Failed to initialize regmap\n");
  1334. goto err;
  1335. }
  1336. ret = regmap_read(da732x->regmap, DA732X_REG_ID, &reg);
  1337. if (ret < 0) {
  1338. dev_err(&i2c->dev, "Failed to read ID register: %d\n", ret);
  1339. goto err;
  1340. }
  1341. dev_info(&i2c->dev, "Revision: %d.%d\n",
  1342. (reg & DA732X_ID_MAJOR_MASK) >> 4,
  1343. (reg & DA732X_ID_MINOR_MASK));
  1344. ret = snd_soc_register_codec(&i2c->dev, &soc_codec_dev_da732x,
  1345. da732x_dai, ARRAY_SIZE(da732x_dai));
  1346. if (ret != 0)
  1347. dev_err(&i2c->dev, "Failed to register codec.\n");
  1348. err:
  1349. return ret;
  1350. }
  1351. static int da732x_i2c_remove(struct i2c_client *client)
  1352. {
  1353. snd_soc_unregister_codec(&client->dev);
  1354. return 0;
  1355. }
  1356. static const struct i2c_device_id da732x_i2c_id[] = {
  1357. { "da7320", 0},
  1358. { }
  1359. };
  1360. MODULE_DEVICE_TABLE(i2c, da732x_i2c_id);
  1361. static struct i2c_driver da732x_i2c_driver = {
  1362. .driver = {
  1363. .name = "da7320",
  1364. },
  1365. .probe = da732x_i2c_probe,
  1366. .remove = da732x_i2c_remove,
  1367. .id_table = da732x_i2c_id,
  1368. };
  1369. module_i2c_driver(da732x_i2c_driver);
  1370. MODULE_DESCRIPTION("ASoC DA732X driver");
  1371. MODULE_AUTHOR("Michal Hajduk <michal.hajduk@diasemi.com>");
  1372. MODULE_LICENSE("GPL");