cs53l30.c 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145
  1. /*
  2. * cs53l30.c -- CS53l30 ALSA Soc Audio driver
  3. *
  4. * Copyright 2015 Cirrus Logic, Inc.
  5. *
  6. * Authors: Paul Handrigan <Paul.Handrigan@cirrus.com>,
  7. * Tim Howe <Tim.Howe@cirrus.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. */
  14. #include <linux/clk.h>
  15. #include <linux/delay.h>
  16. #include <linux/i2c.h>
  17. #include <linux/module.h>
  18. #include <linux/of_gpio.h>
  19. #include <linux/gpio/consumer.h>
  20. #include <linux/regulator/consumer.h>
  21. #include <sound/pcm_params.h>
  22. #include <sound/soc.h>
  23. #include <sound/tlv.h>
  24. #include "cs53l30.h"
  25. #define CS53L30_NUM_SUPPLIES 2
  26. static const char *const cs53l30_supply_names[CS53L30_NUM_SUPPLIES] = {
  27. "VA",
  28. "VP",
  29. };
  30. struct cs53l30_private {
  31. struct regulator_bulk_data supplies[CS53L30_NUM_SUPPLIES];
  32. struct regmap *regmap;
  33. struct gpio_desc *reset_gpio;
  34. struct gpio_desc *mute_gpio;
  35. struct clk *mclk;
  36. bool use_sdout2;
  37. u32 mclk_rate;
  38. };
  39. static const struct reg_default cs53l30_reg_defaults[] = {
  40. { CS53L30_PWRCTL, CS53L30_PWRCTL_DEFAULT },
  41. { CS53L30_MCLKCTL, CS53L30_MCLKCTL_DEFAULT },
  42. { CS53L30_INT_SR_CTL, CS53L30_INT_SR_CTL_DEFAULT },
  43. { CS53L30_MICBIAS_CTL, CS53L30_MICBIAS_CTL_DEFAULT },
  44. { CS53L30_ASPCFG_CTL, CS53L30_ASPCFG_CTL_DEFAULT },
  45. { CS53L30_ASP_CTL1, CS53L30_ASP_CTL1_DEFAULT },
  46. { CS53L30_ASP_TDMTX_CTL1, CS53L30_ASP_TDMTX_CTLx_DEFAULT },
  47. { CS53L30_ASP_TDMTX_CTL2, CS53L30_ASP_TDMTX_CTLx_DEFAULT },
  48. { CS53L30_ASP_TDMTX_CTL3, CS53L30_ASP_TDMTX_CTLx_DEFAULT },
  49. { CS53L30_ASP_TDMTX_CTL4, CS53L30_ASP_TDMTX_CTLx_DEFAULT },
  50. { CS53L30_ASP_TDMTX_EN1, CS53L30_ASP_TDMTX_ENx_DEFAULT },
  51. { CS53L30_ASP_TDMTX_EN2, CS53L30_ASP_TDMTX_ENx_DEFAULT },
  52. { CS53L30_ASP_TDMTX_EN3, CS53L30_ASP_TDMTX_ENx_DEFAULT },
  53. { CS53L30_ASP_TDMTX_EN4, CS53L30_ASP_TDMTX_ENx_DEFAULT },
  54. { CS53L30_ASP_TDMTX_EN5, CS53L30_ASP_TDMTX_ENx_DEFAULT },
  55. { CS53L30_ASP_TDMTX_EN6, CS53L30_ASP_TDMTX_ENx_DEFAULT },
  56. { CS53L30_ASP_CTL2, CS53L30_ASP_CTL2_DEFAULT },
  57. { CS53L30_SFT_RAMP, CS53L30_SFT_RMP_DEFAULT },
  58. { CS53L30_LRCK_CTL1, CS53L30_LRCK_CTLx_DEFAULT },
  59. { CS53L30_LRCK_CTL2, CS53L30_LRCK_CTLx_DEFAULT },
  60. { CS53L30_MUTEP_CTL1, CS53L30_MUTEP_CTL1_DEFAULT },
  61. { CS53L30_MUTEP_CTL2, CS53L30_MUTEP_CTL2_DEFAULT },
  62. { CS53L30_INBIAS_CTL1, CS53L30_INBIAS_CTL1_DEFAULT },
  63. { CS53L30_INBIAS_CTL2, CS53L30_INBIAS_CTL2_DEFAULT },
  64. { CS53L30_DMIC1_STR_CTL, CS53L30_DMIC1_STR_CTL_DEFAULT },
  65. { CS53L30_DMIC2_STR_CTL, CS53L30_DMIC2_STR_CTL_DEFAULT },
  66. { CS53L30_ADCDMIC1_CTL1, CS53L30_ADCDMICx_CTL1_DEFAULT },
  67. { CS53L30_ADCDMIC1_CTL2, CS53L30_ADCDMIC1_CTL2_DEFAULT },
  68. { CS53L30_ADC1_CTL3, CS53L30_ADCx_CTL3_DEFAULT },
  69. { CS53L30_ADC1_NG_CTL, CS53L30_ADCx_NG_CTL_DEFAULT },
  70. { CS53L30_ADC1A_AFE_CTL, CS53L30_ADCxy_AFE_CTL_DEFAULT },
  71. { CS53L30_ADC1B_AFE_CTL, CS53L30_ADCxy_AFE_CTL_DEFAULT },
  72. { CS53L30_ADC1A_DIG_VOL, CS53L30_ADCxy_DIG_VOL_DEFAULT },
  73. { CS53L30_ADC1B_DIG_VOL, CS53L30_ADCxy_DIG_VOL_DEFAULT },
  74. { CS53L30_ADCDMIC2_CTL1, CS53L30_ADCDMICx_CTL1_DEFAULT },
  75. { CS53L30_ADCDMIC2_CTL2, CS53L30_ADCDMIC1_CTL2_DEFAULT },
  76. { CS53L30_ADC2_CTL3, CS53L30_ADCx_CTL3_DEFAULT },
  77. { CS53L30_ADC2_NG_CTL, CS53L30_ADCx_NG_CTL_DEFAULT },
  78. { CS53L30_ADC2A_AFE_CTL, CS53L30_ADCxy_AFE_CTL_DEFAULT },
  79. { CS53L30_ADC2B_AFE_CTL, CS53L30_ADCxy_AFE_CTL_DEFAULT },
  80. { CS53L30_ADC2A_DIG_VOL, CS53L30_ADCxy_DIG_VOL_DEFAULT },
  81. { CS53L30_ADC2B_DIG_VOL, CS53L30_ADCxy_DIG_VOL_DEFAULT },
  82. { CS53L30_INT_MASK, CS53L30_DEVICE_INT_MASK },
  83. };
  84. static bool cs53l30_volatile_register(struct device *dev, unsigned int reg)
  85. {
  86. if (reg == CS53L30_IS)
  87. return true;
  88. else
  89. return false;
  90. }
  91. static bool cs53l30_writeable_register(struct device *dev, unsigned int reg)
  92. {
  93. switch (reg) {
  94. case CS53L30_DEVID_AB:
  95. case CS53L30_DEVID_CD:
  96. case CS53L30_DEVID_E:
  97. case CS53L30_REVID:
  98. case CS53L30_IS:
  99. return false;
  100. default:
  101. return true;
  102. }
  103. }
  104. static bool cs53l30_readable_register(struct device *dev, unsigned int reg)
  105. {
  106. switch (reg) {
  107. case CS53L30_DEVID_AB:
  108. case CS53L30_DEVID_CD:
  109. case CS53L30_DEVID_E:
  110. case CS53L30_REVID:
  111. case CS53L30_PWRCTL:
  112. case CS53L30_MCLKCTL:
  113. case CS53L30_INT_SR_CTL:
  114. case CS53L30_MICBIAS_CTL:
  115. case CS53L30_ASPCFG_CTL:
  116. case CS53L30_ASP_CTL1:
  117. case CS53L30_ASP_TDMTX_CTL1:
  118. case CS53L30_ASP_TDMTX_CTL2:
  119. case CS53L30_ASP_TDMTX_CTL3:
  120. case CS53L30_ASP_TDMTX_CTL4:
  121. case CS53L30_ASP_TDMTX_EN1:
  122. case CS53L30_ASP_TDMTX_EN2:
  123. case CS53L30_ASP_TDMTX_EN3:
  124. case CS53L30_ASP_TDMTX_EN4:
  125. case CS53L30_ASP_TDMTX_EN5:
  126. case CS53L30_ASP_TDMTX_EN6:
  127. case CS53L30_ASP_CTL2:
  128. case CS53L30_SFT_RAMP:
  129. case CS53L30_LRCK_CTL1:
  130. case CS53L30_LRCK_CTL2:
  131. case CS53L30_MUTEP_CTL1:
  132. case CS53L30_MUTEP_CTL2:
  133. case CS53L30_INBIAS_CTL1:
  134. case CS53L30_INBIAS_CTL2:
  135. case CS53L30_DMIC1_STR_CTL:
  136. case CS53L30_DMIC2_STR_CTL:
  137. case CS53L30_ADCDMIC1_CTL1:
  138. case CS53L30_ADCDMIC1_CTL2:
  139. case CS53L30_ADC1_CTL3:
  140. case CS53L30_ADC1_NG_CTL:
  141. case CS53L30_ADC1A_AFE_CTL:
  142. case CS53L30_ADC1B_AFE_CTL:
  143. case CS53L30_ADC1A_DIG_VOL:
  144. case CS53L30_ADC1B_DIG_VOL:
  145. case CS53L30_ADCDMIC2_CTL1:
  146. case CS53L30_ADCDMIC2_CTL2:
  147. case CS53L30_ADC2_CTL3:
  148. case CS53L30_ADC2_NG_CTL:
  149. case CS53L30_ADC2A_AFE_CTL:
  150. case CS53L30_ADC2B_AFE_CTL:
  151. case CS53L30_ADC2A_DIG_VOL:
  152. case CS53L30_ADC2B_DIG_VOL:
  153. case CS53L30_INT_MASK:
  154. return true;
  155. default:
  156. return false;
  157. }
  158. }
  159. static DECLARE_TLV_DB_SCALE(adc_boost_tlv, 0, 2000, 0);
  160. static DECLARE_TLV_DB_SCALE(adc_ng_boost_tlv, 0, 3000, 0);
  161. static DECLARE_TLV_DB_SCALE(pga_tlv, -600, 50, 0);
  162. static DECLARE_TLV_DB_SCALE(dig_tlv, -9600, 100, 1);
  163. static DECLARE_TLV_DB_SCALE(pga_preamp_tlv, 0, 10000, 0);
  164. static const char * const input1_sel_text[] = {
  165. "DMIC1 On AB In",
  166. "DMIC1 On A In",
  167. "DMIC1 On B In",
  168. "ADC1 On AB In",
  169. "ADC1 On A In",
  170. "ADC1 On B In",
  171. "DMIC1 Off ADC1 Off",
  172. };
  173. static unsigned int const input1_sel_values[] = {
  174. CS53L30_CH_TYPE,
  175. CS53L30_ADCxB_PDN | CS53L30_CH_TYPE,
  176. CS53L30_ADCxA_PDN | CS53L30_CH_TYPE,
  177. CS53L30_DMICx_PDN,
  178. CS53L30_ADCxB_PDN | CS53L30_DMICx_PDN,
  179. CS53L30_ADCxA_PDN | CS53L30_DMICx_PDN,
  180. CS53L30_ADCxA_PDN | CS53L30_ADCxB_PDN | CS53L30_DMICx_PDN,
  181. };
  182. static const char * const input2_sel_text[] = {
  183. "DMIC2 On AB In",
  184. "DMIC2 On A In",
  185. "DMIC2 On B In",
  186. "ADC2 On AB In",
  187. "ADC2 On A In",
  188. "ADC2 On B In",
  189. "DMIC2 Off ADC2 Off",
  190. };
  191. static unsigned int const input2_sel_values[] = {
  192. 0x0,
  193. CS53L30_ADCxB_PDN,
  194. CS53L30_ADCxA_PDN,
  195. CS53L30_DMICx_PDN,
  196. CS53L30_ADCxB_PDN | CS53L30_DMICx_PDN,
  197. CS53L30_ADCxA_PDN | CS53L30_DMICx_PDN,
  198. CS53L30_ADCxA_PDN | CS53L30_ADCxB_PDN | CS53L30_DMICx_PDN,
  199. };
  200. static const char * const input1_route_sel_text[] = {
  201. "ADC1_SEL", "DMIC1_SEL",
  202. };
  203. static const struct soc_enum input1_route_sel_enum =
  204. SOC_ENUM_SINGLE(CS53L30_ADCDMIC1_CTL1, CS53L30_CH_TYPE_SHIFT,
  205. ARRAY_SIZE(input1_route_sel_text),
  206. input1_route_sel_text);
  207. static SOC_VALUE_ENUM_SINGLE_DECL(input1_sel_enum, CS53L30_ADCDMIC1_CTL1, 0,
  208. CS53L30_ADCDMICx_PDN_MASK, input1_sel_text,
  209. input1_sel_values);
  210. static const struct snd_kcontrol_new input1_route_sel_mux =
  211. SOC_DAPM_ENUM("Input 1 Route", input1_route_sel_enum);
  212. static const char * const input2_route_sel_text[] = {
  213. "ADC2_SEL", "DMIC2_SEL",
  214. };
  215. /* Note: CS53L30_ADCDMIC1_CTL1 CH_TYPE controls inputs 1 and 2 */
  216. static const struct soc_enum input2_route_sel_enum =
  217. SOC_ENUM_SINGLE(CS53L30_ADCDMIC1_CTL1, 0,
  218. ARRAY_SIZE(input2_route_sel_text),
  219. input2_route_sel_text);
  220. static SOC_VALUE_ENUM_SINGLE_DECL(input2_sel_enum, CS53L30_ADCDMIC2_CTL1, 0,
  221. CS53L30_ADCDMICx_PDN_MASK, input2_sel_text,
  222. input2_sel_values);
  223. static const struct snd_kcontrol_new input2_route_sel_mux =
  224. SOC_DAPM_ENUM("Input 2 Route", input2_route_sel_enum);
  225. /*
  226. * TB = 6144*(MCLK(int) scaling factor)/MCLK(internal)
  227. * TB - Time base
  228. * NOTE: If MCLK_INT_SCALE = 0, then TB=1
  229. */
  230. static const char * const cs53l30_ng_delay_text[] = {
  231. "TB*50ms", "TB*100ms", "TB*150ms", "TB*200ms",
  232. };
  233. static const struct soc_enum adc1_ng_delay_enum =
  234. SOC_ENUM_SINGLE(CS53L30_ADC1_NG_CTL, CS53L30_ADCx_NG_DELAY_SHIFT,
  235. ARRAY_SIZE(cs53l30_ng_delay_text),
  236. cs53l30_ng_delay_text);
  237. static const struct soc_enum adc2_ng_delay_enum =
  238. SOC_ENUM_SINGLE(CS53L30_ADC2_NG_CTL, CS53L30_ADCx_NG_DELAY_SHIFT,
  239. ARRAY_SIZE(cs53l30_ng_delay_text),
  240. cs53l30_ng_delay_text);
  241. /* The noise gate threshold selected will depend on NG Boost */
  242. static const char * const cs53l30_ng_thres_text[] = {
  243. "-64dB/-34dB", "-66dB/-36dB", "-70dB/-40dB", "-73dB/-43dB",
  244. "-76dB/-46dB", "-82dB/-52dB", "-58dB", "-64dB",
  245. };
  246. static const struct soc_enum adc1_ng_thres_enum =
  247. SOC_ENUM_SINGLE(CS53L30_ADC1_NG_CTL, CS53L30_ADCx_NG_THRESH_SHIFT,
  248. ARRAY_SIZE(cs53l30_ng_thres_text),
  249. cs53l30_ng_thres_text);
  250. static const struct soc_enum adc2_ng_thres_enum =
  251. SOC_ENUM_SINGLE(CS53L30_ADC2_NG_CTL, CS53L30_ADCx_NG_THRESH_SHIFT,
  252. ARRAY_SIZE(cs53l30_ng_thres_text),
  253. cs53l30_ng_thres_text);
  254. /* Corner frequencies are with an Fs of 48kHz. */
  255. static const char * const hpf_corner_freq_text[] = {
  256. "1.86Hz", "120Hz", "235Hz", "466Hz",
  257. };
  258. static const struct soc_enum adc1_hpf_enum =
  259. SOC_ENUM_SINGLE(CS53L30_ADC1_CTL3, CS53L30_ADCx_HPF_CF_SHIFT,
  260. ARRAY_SIZE(hpf_corner_freq_text), hpf_corner_freq_text);
  261. static const struct soc_enum adc2_hpf_enum =
  262. SOC_ENUM_SINGLE(CS53L30_ADC2_CTL3, CS53L30_ADCx_HPF_CF_SHIFT,
  263. ARRAY_SIZE(hpf_corner_freq_text), hpf_corner_freq_text);
  264. static const struct snd_kcontrol_new cs53l30_snd_controls[] = {
  265. SOC_SINGLE("Digital Soft-Ramp Switch", CS53L30_SFT_RAMP,
  266. CS53L30_DIGSFT_SHIFT, 1, 0),
  267. SOC_SINGLE("ADC1 Noise Gate Ganging Switch", CS53L30_ADC1_CTL3,
  268. CS53L30_ADCx_NG_ALL_SHIFT, 1, 0),
  269. SOC_SINGLE("ADC2 Noise Gate Ganging Switch", CS53L30_ADC2_CTL3,
  270. CS53L30_ADCx_NG_ALL_SHIFT, 1, 0),
  271. SOC_SINGLE("ADC1A Noise Gate Enable Switch", CS53L30_ADC1_NG_CTL,
  272. CS53L30_ADCxA_NG_SHIFT, 1, 0),
  273. SOC_SINGLE("ADC1B Noise Gate Enable Switch", CS53L30_ADC1_NG_CTL,
  274. CS53L30_ADCxB_NG_SHIFT, 1, 0),
  275. SOC_SINGLE("ADC2A Noise Gate Enable Switch", CS53L30_ADC2_NG_CTL,
  276. CS53L30_ADCxA_NG_SHIFT, 1, 0),
  277. SOC_SINGLE("ADC2B Noise Gate Enable Switch", CS53L30_ADC2_NG_CTL,
  278. CS53L30_ADCxB_NG_SHIFT, 1, 0),
  279. SOC_SINGLE("ADC1 Notch Filter Switch", CS53L30_ADCDMIC1_CTL2,
  280. CS53L30_ADCx_NOTCH_DIS_SHIFT, 1, 1),
  281. SOC_SINGLE("ADC2 Notch Filter Switch", CS53L30_ADCDMIC2_CTL2,
  282. CS53L30_ADCx_NOTCH_DIS_SHIFT, 1, 1),
  283. SOC_SINGLE("ADC1A Invert Switch", CS53L30_ADCDMIC1_CTL2,
  284. CS53L30_ADCxA_INV_SHIFT, 1, 0),
  285. SOC_SINGLE("ADC1B Invert Switch", CS53L30_ADCDMIC1_CTL2,
  286. CS53L30_ADCxB_INV_SHIFT, 1, 0),
  287. SOC_SINGLE("ADC2A Invert Switch", CS53L30_ADCDMIC2_CTL2,
  288. CS53L30_ADCxA_INV_SHIFT, 1, 0),
  289. SOC_SINGLE("ADC2B Invert Switch", CS53L30_ADCDMIC2_CTL2,
  290. CS53L30_ADCxB_INV_SHIFT, 1, 0),
  291. SOC_SINGLE_TLV("ADC1A Digital Boost Volume", CS53L30_ADCDMIC1_CTL2,
  292. CS53L30_ADCxA_DIG_BOOST_SHIFT, 1, 0, adc_boost_tlv),
  293. SOC_SINGLE_TLV("ADC1B Digital Boost Volume", CS53L30_ADCDMIC1_CTL2,
  294. CS53L30_ADCxB_DIG_BOOST_SHIFT, 1, 0, adc_boost_tlv),
  295. SOC_SINGLE_TLV("ADC2A Digital Boost Volume", CS53L30_ADCDMIC2_CTL2,
  296. CS53L30_ADCxA_DIG_BOOST_SHIFT, 1, 0, adc_boost_tlv),
  297. SOC_SINGLE_TLV("ADC2B Digital Boost Volume", CS53L30_ADCDMIC2_CTL2,
  298. CS53L30_ADCxB_DIG_BOOST_SHIFT, 1, 0, adc_boost_tlv),
  299. SOC_SINGLE_TLV("ADC1 NG Boost Volume", CS53L30_ADC1_NG_CTL,
  300. CS53L30_ADCx_NG_BOOST_SHIFT, 1, 0, adc_ng_boost_tlv),
  301. SOC_SINGLE_TLV("ADC2 NG Boost Volume", CS53L30_ADC2_NG_CTL,
  302. CS53L30_ADCx_NG_BOOST_SHIFT, 1, 0, adc_ng_boost_tlv),
  303. SOC_DOUBLE_R_TLV("ADC1 Preamplifier Volume", CS53L30_ADC1A_AFE_CTL,
  304. CS53L30_ADC1B_AFE_CTL, CS53L30_ADCxy_PREAMP_SHIFT,
  305. 2, 0, pga_preamp_tlv),
  306. SOC_DOUBLE_R_TLV("ADC2 Preamplifier Volume", CS53L30_ADC2A_AFE_CTL,
  307. CS53L30_ADC2B_AFE_CTL, CS53L30_ADCxy_PREAMP_SHIFT,
  308. 2, 0, pga_preamp_tlv),
  309. SOC_ENUM("Input 1 Channel Select", input1_sel_enum),
  310. SOC_ENUM("Input 2 Channel Select", input2_sel_enum),
  311. SOC_ENUM("ADC1 HPF Select", adc1_hpf_enum),
  312. SOC_ENUM("ADC2 HPF Select", adc2_hpf_enum),
  313. SOC_ENUM("ADC1 NG Threshold", adc1_ng_thres_enum),
  314. SOC_ENUM("ADC2 NG Threshold", adc2_ng_thres_enum),
  315. SOC_ENUM("ADC1 NG Delay", adc1_ng_delay_enum),
  316. SOC_ENUM("ADC2 NG Delay", adc2_ng_delay_enum),
  317. SOC_SINGLE_SX_TLV("ADC1A PGA Volume",
  318. CS53L30_ADC1A_AFE_CTL, 0, 0x34, 0x18, pga_tlv),
  319. SOC_SINGLE_SX_TLV("ADC1B PGA Volume",
  320. CS53L30_ADC1B_AFE_CTL, 0, 0x34, 0x18, pga_tlv),
  321. SOC_SINGLE_SX_TLV("ADC2A PGA Volume",
  322. CS53L30_ADC2A_AFE_CTL, 0, 0x34, 0x18, pga_tlv),
  323. SOC_SINGLE_SX_TLV("ADC2B PGA Volume",
  324. CS53L30_ADC2B_AFE_CTL, 0, 0x34, 0x18, pga_tlv),
  325. SOC_SINGLE_SX_TLV("ADC1A Digital Volume",
  326. CS53L30_ADC1A_DIG_VOL, 0, 0xA0, 0x0C, dig_tlv),
  327. SOC_SINGLE_SX_TLV("ADC1B Digital Volume",
  328. CS53L30_ADC1B_DIG_VOL, 0, 0xA0, 0x0C, dig_tlv),
  329. SOC_SINGLE_SX_TLV("ADC2A Digital Volume",
  330. CS53L30_ADC2A_DIG_VOL, 0, 0xA0, 0x0C, dig_tlv),
  331. SOC_SINGLE_SX_TLV("ADC2B Digital Volume",
  332. CS53L30_ADC2B_DIG_VOL, 0, 0xA0, 0x0C, dig_tlv),
  333. };
  334. static const struct snd_soc_dapm_widget cs53l30_dapm_widgets[] = {
  335. SND_SOC_DAPM_INPUT("IN1_DMIC1"),
  336. SND_SOC_DAPM_INPUT("IN2"),
  337. SND_SOC_DAPM_INPUT("IN3_DMIC2"),
  338. SND_SOC_DAPM_INPUT("IN4"),
  339. SND_SOC_DAPM_SUPPLY("MIC1 Bias", CS53L30_MICBIAS_CTL,
  340. CS53L30_MIC1_BIAS_PDN_SHIFT, 1, NULL, 0),
  341. SND_SOC_DAPM_SUPPLY("MIC2 Bias", CS53L30_MICBIAS_CTL,
  342. CS53L30_MIC2_BIAS_PDN_SHIFT, 1, NULL, 0),
  343. SND_SOC_DAPM_SUPPLY("MIC3 Bias", CS53L30_MICBIAS_CTL,
  344. CS53L30_MIC3_BIAS_PDN_SHIFT, 1, NULL, 0),
  345. SND_SOC_DAPM_SUPPLY("MIC4 Bias", CS53L30_MICBIAS_CTL,
  346. CS53L30_MIC4_BIAS_PDN_SHIFT, 1, NULL, 0),
  347. SND_SOC_DAPM_AIF_OUT("ASP_SDOUT1", NULL, 0, CS53L30_ASP_CTL1,
  348. CS53L30_ASP_SDOUTx_PDN_SHIFT, 1),
  349. SND_SOC_DAPM_AIF_OUT("ASP_SDOUT2", NULL, 0, CS53L30_ASP_CTL2,
  350. CS53L30_ASP_SDOUTx_PDN_SHIFT, 1),
  351. SND_SOC_DAPM_MUX("Input Mux 1", SND_SOC_NOPM, 0, 0,
  352. &input1_route_sel_mux),
  353. SND_SOC_DAPM_MUX("Input Mux 2", SND_SOC_NOPM, 0, 0,
  354. &input2_route_sel_mux),
  355. SND_SOC_DAPM_ADC("ADC1A", NULL, CS53L30_ADCDMIC1_CTL1,
  356. CS53L30_ADCxA_PDN_SHIFT, 1),
  357. SND_SOC_DAPM_ADC("ADC1B", NULL, CS53L30_ADCDMIC1_CTL1,
  358. CS53L30_ADCxB_PDN_SHIFT, 1),
  359. SND_SOC_DAPM_ADC("ADC2A", NULL, CS53L30_ADCDMIC2_CTL1,
  360. CS53L30_ADCxA_PDN_SHIFT, 1),
  361. SND_SOC_DAPM_ADC("ADC2B", NULL, CS53L30_ADCDMIC2_CTL1,
  362. CS53L30_ADCxB_PDN_SHIFT, 1),
  363. SND_SOC_DAPM_ADC("DMIC1", NULL, CS53L30_ADCDMIC1_CTL1,
  364. CS53L30_DMICx_PDN_SHIFT, 1),
  365. SND_SOC_DAPM_ADC("DMIC2", NULL, CS53L30_ADCDMIC2_CTL1,
  366. CS53L30_DMICx_PDN_SHIFT, 1),
  367. };
  368. static const struct snd_soc_dapm_route cs53l30_dapm_routes[] = {
  369. /* ADC Input Paths */
  370. {"ADC1A", NULL, "IN1_DMIC1"},
  371. {"Input Mux 1", "ADC1_SEL", "ADC1A"},
  372. {"ADC1B", NULL, "IN2"},
  373. {"ADC2A", NULL, "IN3_DMIC2"},
  374. {"Input Mux 2", "ADC2_SEL", "ADC2A"},
  375. {"ADC2B", NULL, "IN4"},
  376. /* MIC Bias Paths */
  377. {"ADC1A", NULL, "MIC1 Bias"},
  378. {"ADC1B", NULL, "MIC2 Bias"},
  379. {"ADC2A", NULL, "MIC3 Bias"},
  380. {"ADC2B", NULL, "MIC4 Bias"},
  381. /* DMIC Paths */
  382. {"DMIC1", NULL, "IN1_DMIC1"},
  383. {"Input Mux 1", "DMIC1_SEL", "DMIC1"},
  384. {"DMIC2", NULL, "IN3_DMIC2"},
  385. {"Input Mux 2", "DMIC2_SEL", "DMIC2"},
  386. };
  387. static const struct snd_soc_dapm_route cs53l30_dapm_routes_sdout1[] = {
  388. /* Output Paths when using SDOUT1 only */
  389. {"ASP_SDOUT1", NULL, "ADC1A" },
  390. {"ASP_SDOUT1", NULL, "Input Mux 1"},
  391. {"ASP_SDOUT1", NULL, "ADC1B"},
  392. {"ASP_SDOUT1", NULL, "ADC2A"},
  393. {"ASP_SDOUT1", NULL, "Input Mux 2"},
  394. {"ASP_SDOUT1", NULL, "ADC2B"},
  395. {"Capture", NULL, "ASP_SDOUT1"},
  396. };
  397. static const struct snd_soc_dapm_route cs53l30_dapm_routes_sdout2[] = {
  398. /* Output Paths when using both SDOUT1 and SDOUT2 */
  399. {"ASP_SDOUT1", NULL, "ADC1A" },
  400. {"ASP_SDOUT1", NULL, "Input Mux 1"},
  401. {"ASP_SDOUT1", NULL, "ADC1B"},
  402. {"ASP_SDOUT2", NULL, "ADC2A"},
  403. {"ASP_SDOUT2", NULL, "Input Mux 2"},
  404. {"ASP_SDOUT2", NULL, "ADC2B"},
  405. {"Capture", NULL, "ASP_SDOUT1"},
  406. {"Capture", NULL, "ASP_SDOUT2"},
  407. };
  408. struct cs53l30_mclk_div {
  409. u32 mclk_rate;
  410. u32 srate;
  411. u8 asp_rate;
  412. u8 internal_fs_ratio;
  413. u8 mclk_int_scale;
  414. };
  415. static const struct cs53l30_mclk_div cs53l30_mclk_coeffs[] = {
  416. /* NOTE: Enable MCLK_INT_SCALE to save power. */
  417. /* MCLK, Sample Rate, asp_rate, internal_fs_ratio, mclk_int_scale */
  418. {5644800, 11025, 0x4, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
  419. {5644800, 22050, 0x8, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
  420. {5644800, 44100, 0xC, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
  421. {6000000, 8000, 0x1, 0, CS53L30_MCLK_INT_SCALE},
  422. {6000000, 11025, 0x2, 0, CS53L30_MCLK_INT_SCALE},
  423. {6000000, 12000, 0x4, 0, CS53L30_MCLK_INT_SCALE},
  424. {6000000, 16000, 0x5, 0, CS53L30_MCLK_INT_SCALE},
  425. {6000000, 22050, 0x6, 0, CS53L30_MCLK_INT_SCALE},
  426. {6000000, 24000, 0x8, 0, CS53L30_MCLK_INT_SCALE},
  427. {6000000, 32000, 0x9, 0, CS53L30_MCLK_INT_SCALE},
  428. {6000000, 44100, 0xA, 0, CS53L30_MCLK_INT_SCALE},
  429. {6000000, 48000, 0xC, 0, CS53L30_MCLK_INT_SCALE},
  430. {6144000, 8000, 0x1, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
  431. {6144000, 11025, 0x2, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
  432. {6144000, 12000, 0x4, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
  433. {6144000, 16000, 0x5, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
  434. {6144000, 22050, 0x6, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
  435. {6144000, 24000, 0x8, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
  436. {6144000, 32000, 0x9, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
  437. {6144000, 44100, 0xA, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
  438. {6144000, 48000, 0xC, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
  439. {6400000, 8000, 0x1, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
  440. {6400000, 11025, 0x2, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
  441. {6400000, 12000, 0x4, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
  442. {6400000, 16000, 0x5, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
  443. {6400000, 22050, 0x6, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
  444. {6400000, 24000, 0x8, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
  445. {6400000, 32000, 0x9, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
  446. {6400000, 44100, 0xA, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
  447. {6400000, 48000, 0xC, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
  448. };
  449. struct cs53l30_mclkx_div {
  450. u32 mclkx;
  451. u8 ratio;
  452. u8 mclkdiv;
  453. };
  454. static const struct cs53l30_mclkx_div cs53l30_mclkx_coeffs[] = {
  455. {5644800, 1, CS53L30_MCLK_DIV_BY_1},
  456. {6000000, 1, CS53L30_MCLK_DIV_BY_1},
  457. {6144000, 1, CS53L30_MCLK_DIV_BY_1},
  458. {11289600, 2, CS53L30_MCLK_DIV_BY_2},
  459. {12288000, 2, CS53L30_MCLK_DIV_BY_2},
  460. {12000000, 2, CS53L30_MCLK_DIV_BY_2},
  461. {19200000, 3, CS53L30_MCLK_DIV_BY_3},
  462. };
  463. static int cs53l30_get_mclkx_coeff(int mclkx)
  464. {
  465. int i;
  466. for (i = 0; i < ARRAY_SIZE(cs53l30_mclkx_coeffs); i++) {
  467. if (cs53l30_mclkx_coeffs[i].mclkx == mclkx)
  468. return i;
  469. }
  470. return -EINVAL;
  471. }
  472. static int cs53l30_get_mclk_coeff(int mclk_rate, int srate)
  473. {
  474. int i;
  475. for (i = 0; i < ARRAY_SIZE(cs53l30_mclk_coeffs); i++) {
  476. if (cs53l30_mclk_coeffs[i].mclk_rate == mclk_rate &&
  477. cs53l30_mclk_coeffs[i].srate == srate)
  478. return i;
  479. }
  480. return -EINVAL;
  481. }
  482. static int cs53l30_set_sysclk(struct snd_soc_dai *dai,
  483. int clk_id, unsigned int freq, int dir)
  484. {
  485. struct cs53l30_private *priv = snd_soc_codec_get_drvdata(dai->codec);
  486. int mclkx_coeff;
  487. u32 mclk_rate;
  488. /* MCLKX -> MCLK */
  489. mclkx_coeff = cs53l30_get_mclkx_coeff(freq);
  490. if (mclkx_coeff < 0)
  491. return mclkx_coeff;
  492. mclk_rate = cs53l30_mclkx_coeffs[mclkx_coeff].mclkx /
  493. cs53l30_mclkx_coeffs[mclkx_coeff].ratio;
  494. regmap_update_bits(priv->regmap, CS53L30_MCLKCTL,
  495. CS53L30_MCLK_DIV_MASK,
  496. cs53l30_mclkx_coeffs[mclkx_coeff].mclkdiv);
  497. priv->mclk_rate = mclk_rate;
  498. return 0;
  499. }
  500. static int cs53l30_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  501. {
  502. struct cs53l30_private *priv = snd_soc_codec_get_drvdata(dai->codec);
  503. u8 aspcfg = 0, aspctl1 = 0;
  504. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  505. case SND_SOC_DAIFMT_CBM_CFM:
  506. aspcfg |= CS53L30_ASP_MS;
  507. break;
  508. case SND_SOC_DAIFMT_CBS_CFS:
  509. break;
  510. default:
  511. return -EINVAL;
  512. }
  513. /* DAI mode */
  514. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  515. case SND_SOC_DAIFMT_I2S:
  516. /* Set TDM_PDN to turn off TDM mode -- Reset default */
  517. aspctl1 |= CS53L30_ASP_TDM_PDN;
  518. break;
  519. case SND_SOC_DAIFMT_DSP_A:
  520. /*
  521. * Clear TDM_PDN to turn on TDM mode; Use ASP_SCLK_INV = 0
  522. * with SHIFT_LEFT = 1 combination as Figure 4-13 shows in
  523. * the CS53L30 datasheet
  524. */
  525. aspctl1 |= CS53L30_SHIFT_LEFT;
  526. break;
  527. default:
  528. return -EINVAL;
  529. }
  530. /* Check to see if the SCLK is inverted */
  531. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  532. case SND_SOC_DAIFMT_IB_NF:
  533. case SND_SOC_DAIFMT_IB_IF:
  534. aspcfg ^= CS53L30_ASP_SCLK_INV;
  535. break;
  536. default:
  537. break;
  538. }
  539. regmap_update_bits(priv->regmap, CS53L30_ASPCFG_CTL,
  540. CS53L30_ASP_MS | CS53L30_ASP_SCLK_INV, aspcfg);
  541. regmap_update_bits(priv->regmap, CS53L30_ASP_CTL1,
  542. CS53L30_ASP_TDM_PDN | CS53L30_SHIFT_LEFT, aspctl1);
  543. return 0;
  544. }
  545. static int cs53l30_pcm_hw_params(struct snd_pcm_substream *substream,
  546. struct snd_pcm_hw_params *params,
  547. struct snd_soc_dai *dai)
  548. {
  549. struct cs53l30_private *priv = snd_soc_codec_get_drvdata(dai->codec);
  550. int srate = params_rate(params);
  551. int mclk_coeff;
  552. /* MCLK -> srate */
  553. mclk_coeff = cs53l30_get_mclk_coeff(priv->mclk_rate, srate);
  554. if (mclk_coeff < 0)
  555. return -EINVAL;
  556. regmap_update_bits(priv->regmap, CS53L30_INT_SR_CTL,
  557. CS53L30_INTRNL_FS_RATIO_MASK,
  558. cs53l30_mclk_coeffs[mclk_coeff].internal_fs_ratio);
  559. regmap_update_bits(priv->regmap, CS53L30_MCLKCTL,
  560. CS53L30_MCLK_INT_SCALE_MASK,
  561. cs53l30_mclk_coeffs[mclk_coeff].mclk_int_scale);
  562. regmap_update_bits(priv->regmap, CS53L30_ASPCFG_CTL,
  563. CS53L30_ASP_RATE_MASK,
  564. cs53l30_mclk_coeffs[mclk_coeff].asp_rate);
  565. return 0;
  566. }
  567. static int cs53l30_set_bias_level(struct snd_soc_codec *codec,
  568. enum snd_soc_bias_level level)
  569. {
  570. struct snd_soc_dapm_context *dapm = snd_soc_codec_get_dapm(codec);
  571. struct cs53l30_private *priv = snd_soc_codec_get_drvdata(codec);
  572. unsigned int reg;
  573. int i, inter_max_check, ret;
  574. switch (level) {
  575. case SND_SOC_BIAS_ON:
  576. break;
  577. case SND_SOC_BIAS_PREPARE:
  578. if (dapm->bias_level == SND_SOC_BIAS_STANDBY)
  579. regmap_update_bits(priv->regmap, CS53L30_PWRCTL,
  580. CS53L30_PDN_LP_MASK, 0);
  581. break;
  582. case SND_SOC_BIAS_STANDBY:
  583. if (dapm->bias_level == SND_SOC_BIAS_OFF) {
  584. ret = clk_prepare_enable(priv->mclk);
  585. if (ret) {
  586. dev_err(codec->dev,
  587. "failed to enable MCLK: %d\n", ret);
  588. return ret;
  589. }
  590. regmap_update_bits(priv->regmap, CS53L30_MCLKCTL,
  591. CS53L30_MCLK_DIS_MASK, 0);
  592. regmap_update_bits(priv->regmap, CS53L30_PWRCTL,
  593. CS53L30_PDN_ULP_MASK, 0);
  594. msleep(50);
  595. } else {
  596. regmap_update_bits(priv->regmap, CS53L30_PWRCTL,
  597. CS53L30_PDN_ULP_MASK,
  598. CS53L30_PDN_ULP);
  599. }
  600. break;
  601. case SND_SOC_BIAS_OFF:
  602. regmap_update_bits(priv->regmap, CS53L30_INT_MASK,
  603. CS53L30_PDN_DONE, 0);
  604. /*
  605. * If digital softramp is set, the amount of time required
  606. * for power down increases and depends on the digital
  607. * volume setting.
  608. */
  609. /* Set the max possible time if digsft is set */
  610. regmap_read(priv->regmap, CS53L30_SFT_RAMP, &reg);
  611. if (reg & CS53L30_DIGSFT_MASK)
  612. inter_max_check = CS53L30_PDN_POLL_MAX;
  613. else
  614. inter_max_check = 10;
  615. regmap_update_bits(priv->regmap, CS53L30_PWRCTL,
  616. CS53L30_PDN_ULP_MASK,
  617. CS53L30_PDN_ULP);
  618. /* PDN_DONE will take a min of 20ms to be set.*/
  619. msleep(20);
  620. /* Clr status */
  621. regmap_read(priv->regmap, CS53L30_IS, &reg);
  622. for (i = 0; i < inter_max_check; i++) {
  623. if (inter_max_check < 10) {
  624. usleep_range(1000, 1100);
  625. regmap_read(priv->regmap, CS53L30_IS, &reg);
  626. if (reg & CS53L30_PDN_DONE)
  627. break;
  628. } else {
  629. usleep_range(10000, 10100);
  630. regmap_read(priv->regmap, CS53L30_IS, &reg);
  631. if (reg & CS53L30_PDN_DONE)
  632. break;
  633. }
  634. }
  635. /* PDN_DONE is set. We now can disable the MCLK */
  636. regmap_update_bits(priv->regmap, CS53L30_INT_MASK,
  637. CS53L30_PDN_DONE, CS53L30_PDN_DONE);
  638. regmap_update_bits(priv->regmap, CS53L30_MCLKCTL,
  639. CS53L30_MCLK_DIS_MASK,
  640. CS53L30_MCLK_DIS);
  641. clk_disable_unprepare(priv->mclk);
  642. break;
  643. }
  644. return 0;
  645. }
  646. static int cs53l30_set_tristate(struct snd_soc_dai *dai, int tristate)
  647. {
  648. struct cs53l30_private *priv = snd_soc_codec_get_drvdata(dai->codec);
  649. u8 val = tristate ? CS53L30_ASP_3ST : 0;
  650. return regmap_update_bits(priv->regmap, CS53L30_ASP_CTL1,
  651. CS53L30_ASP_3ST_MASK, val);
  652. }
  653. static unsigned int const cs53l30_src_rates[] = {
  654. 8000, 11025, 12000, 16000, 22050, 24000, 32000, 44100, 48000
  655. };
  656. static struct snd_pcm_hw_constraint_list src_constraints = {
  657. .count = ARRAY_SIZE(cs53l30_src_rates),
  658. .list = cs53l30_src_rates,
  659. };
  660. static int cs53l30_pcm_startup(struct snd_pcm_substream *substream,
  661. struct snd_soc_dai *dai)
  662. {
  663. snd_pcm_hw_constraint_list(substream->runtime, 0,
  664. SNDRV_PCM_HW_PARAM_RATE, &src_constraints);
  665. return 0;
  666. }
  667. /*
  668. * Note: CS53L30 counts the slot number per byte while ASoC counts the slot
  669. * number per slot_width. So there is a difference between the slots of ASoC
  670. * and the slots of CS53L30.
  671. */
  672. static int cs53l30_set_dai_tdm_slot(struct snd_soc_dai *dai,
  673. unsigned int tx_mask, unsigned int rx_mask,
  674. int slots, int slot_width)
  675. {
  676. struct cs53l30_private *priv = snd_soc_codec_get_drvdata(dai->codec);
  677. unsigned int loc[CS53L30_TDM_SLOT_MAX] = {48, 48, 48, 48};
  678. unsigned int slot_next, slot_step;
  679. u64 tx_enable = 0;
  680. int i;
  681. if (!rx_mask) {
  682. dev_err(dai->dev, "rx masks must not be 0\n");
  683. return -EINVAL;
  684. }
  685. /* Assuming slot_width is not supposed to be greater than 64 */
  686. if (slots <= 0 || slot_width <= 0 || slot_width > 64) {
  687. dev_err(dai->dev, "invalid slot number or slot width\n");
  688. return -EINVAL;
  689. }
  690. if (slot_width & 0x7) {
  691. dev_err(dai->dev, "slot width must count in byte\n");
  692. return -EINVAL;
  693. }
  694. /* How many bytes in each ASoC slot */
  695. slot_step = slot_width >> 3;
  696. for (i = 0; rx_mask && i < CS53L30_TDM_SLOT_MAX; i++) {
  697. /* Find the first slot from LSB */
  698. slot_next = __ffs(rx_mask);
  699. /* Save the slot location by converting to CS53L30 slot */
  700. loc[i] = slot_next * slot_step;
  701. /* Create the mask of CS53L30 slot */
  702. tx_enable |= (u64)((u64)(1 << slot_step) - 1) << (u64)loc[i];
  703. /* Clear this slot from rx_mask */
  704. rx_mask &= ~(1 << slot_next);
  705. }
  706. /* Error out to avoid slot shift */
  707. if (rx_mask && i == CS53L30_TDM_SLOT_MAX) {
  708. dev_err(dai->dev, "rx_mask exceeds max slot number: %d\n",
  709. CS53L30_TDM_SLOT_MAX);
  710. return -EINVAL;
  711. }
  712. /* Validate the last active CS53L30 slot */
  713. slot_next = loc[i - 1] + slot_step - 1;
  714. if (slot_next > 47) {
  715. dev_err(dai->dev, "slot selection out of bounds: %u\n",
  716. slot_next);
  717. return -EINVAL;
  718. }
  719. for (i = 0; i < CS53L30_TDM_SLOT_MAX && loc[i] != 48; i++) {
  720. regmap_update_bits(priv->regmap, CS53L30_ASP_TDMTX_CTL(i),
  721. CS53L30_ASP_CHx_TX_LOC_MASK, loc[i]);
  722. dev_dbg(dai->dev, "loc[%d]=%x\n", i, loc[i]);
  723. }
  724. for (i = 0; i < CS53L30_ASP_TDMTX_ENx_MAX && tx_enable; i++) {
  725. regmap_write(priv->regmap, CS53L30_ASP_TDMTX_ENx(i),
  726. tx_enable & 0xff);
  727. tx_enable >>= 8;
  728. dev_dbg(dai->dev, "en_reg=%x, tx_enable=%llx\n",
  729. CS53L30_ASP_TDMTX_ENx(i), tx_enable & 0xff);
  730. }
  731. return 0;
  732. }
  733. static int cs53l30_mute_stream(struct snd_soc_dai *dai, int mute, int stream)
  734. {
  735. struct cs53l30_private *priv = snd_soc_codec_get_drvdata(dai->codec);
  736. if (priv->mute_gpio)
  737. gpiod_set_value_cansleep(priv->mute_gpio, mute);
  738. return 0;
  739. }
  740. /* SNDRV_PCM_RATE_KNOT -> 12000, 24000 Hz, limit with constraint list */
  741. #define CS53L30_RATES (SNDRV_PCM_RATE_8000_48000 | SNDRV_PCM_RATE_KNOT)
  742. #define CS53L30_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  743. SNDRV_PCM_FMTBIT_S24_LE)
  744. static const struct snd_soc_dai_ops cs53l30_ops = {
  745. .startup = cs53l30_pcm_startup,
  746. .hw_params = cs53l30_pcm_hw_params,
  747. .set_fmt = cs53l30_set_dai_fmt,
  748. .set_sysclk = cs53l30_set_sysclk,
  749. .set_tristate = cs53l30_set_tristate,
  750. .set_tdm_slot = cs53l30_set_dai_tdm_slot,
  751. .mute_stream = cs53l30_mute_stream,
  752. };
  753. static struct snd_soc_dai_driver cs53l30_dai = {
  754. .name = "cs53l30",
  755. .capture = {
  756. .stream_name = "Capture",
  757. .channels_min = 1,
  758. .channels_max = 4,
  759. .rates = CS53L30_RATES,
  760. .formats = CS53L30_FORMATS,
  761. },
  762. .ops = &cs53l30_ops,
  763. .symmetric_rates = 1,
  764. };
  765. static int cs53l30_codec_probe(struct snd_soc_codec *codec)
  766. {
  767. struct cs53l30_private *priv = snd_soc_codec_get_drvdata(codec);
  768. struct snd_soc_dapm_context *dapm = snd_soc_codec_get_dapm(codec);
  769. if (priv->use_sdout2)
  770. snd_soc_dapm_add_routes(dapm, cs53l30_dapm_routes_sdout2,
  771. ARRAY_SIZE(cs53l30_dapm_routes_sdout2));
  772. else
  773. snd_soc_dapm_add_routes(dapm, cs53l30_dapm_routes_sdout1,
  774. ARRAY_SIZE(cs53l30_dapm_routes_sdout1));
  775. return 0;
  776. }
  777. static struct snd_soc_codec_driver cs53l30_driver = {
  778. .probe = cs53l30_codec_probe,
  779. .set_bias_level = cs53l30_set_bias_level,
  780. .idle_bias_off = true,
  781. .component_driver = {
  782. .controls = cs53l30_snd_controls,
  783. .num_controls = ARRAY_SIZE(cs53l30_snd_controls),
  784. .dapm_widgets = cs53l30_dapm_widgets,
  785. .num_dapm_widgets = ARRAY_SIZE(cs53l30_dapm_widgets),
  786. .dapm_routes = cs53l30_dapm_routes,
  787. .num_dapm_routes = ARRAY_SIZE(cs53l30_dapm_routes),
  788. },
  789. };
  790. static struct regmap_config cs53l30_regmap = {
  791. .reg_bits = 8,
  792. .val_bits = 8,
  793. .max_register = CS53L30_MAX_REGISTER,
  794. .reg_defaults = cs53l30_reg_defaults,
  795. .num_reg_defaults = ARRAY_SIZE(cs53l30_reg_defaults),
  796. .volatile_reg = cs53l30_volatile_register,
  797. .writeable_reg = cs53l30_writeable_register,
  798. .readable_reg = cs53l30_readable_register,
  799. .cache_type = REGCACHE_RBTREE,
  800. };
  801. static int cs53l30_i2c_probe(struct i2c_client *client,
  802. const struct i2c_device_id *id)
  803. {
  804. const struct device_node *np = client->dev.of_node;
  805. struct device *dev = &client->dev;
  806. struct cs53l30_private *cs53l30;
  807. unsigned int devid = 0;
  808. unsigned int reg;
  809. int ret = 0, i;
  810. u8 val;
  811. cs53l30 = devm_kzalloc(dev, sizeof(*cs53l30), GFP_KERNEL);
  812. if (!cs53l30)
  813. return -ENOMEM;
  814. for (i = 0; i < ARRAY_SIZE(cs53l30->supplies); i++)
  815. cs53l30->supplies[i].supply = cs53l30_supply_names[i];
  816. ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(cs53l30->supplies),
  817. cs53l30->supplies);
  818. if (ret) {
  819. dev_err(dev, "failed to get supplies: %d\n", ret);
  820. return ret;
  821. }
  822. ret = regulator_bulk_enable(ARRAY_SIZE(cs53l30->supplies),
  823. cs53l30->supplies);
  824. if (ret) {
  825. dev_err(dev, "failed to enable supplies: %d\n", ret);
  826. return ret;
  827. }
  828. /* Reset the Device */
  829. cs53l30->reset_gpio = devm_gpiod_get_optional(dev, "reset",
  830. GPIOD_OUT_LOW);
  831. if (IS_ERR(cs53l30->reset_gpio)) {
  832. ret = PTR_ERR(cs53l30->reset_gpio);
  833. goto error;
  834. }
  835. if (cs53l30->reset_gpio)
  836. gpiod_set_value_cansleep(cs53l30->reset_gpio, 1);
  837. i2c_set_clientdata(client, cs53l30);
  838. cs53l30->mclk_rate = 0;
  839. cs53l30->regmap = devm_regmap_init_i2c(client, &cs53l30_regmap);
  840. if (IS_ERR(cs53l30->regmap)) {
  841. ret = PTR_ERR(cs53l30->regmap);
  842. dev_err(dev, "regmap_init() failed: %d\n", ret);
  843. goto error;
  844. }
  845. /* Initialize codec */
  846. ret = regmap_read(cs53l30->regmap, CS53L30_DEVID_AB, &reg);
  847. devid = reg << 12;
  848. ret = regmap_read(cs53l30->regmap, CS53L30_DEVID_CD, &reg);
  849. devid |= reg << 4;
  850. ret = regmap_read(cs53l30->regmap, CS53L30_DEVID_E, &reg);
  851. devid |= (reg & 0xF0) >> 4;
  852. if (devid != CS53L30_DEVID) {
  853. ret = -ENODEV;
  854. dev_err(dev, "Device ID (%X). Expected %X\n",
  855. devid, CS53L30_DEVID);
  856. goto error;
  857. }
  858. ret = regmap_read(cs53l30->regmap, CS53L30_REVID, &reg);
  859. if (ret < 0) {
  860. dev_err(dev, "failed to get Revision ID: %d\n", ret);
  861. goto error;
  862. }
  863. /* Check if MCLK provided */
  864. cs53l30->mclk = devm_clk_get(dev, "mclk");
  865. if (IS_ERR(cs53l30->mclk)) {
  866. if (PTR_ERR(cs53l30->mclk) != -ENOENT) {
  867. ret = PTR_ERR(cs53l30->mclk);
  868. goto error;
  869. }
  870. /* Otherwise mark the mclk pointer to NULL */
  871. cs53l30->mclk = NULL;
  872. }
  873. /* Fetch the MUTE control */
  874. cs53l30->mute_gpio = devm_gpiod_get_optional(dev, "mute",
  875. GPIOD_OUT_HIGH);
  876. if (IS_ERR(cs53l30->mute_gpio)) {
  877. ret = PTR_ERR(cs53l30->mute_gpio);
  878. goto error;
  879. }
  880. if (cs53l30->mute_gpio) {
  881. /* Enable MUTE controls via MUTE pin */
  882. regmap_write(cs53l30->regmap, CS53L30_MUTEP_CTL1,
  883. CS53L30_MUTEP_CTL1_MUTEALL);
  884. /* Flip the polarity of MUTE pin */
  885. if (gpiod_is_active_low(cs53l30->mute_gpio))
  886. regmap_update_bits(cs53l30->regmap, CS53L30_MUTEP_CTL2,
  887. CS53L30_MUTE_PIN_POLARITY, 0);
  888. }
  889. if (!of_property_read_u8(np, "cirrus,micbias-lvl", &val))
  890. regmap_update_bits(cs53l30->regmap, CS53L30_MICBIAS_CTL,
  891. CS53L30_MIC_BIAS_CTRL_MASK, val);
  892. if (of_property_read_bool(np, "cirrus,use-sdout2"))
  893. cs53l30->use_sdout2 = true;
  894. dev_info(dev, "Cirrus Logic CS53L30, Revision: %02X\n", reg & 0xFF);
  895. ret = snd_soc_register_codec(dev, &cs53l30_driver, &cs53l30_dai, 1);
  896. if (ret) {
  897. dev_err(dev, "failed to register codec: %d\n", ret);
  898. goto error;
  899. }
  900. return 0;
  901. error:
  902. regulator_bulk_disable(ARRAY_SIZE(cs53l30->supplies),
  903. cs53l30->supplies);
  904. return ret;
  905. }
  906. static int cs53l30_i2c_remove(struct i2c_client *client)
  907. {
  908. struct cs53l30_private *cs53l30 = i2c_get_clientdata(client);
  909. snd_soc_unregister_codec(&client->dev);
  910. /* Hold down reset */
  911. if (cs53l30->reset_gpio)
  912. gpiod_set_value_cansleep(cs53l30->reset_gpio, 0);
  913. regulator_bulk_disable(ARRAY_SIZE(cs53l30->supplies),
  914. cs53l30->supplies);
  915. return 0;
  916. }
  917. #ifdef CONFIG_PM
  918. static int cs53l30_runtime_suspend(struct device *dev)
  919. {
  920. struct cs53l30_private *cs53l30 = dev_get_drvdata(dev);
  921. regcache_cache_only(cs53l30->regmap, true);
  922. /* Hold down reset */
  923. if (cs53l30->reset_gpio)
  924. gpiod_set_value_cansleep(cs53l30->reset_gpio, 0);
  925. regulator_bulk_disable(ARRAY_SIZE(cs53l30->supplies),
  926. cs53l30->supplies);
  927. return 0;
  928. }
  929. static int cs53l30_runtime_resume(struct device *dev)
  930. {
  931. struct cs53l30_private *cs53l30 = dev_get_drvdata(dev);
  932. int ret;
  933. ret = regulator_bulk_enable(ARRAY_SIZE(cs53l30->supplies),
  934. cs53l30->supplies);
  935. if (ret) {
  936. dev_err(dev, "failed to enable supplies: %d\n", ret);
  937. return ret;
  938. }
  939. if (cs53l30->reset_gpio)
  940. gpiod_set_value_cansleep(cs53l30->reset_gpio, 1);
  941. regcache_cache_only(cs53l30->regmap, false);
  942. ret = regcache_sync(cs53l30->regmap);
  943. if (ret) {
  944. dev_err(dev, "failed to synchronize regcache: %d\n", ret);
  945. return ret;
  946. }
  947. return 0;
  948. }
  949. #endif
  950. static const struct dev_pm_ops cs53l30_runtime_pm = {
  951. SET_RUNTIME_PM_OPS(cs53l30_runtime_suspend, cs53l30_runtime_resume,
  952. NULL)
  953. };
  954. static const struct of_device_id cs53l30_of_match[] = {
  955. { .compatible = "cirrus,cs53l30", },
  956. {},
  957. };
  958. MODULE_DEVICE_TABLE(of, cs53l30_of_match);
  959. static const struct i2c_device_id cs53l30_id[] = {
  960. { "cs53l30", 0 },
  961. {}
  962. };
  963. MODULE_DEVICE_TABLE(i2c, cs53l30_id);
  964. static struct i2c_driver cs53l30_i2c_driver = {
  965. .driver = {
  966. .name = "cs53l30",
  967. .pm = &cs53l30_runtime_pm,
  968. },
  969. .id_table = cs53l30_id,
  970. .probe = cs53l30_i2c_probe,
  971. .remove = cs53l30_i2c_remove,
  972. };
  973. module_i2c_driver(cs53l30_i2c_driver);
  974. MODULE_DESCRIPTION("ASoC CS53L30 driver");
  975. MODULE_AUTHOR("Paul Handrigan, Cirrus Logic Inc, <Paul.Handrigan@cirrus.com>");
  976. MODULE_LICENSE("GPL");