sunxi.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821
  1. /*
  2. * Allwinner sun4i MUSB Glue Layer
  3. *
  4. * Copyright (C) 2015 Hans de Goede <hdegoede@redhat.com>
  5. *
  6. * Based on code from
  7. * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. */
  19. #include <linux/clk.h>
  20. #include <linux/err.h>
  21. #include <linux/extcon.h>
  22. #include <linux/io.h>
  23. #include <linux/kernel.h>
  24. #include <linux/module.h>
  25. #include <linux/of.h>
  26. #include <linux/phy/phy-sun4i-usb.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/reset.h>
  29. #include <linux/soc/sunxi/sunxi_sram.h>
  30. #include <linux/usb/musb.h>
  31. #include <linux/usb/of.h>
  32. #include <linux/usb/usb_phy_generic.h>
  33. #include <linux/workqueue.h>
  34. #include "musb_core.h"
  35. /*
  36. * Register offsets, note sunxi musb has a different layout then most
  37. * musb implementations, we translate the layout in musb_readb & friends.
  38. */
  39. #define SUNXI_MUSB_POWER 0x0040
  40. #define SUNXI_MUSB_DEVCTL 0x0041
  41. #define SUNXI_MUSB_INDEX 0x0042
  42. #define SUNXI_MUSB_VEND0 0x0043
  43. #define SUNXI_MUSB_INTRTX 0x0044
  44. #define SUNXI_MUSB_INTRRX 0x0046
  45. #define SUNXI_MUSB_INTRTXE 0x0048
  46. #define SUNXI_MUSB_INTRRXE 0x004a
  47. #define SUNXI_MUSB_INTRUSB 0x004c
  48. #define SUNXI_MUSB_INTRUSBE 0x0050
  49. #define SUNXI_MUSB_FRAME 0x0054
  50. #define SUNXI_MUSB_TXFIFOSZ 0x0090
  51. #define SUNXI_MUSB_TXFIFOADD 0x0092
  52. #define SUNXI_MUSB_RXFIFOSZ 0x0094
  53. #define SUNXI_MUSB_RXFIFOADD 0x0096
  54. #define SUNXI_MUSB_FADDR 0x0098
  55. #define SUNXI_MUSB_TXFUNCADDR 0x0098
  56. #define SUNXI_MUSB_TXHUBADDR 0x009a
  57. #define SUNXI_MUSB_TXHUBPORT 0x009b
  58. #define SUNXI_MUSB_RXFUNCADDR 0x009c
  59. #define SUNXI_MUSB_RXHUBADDR 0x009e
  60. #define SUNXI_MUSB_RXHUBPORT 0x009f
  61. #define SUNXI_MUSB_CONFIGDATA 0x00c0
  62. /* VEND0 bits */
  63. #define SUNXI_MUSB_VEND0_PIO_MODE 0
  64. /* flags */
  65. #define SUNXI_MUSB_FL_ENABLED 0
  66. #define SUNXI_MUSB_FL_HOSTMODE 1
  67. #define SUNXI_MUSB_FL_HOSTMODE_PEND 2
  68. #define SUNXI_MUSB_FL_VBUS_ON 3
  69. #define SUNXI_MUSB_FL_PHY_ON 4
  70. #define SUNXI_MUSB_FL_HAS_SRAM 5
  71. #define SUNXI_MUSB_FL_HAS_RESET 6
  72. #define SUNXI_MUSB_FL_NO_CONFIGDATA 7
  73. #define SUNXI_MUSB_FL_PHY_MODE_PEND 8
  74. /* Our read/write methods need access and do not get passed in a musb ref :| */
  75. static struct musb *sunxi_musb;
  76. struct sunxi_glue {
  77. struct device *dev;
  78. struct musb *musb;
  79. struct platform_device *musb_pdev;
  80. struct clk *clk;
  81. struct reset_control *rst;
  82. struct phy *phy;
  83. struct platform_device *usb_phy;
  84. struct usb_phy *xceiv;
  85. enum phy_mode phy_mode;
  86. unsigned long flags;
  87. struct work_struct work;
  88. struct extcon_dev *extcon;
  89. struct notifier_block host_nb;
  90. };
  91. /* phy_power_on / off may sleep, so we use a workqueue */
  92. static void sunxi_musb_work(struct work_struct *work)
  93. {
  94. struct sunxi_glue *glue = container_of(work, struct sunxi_glue, work);
  95. bool vbus_on, phy_on;
  96. if (!test_bit(SUNXI_MUSB_FL_ENABLED, &glue->flags))
  97. return;
  98. if (test_and_clear_bit(SUNXI_MUSB_FL_HOSTMODE_PEND, &glue->flags)) {
  99. struct musb *musb = glue->musb;
  100. unsigned long flags;
  101. u8 devctl;
  102. spin_lock_irqsave(&musb->lock, flags);
  103. devctl = readb(musb->mregs + SUNXI_MUSB_DEVCTL);
  104. if (test_bit(SUNXI_MUSB_FL_HOSTMODE, &glue->flags)) {
  105. set_bit(SUNXI_MUSB_FL_VBUS_ON, &glue->flags);
  106. musb->xceiv->otg->default_a = 1;
  107. musb->xceiv->otg->state = OTG_STATE_A_WAIT_VRISE;
  108. MUSB_HST_MODE(musb);
  109. devctl |= MUSB_DEVCTL_SESSION;
  110. } else {
  111. clear_bit(SUNXI_MUSB_FL_VBUS_ON, &glue->flags);
  112. musb->xceiv->otg->default_a = 0;
  113. musb->xceiv->otg->state = OTG_STATE_B_IDLE;
  114. MUSB_DEV_MODE(musb);
  115. devctl &= ~MUSB_DEVCTL_SESSION;
  116. }
  117. writeb(devctl, musb->mregs + SUNXI_MUSB_DEVCTL);
  118. spin_unlock_irqrestore(&musb->lock, flags);
  119. }
  120. vbus_on = test_bit(SUNXI_MUSB_FL_VBUS_ON, &glue->flags);
  121. phy_on = test_bit(SUNXI_MUSB_FL_PHY_ON, &glue->flags);
  122. if (phy_on != vbus_on) {
  123. if (vbus_on) {
  124. phy_power_on(glue->phy);
  125. set_bit(SUNXI_MUSB_FL_PHY_ON, &glue->flags);
  126. } else {
  127. phy_power_off(glue->phy);
  128. clear_bit(SUNXI_MUSB_FL_PHY_ON, &glue->flags);
  129. }
  130. }
  131. if (test_and_clear_bit(SUNXI_MUSB_FL_PHY_MODE_PEND, &glue->flags))
  132. phy_set_mode(glue->phy, glue->phy_mode);
  133. }
  134. static void sunxi_musb_set_vbus(struct musb *musb, int is_on)
  135. {
  136. struct sunxi_glue *glue = dev_get_drvdata(musb->controller->parent);
  137. if (is_on) {
  138. set_bit(SUNXI_MUSB_FL_VBUS_ON, &glue->flags);
  139. musb->xceiv->otg->state = OTG_STATE_A_WAIT_VRISE;
  140. } else {
  141. clear_bit(SUNXI_MUSB_FL_VBUS_ON, &glue->flags);
  142. }
  143. schedule_work(&glue->work);
  144. }
  145. static void sunxi_musb_pre_root_reset_end(struct musb *musb)
  146. {
  147. struct sunxi_glue *glue = dev_get_drvdata(musb->controller->parent);
  148. sun4i_usb_phy_set_squelch_detect(glue->phy, false);
  149. }
  150. static void sunxi_musb_post_root_reset_end(struct musb *musb)
  151. {
  152. struct sunxi_glue *glue = dev_get_drvdata(musb->controller->parent);
  153. sun4i_usb_phy_set_squelch_detect(glue->phy, true);
  154. }
  155. static irqreturn_t sunxi_musb_interrupt(int irq, void *__hci)
  156. {
  157. struct musb *musb = __hci;
  158. unsigned long flags;
  159. spin_lock_irqsave(&musb->lock, flags);
  160. musb->int_usb = readb(musb->mregs + SUNXI_MUSB_INTRUSB);
  161. if (musb->int_usb)
  162. writeb(musb->int_usb, musb->mregs + SUNXI_MUSB_INTRUSB);
  163. /*
  164. * sunxi musb often signals babble on low / full speed device
  165. * disconnect, without ever raising MUSB_INTR_DISCONNECT, since
  166. * normally babble never happens treat it as disconnect.
  167. */
  168. if ((musb->int_usb & MUSB_INTR_BABBLE) && is_host_active(musb)) {
  169. musb->int_usb &= ~MUSB_INTR_BABBLE;
  170. musb->int_usb |= MUSB_INTR_DISCONNECT;
  171. }
  172. if ((musb->int_usb & MUSB_INTR_RESET) && !is_host_active(musb)) {
  173. /* ep0 FADDR must be 0 when (re)entering peripheral mode */
  174. musb_ep_select(musb->mregs, 0);
  175. musb_writeb(musb->mregs, MUSB_FADDR, 0);
  176. }
  177. musb->int_tx = readw(musb->mregs + SUNXI_MUSB_INTRTX);
  178. if (musb->int_tx)
  179. writew(musb->int_tx, musb->mregs + SUNXI_MUSB_INTRTX);
  180. musb->int_rx = readw(musb->mregs + SUNXI_MUSB_INTRRX);
  181. if (musb->int_rx)
  182. writew(musb->int_rx, musb->mregs + SUNXI_MUSB_INTRRX);
  183. musb_interrupt(musb);
  184. spin_unlock_irqrestore(&musb->lock, flags);
  185. return IRQ_HANDLED;
  186. }
  187. static int sunxi_musb_host_notifier(struct notifier_block *nb,
  188. unsigned long event, void *ptr)
  189. {
  190. struct sunxi_glue *glue = container_of(nb, struct sunxi_glue, host_nb);
  191. if (event)
  192. set_bit(SUNXI_MUSB_FL_HOSTMODE, &glue->flags);
  193. else
  194. clear_bit(SUNXI_MUSB_FL_HOSTMODE, &glue->flags);
  195. set_bit(SUNXI_MUSB_FL_HOSTMODE_PEND, &glue->flags);
  196. schedule_work(&glue->work);
  197. return NOTIFY_DONE;
  198. }
  199. static int sunxi_musb_init(struct musb *musb)
  200. {
  201. struct sunxi_glue *glue = dev_get_drvdata(musb->controller->parent);
  202. int ret;
  203. sunxi_musb = musb;
  204. musb->phy = glue->phy;
  205. musb->xceiv = glue->xceiv;
  206. if (test_bit(SUNXI_MUSB_FL_HAS_SRAM, &glue->flags)) {
  207. ret = sunxi_sram_claim(musb->controller->parent);
  208. if (ret)
  209. return ret;
  210. }
  211. ret = clk_prepare_enable(glue->clk);
  212. if (ret)
  213. goto error_sram_release;
  214. if (test_bit(SUNXI_MUSB_FL_HAS_RESET, &glue->flags)) {
  215. ret = reset_control_deassert(glue->rst);
  216. if (ret)
  217. goto error_clk_disable;
  218. }
  219. writeb(SUNXI_MUSB_VEND0_PIO_MODE, musb->mregs + SUNXI_MUSB_VEND0);
  220. /* Register notifier before calling phy_init() */
  221. ret = extcon_register_notifier(glue->extcon, EXTCON_USB_HOST,
  222. &glue->host_nb);
  223. if (ret)
  224. goto error_reset_assert;
  225. ret = phy_init(glue->phy);
  226. if (ret)
  227. goto error_unregister_notifier;
  228. musb->isr = sunxi_musb_interrupt;
  229. /* Stop the musb-core from doing runtime pm (not supported on sunxi) */
  230. pm_runtime_get(musb->controller);
  231. return 0;
  232. error_unregister_notifier:
  233. extcon_unregister_notifier(glue->extcon, EXTCON_USB_HOST,
  234. &glue->host_nb);
  235. error_reset_assert:
  236. if (test_bit(SUNXI_MUSB_FL_HAS_RESET, &glue->flags))
  237. reset_control_assert(glue->rst);
  238. error_clk_disable:
  239. clk_disable_unprepare(glue->clk);
  240. error_sram_release:
  241. if (test_bit(SUNXI_MUSB_FL_HAS_SRAM, &glue->flags))
  242. sunxi_sram_release(musb->controller->parent);
  243. return ret;
  244. }
  245. static int sunxi_musb_exit(struct musb *musb)
  246. {
  247. struct sunxi_glue *glue = dev_get_drvdata(musb->controller->parent);
  248. pm_runtime_put(musb->controller);
  249. cancel_work_sync(&glue->work);
  250. if (test_bit(SUNXI_MUSB_FL_PHY_ON, &glue->flags))
  251. phy_power_off(glue->phy);
  252. phy_exit(glue->phy);
  253. extcon_unregister_notifier(glue->extcon, EXTCON_USB_HOST,
  254. &glue->host_nb);
  255. if (test_bit(SUNXI_MUSB_FL_HAS_RESET, &glue->flags))
  256. reset_control_assert(glue->rst);
  257. clk_disable_unprepare(glue->clk);
  258. if (test_bit(SUNXI_MUSB_FL_HAS_SRAM, &glue->flags))
  259. sunxi_sram_release(musb->controller->parent);
  260. devm_usb_put_phy(glue->dev, glue->xceiv);
  261. return 0;
  262. }
  263. static void sunxi_musb_enable(struct musb *musb)
  264. {
  265. struct sunxi_glue *glue = dev_get_drvdata(musb->controller->parent);
  266. glue->musb = musb;
  267. /* musb_core does not call us in a balanced manner */
  268. if (test_and_set_bit(SUNXI_MUSB_FL_ENABLED, &glue->flags))
  269. return;
  270. schedule_work(&glue->work);
  271. }
  272. static void sunxi_musb_disable(struct musb *musb)
  273. {
  274. struct sunxi_glue *glue = dev_get_drvdata(musb->controller->parent);
  275. clear_bit(SUNXI_MUSB_FL_ENABLED, &glue->flags);
  276. }
  277. static struct dma_controller *
  278. sunxi_musb_dma_controller_create(struct musb *musb, void __iomem *base)
  279. {
  280. return NULL;
  281. }
  282. static void sunxi_musb_dma_controller_destroy(struct dma_controller *c)
  283. {
  284. }
  285. static int sunxi_musb_set_mode(struct musb *musb, u8 mode)
  286. {
  287. struct sunxi_glue *glue = dev_get_drvdata(musb->controller->parent);
  288. enum phy_mode new_mode;
  289. switch (mode) {
  290. case MUSB_HOST:
  291. new_mode = PHY_MODE_USB_HOST;
  292. break;
  293. case MUSB_PERIPHERAL:
  294. new_mode = PHY_MODE_USB_DEVICE;
  295. break;
  296. case MUSB_OTG:
  297. new_mode = PHY_MODE_USB_OTG;
  298. break;
  299. default:
  300. dev_err(musb->controller->parent,
  301. "Error requested mode not supported by this kernel\n");
  302. return -EINVAL;
  303. }
  304. if (glue->phy_mode == new_mode)
  305. return 0;
  306. if (musb->port_mode != MUSB_PORT_MODE_DUAL_ROLE) {
  307. dev_err(musb->controller->parent,
  308. "Error changing modes is only supported in dual role mode\n");
  309. return -EINVAL;
  310. }
  311. if (musb->port1_status & USB_PORT_STAT_ENABLE)
  312. musb_root_disconnect(musb);
  313. /*
  314. * phy_set_mode may sleep, and we're called with a spinlock held,
  315. * so let sunxi_musb_work deal with it.
  316. */
  317. glue->phy_mode = new_mode;
  318. set_bit(SUNXI_MUSB_FL_PHY_MODE_PEND, &glue->flags);
  319. schedule_work(&glue->work);
  320. return 0;
  321. }
  322. /*
  323. * sunxi musb register layout
  324. * 0x00 - 0x17 fifo regs, 1 long per fifo
  325. * 0x40 - 0x57 generic control regs (power - frame)
  326. * 0x80 - 0x8f ep control regs (addressed through hw_ep->regs, indexed)
  327. * 0x90 - 0x97 fifo control regs (indexed)
  328. * 0x98 - 0x9f multipoint / busctl regs (indexed)
  329. * 0xc0 configdata reg
  330. */
  331. static u32 sunxi_musb_fifo_offset(u8 epnum)
  332. {
  333. return (epnum * 4);
  334. }
  335. static u32 sunxi_musb_ep_offset(u8 epnum, u16 offset)
  336. {
  337. WARN_ONCE(offset != 0,
  338. "sunxi_musb_ep_offset called with non 0 offset\n");
  339. return 0x80; /* indexed, so ignore epnum */
  340. }
  341. static u32 sunxi_musb_busctl_offset(u8 epnum, u16 offset)
  342. {
  343. return SUNXI_MUSB_TXFUNCADDR + offset;
  344. }
  345. static u8 sunxi_musb_readb(const void __iomem *addr, unsigned offset)
  346. {
  347. struct sunxi_glue *glue;
  348. if (addr == sunxi_musb->mregs) {
  349. /* generic control or fifo control reg access */
  350. switch (offset) {
  351. case MUSB_FADDR:
  352. return readb(addr + SUNXI_MUSB_FADDR);
  353. case MUSB_POWER:
  354. return readb(addr + SUNXI_MUSB_POWER);
  355. case MUSB_INTRUSB:
  356. return readb(addr + SUNXI_MUSB_INTRUSB);
  357. case MUSB_INTRUSBE:
  358. return readb(addr + SUNXI_MUSB_INTRUSBE);
  359. case MUSB_INDEX:
  360. return readb(addr + SUNXI_MUSB_INDEX);
  361. case MUSB_TESTMODE:
  362. return 0; /* No testmode on sunxi */
  363. case MUSB_DEVCTL:
  364. return readb(addr + SUNXI_MUSB_DEVCTL);
  365. case MUSB_TXFIFOSZ:
  366. return readb(addr + SUNXI_MUSB_TXFIFOSZ);
  367. case MUSB_RXFIFOSZ:
  368. return readb(addr + SUNXI_MUSB_RXFIFOSZ);
  369. case MUSB_CONFIGDATA + 0x10: /* See musb_read_configdata() */
  370. glue = dev_get_drvdata(sunxi_musb->controller->parent);
  371. /* A33 saves a reg, and we get to hardcode this */
  372. if (test_bit(SUNXI_MUSB_FL_NO_CONFIGDATA,
  373. &glue->flags))
  374. return 0xde;
  375. return readb(addr + SUNXI_MUSB_CONFIGDATA);
  376. /* Offset for these is fixed by sunxi_musb_busctl_offset() */
  377. case SUNXI_MUSB_TXFUNCADDR:
  378. case SUNXI_MUSB_TXHUBADDR:
  379. case SUNXI_MUSB_TXHUBPORT:
  380. case SUNXI_MUSB_RXFUNCADDR:
  381. case SUNXI_MUSB_RXHUBADDR:
  382. case SUNXI_MUSB_RXHUBPORT:
  383. /* multipoint / busctl reg access */
  384. return readb(addr + offset);
  385. default:
  386. dev_err(sunxi_musb->controller->parent,
  387. "Error unknown readb offset %u\n", offset);
  388. return 0;
  389. }
  390. } else if (addr == (sunxi_musb->mregs + 0x80)) {
  391. /* ep control reg access */
  392. /* sunxi has a 2 byte hole before the txtype register */
  393. if (offset >= MUSB_TXTYPE)
  394. offset += 2;
  395. return readb(addr + offset);
  396. }
  397. dev_err(sunxi_musb->controller->parent,
  398. "Error unknown readb at 0x%x bytes offset\n",
  399. (int)(addr - sunxi_musb->mregs));
  400. return 0;
  401. }
  402. static void sunxi_musb_writeb(void __iomem *addr, unsigned offset, u8 data)
  403. {
  404. if (addr == sunxi_musb->mregs) {
  405. /* generic control or fifo control reg access */
  406. switch (offset) {
  407. case MUSB_FADDR:
  408. return writeb(data, addr + SUNXI_MUSB_FADDR);
  409. case MUSB_POWER:
  410. return writeb(data, addr + SUNXI_MUSB_POWER);
  411. case MUSB_INTRUSB:
  412. return writeb(data, addr + SUNXI_MUSB_INTRUSB);
  413. case MUSB_INTRUSBE:
  414. return writeb(data, addr + SUNXI_MUSB_INTRUSBE);
  415. case MUSB_INDEX:
  416. return writeb(data, addr + SUNXI_MUSB_INDEX);
  417. case MUSB_TESTMODE:
  418. if (data)
  419. dev_warn(sunxi_musb->controller->parent,
  420. "sunxi-musb does not have testmode\n");
  421. return;
  422. case MUSB_DEVCTL:
  423. return writeb(data, addr + SUNXI_MUSB_DEVCTL);
  424. case MUSB_TXFIFOSZ:
  425. return writeb(data, addr + SUNXI_MUSB_TXFIFOSZ);
  426. case MUSB_RXFIFOSZ:
  427. return writeb(data, addr + SUNXI_MUSB_RXFIFOSZ);
  428. /* Offset for these is fixed by sunxi_musb_busctl_offset() */
  429. case SUNXI_MUSB_TXFUNCADDR:
  430. case SUNXI_MUSB_TXHUBADDR:
  431. case SUNXI_MUSB_TXHUBPORT:
  432. case SUNXI_MUSB_RXFUNCADDR:
  433. case SUNXI_MUSB_RXHUBADDR:
  434. case SUNXI_MUSB_RXHUBPORT:
  435. /* multipoint / busctl reg access */
  436. return writeb(data, addr + offset);
  437. default:
  438. dev_err(sunxi_musb->controller->parent,
  439. "Error unknown writeb offset %u\n", offset);
  440. return;
  441. }
  442. } else if (addr == (sunxi_musb->mregs + 0x80)) {
  443. /* ep control reg access */
  444. if (offset >= MUSB_TXTYPE)
  445. offset += 2;
  446. return writeb(data, addr + offset);
  447. }
  448. dev_err(sunxi_musb->controller->parent,
  449. "Error unknown writeb at 0x%x bytes offset\n",
  450. (int)(addr - sunxi_musb->mregs));
  451. }
  452. static u16 sunxi_musb_readw(const void __iomem *addr, unsigned offset)
  453. {
  454. if (addr == sunxi_musb->mregs) {
  455. /* generic control or fifo control reg access */
  456. switch (offset) {
  457. case MUSB_INTRTX:
  458. return readw(addr + SUNXI_MUSB_INTRTX);
  459. case MUSB_INTRRX:
  460. return readw(addr + SUNXI_MUSB_INTRRX);
  461. case MUSB_INTRTXE:
  462. return readw(addr + SUNXI_MUSB_INTRTXE);
  463. case MUSB_INTRRXE:
  464. return readw(addr + SUNXI_MUSB_INTRRXE);
  465. case MUSB_FRAME:
  466. return readw(addr + SUNXI_MUSB_FRAME);
  467. case MUSB_TXFIFOADD:
  468. return readw(addr + SUNXI_MUSB_TXFIFOADD);
  469. case MUSB_RXFIFOADD:
  470. return readw(addr + SUNXI_MUSB_RXFIFOADD);
  471. case MUSB_HWVERS:
  472. return 0; /* sunxi musb version is not known */
  473. default:
  474. dev_err(sunxi_musb->controller->parent,
  475. "Error unknown readw offset %u\n", offset);
  476. return 0;
  477. }
  478. } else if (addr == (sunxi_musb->mregs + 0x80)) {
  479. /* ep control reg access */
  480. return readw(addr + offset);
  481. }
  482. dev_err(sunxi_musb->controller->parent,
  483. "Error unknown readw at 0x%x bytes offset\n",
  484. (int)(addr - sunxi_musb->mregs));
  485. return 0;
  486. }
  487. static void sunxi_musb_writew(void __iomem *addr, unsigned offset, u16 data)
  488. {
  489. if (addr == sunxi_musb->mregs) {
  490. /* generic control or fifo control reg access */
  491. switch (offset) {
  492. case MUSB_INTRTX:
  493. return writew(data, addr + SUNXI_MUSB_INTRTX);
  494. case MUSB_INTRRX:
  495. return writew(data, addr + SUNXI_MUSB_INTRRX);
  496. case MUSB_INTRTXE:
  497. return writew(data, addr + SUNXI_MUSB_INTRTXE);
  498. case MUSB_INTRRXE:
  499. return writew(data, addr + SUNXI_MUSB_INTRRXE);
  500. case MUSB_FRAME:
  501. return writew(data, addr + SUNXI_MUSB_FRAME);
  502. case MUSB_TXFIFOADD:
  503. return writew(data, addr + SUNXI_MUSB_TXFIFOADD);
  504. case MUSB_RXFIFOADD:
  505. return writew(data, addr + SUNXI_MUSB_RXFIFOADD);
  506. default:
  507. dev_err(sunxi_musb->controller->parent,
  508. "Error unknown writew offset %u\n", offset);
  509. return;
  510. }
  511. } else if (addr == (sunxi_musb->mregs + 0x80)) {
  512. /* ep control reg access */
  513. return writew(data, addr + offset);
  514. }
  515. dev_err(sunxi_musb->controller->parent,
  516. "Error unknown writew at 0x%x bytes offset\n",
  517. (int)(addr - sunxi_musb->mregs));
  518. }
  519. static const struct musb_platform_ops sunxi_musb_ops = {
  520. .quirks = MUSB_INDEXED_EP,
  521. .init = sunxi_musb_init,
  522. .exit = sunxi_musb_exit,
  523. .enable = sunxi_musb_enable,
  524. .disable = sunxi_musb_disable,
  525. .fifo_offset = sunxi_musb_fifo_offset,
  526. .ep_offset = sunxi_musb_ep_offset,
  527. .busctl_offset = sunxi_musb_busctl_offset,
  528. .readb = sunxi_musb_readb,
  529. .writeb = sunxi_musb_writeb,
  530. .readw = sunxi_musb_readw,
  531. .writew = sunxi_musb_writew,
  532. .dma_init = sunxi_musb_dma_controller_create,
  533. .dma_exit = sunxi_musb_dma_controller_destroy,
  534. .set_mode = sunxi_musb_set_mode,
  535. .set_vbus = sunxi_musb_set_vbus,
  536. .pre_root_reset_end = sunxi_musb_pre_root_reset_end,
  537. .post_root_reset_end = sunxi_musb_post_root_reset_end,
  538. };
  539. /* Allwinner OTG supports up to 5 endpoints */
  540. #define SUNXI_MUSB_MAX_EP_NUM 6
  541. #define SUNXI_MUSB_RAM_BITS 11
  542. static struct musb_fifo_cfg sunxi_musb_mode_cfg[] = {
  543. MUSB_EP_FIFO_SINGLE(1, FIFO_TX, 512),
  544. MUSB_EP_FIFO_SINGLE(1, FIFO_RX, 512),
  545. MUSB_EP_FIFO_SINGLE(2, FIFO_TX, 512),
  546. MUSB_EP_FIFO_SINGLE(2, FIFO_RX, 512),
  547. MUSB_EP_FIFO_SINGLE(3, FIFO_TX, 512),
  548. MUSB_EP_FIFO_SINGLE(3, FIFO_RX, 512),
  549. MUSB_EP_FIFO_SINGLE(4, FIFO_TX, 512),
  550. MUSB_EP_FIFO_SINGLE(4, FIFO_RX, 512),
  551. MUSB_EP_FIFO_SINGLE(5, FIFO_TX, 512),
  552. MUSB_EP_FIFO_SINGLE(5, FIFO_RX, 512),
  553. };
  554. static struct musb_hdrc_config sunxi_musb_hdrc_config = {
  555. .fifo_cfg = sunxi_musb_mode_cfg,
  556. .fifo_cfg_size = ARRAY_SIZE(sunxi_musb_mode_cfg),
  557. .multipoint = true,
  558. .dyn_fifo = true,
  559. .soft_con = true,
  560. .num_eps = SUNXI_MUSB_MAX_EP_NUM,
  561. .ram_bits = SUNXI_MUSB_RAM_BITS,
  562. .dma = 0,
  563. };
  564. static int sunxi_musb_probe(struct platform_device *pdev)
  565. {
  566. struct musb_hdrc_platform_data pdata;
  567. struct platform_device_info pinfo;
  568. struct sunxi_glue *glue;
  569. struct device_node *np = pdev->dev.of_node;
  570. int ret;
  571. if (!np) {
  572. dev_err(&pdev->dev, "Error no device tree node found\n");
  573. return -EINVAL;
  574. }
  575. glue = devm_kzalloc(&pdev->dev, sizeof(*glue), GFP_KERNEL);
  576. if (!glue)
  577. return -ENOMEM;
  578. memset(&pdata, 0, sizeof(pdata));
  579. switch (usb_get_dr_mode(&pdev->dev)) {
  580. #if defined CONFIG_USB_MUSB_DUAL_ROLE || defined CONFIG_USB_MUSB_HOST
  581. case USB_DR_MODE_HOST:
  582. pdata.mode = MUSB_PORT_MODE_HOST;
  583. glue->phy_mode = PHY_MODE_USB_HOST;
  584. break;
  585. #endif
  586. #if defined CONFIG_USB_MUSB_DUAL_ROLE || defined CONFIG_USB_MUSB_GADGET
  587. case USB_DR_MODE_PERIPHERAL:
  588. pdata.mode = MUSB_PORT_MODE_GADGET;
  589. glue->phy_mode = PHY_MODE_USB_DEVICE;
  590. break;
  591. #endif
  592. #ifdef CONFIG_USB_MUSB_DUAL_ROLE
  593. case USB_DR_MODE_OTG:
  594. pdata.mode = MUSB_PORT_MODE_DUAL_ROLE;
  595. glue->phy_mode = PHY_MODE_USB_OTG;
  596. break;
  597. #endif
  598. default:
  599. dev_err(&pdev->dev, "Invalid or missing 'dr_mode' property\n");
  600. return -EINVAL;
  601. }
  602. pdata.platform_ops = &sunxi_musb_ops;
  603. pdata.config = &sunxi_musb_hdrc_config;
  604. glue->dev = &pdev->dev;
  605. INIT_WORK(&glue->work, sunxi_musb_work);
  606. glue->host_nb.notifier_call = sunxi_musb_host_notifier;
  607. if (of_device_is_compatible(np, "allwinner,sun4i-a10-musb"))
  608. set_bit(SUNXI_MUSB_FL_HAS_SRAM, &glue->flags);
  609. if (of_device_is_compatible(np, "allwinner,sun6i-a31-musb"))
  610. set_bit(SUNXI_MUSB_FL_HAS_RESET, &glue->flags);
  611. if (of_device_is_compatible(np, "allwinner,sun8i-a33-musb")) {
  612. set_bit(SUNXI_MUSB_FL_HAS_RESET, &glue->flags);
  613. set_bit(SUNXI_MUSB_FL_NO_CONFIGDATA, &glue->flags);
  614. }
  615. glue->clk = devm_clk_get(&pdev->dev, NULL);
  616. if (IS_ERR(glue->clk)) {
  617. dev_err(&pdev->dev, "Error getting clock: %ld\n",
  618. PTR_ERR(glue->clk));
  619. return PTR_ERR(glue->clk);
  620. }
  621. if (test_bit(SUNXI_MUSB_FL_HAS_RESET, &glue->flags)) {
  622. glue->rst = devm_reset_control_get(&pdev->dev, NULL);
  623. if (IS_ERR(glue->rst)) {
  624. if (PTR_ERR(glue->rst) == -EPROBE_DEFER)
  625. return -EPROBE_DEFER;
  626. dev_err(&pdev->dev, "Error getting reset %ld\n",
  627. PTR_ERR(glue->rst));
  628. return PTR_ERR(glue->rst);
  629. }
  630. }
  631. glue->extcon = extcon_get_edev_by_phandle(&pdev->dev, 0);
  632. if (IS_ERR(glue->extcon)) {
  633. if (PTR_ERR(glue->extcon) == -EPROBE_DEFER)
  634. return -EPROBE_DEFER;
  635. dev_err(&pdev->dev, "Invalid or missing extcon\n");
  636. return PTR_ERR(glue->extcon);
  637. }
  638. glue->phy = devm_phy_get(&pdev->dev, "usb");
  639. if (IS_ERR(glue->phy)) {
  640. if (PTR_ERR(glue->phy) == -EPROBE_DEFER)
  641. return -EPROBE_DEFER;
  642. dev_err(&pdev->dev, "Error getting phy %ld\n",
  643. PTR_ERR(glue->phy));
  644. return PTR_ERR(glue->phy);
  645. }
  646. glue->usb_phy = usb_phy_generic_register();
  647. if (IS_ERR(glue->usb_phy)) {
  648. dev_err(&pdev->dev, "Error registering usb-phy %ld\n",
  649. PTR_ERR(glue->usb_phy));
  650. return PTR_ERR(glue->usb_phy);
  651. }
  652. glue->xceiv = devm_usb_get_phy(&pdev->dev, USB_PHY_TYPE_USB2);
  653. if (IS_ERR(glue->xceiv)) {
  654. ret = PTR_ERR(glue->xceiv);
  655. dev_err(&pdev->dev, "Error getting usb-phy %d\n", ret);
  656. goto err_unregister_usb_phy;
  657. }
  658. platform_set_drvdata(pdev, glue);
  659. memset(&pinfo, 0, sizeof(pinfo));
  660. pinfo.name = "musb-hdrc";
  661. pinfo.id = PLATFORM_DEVID_AUTO;
  662. pinfo.parent = &pdev->dev;
  663. pinfo.res = pdev->resource;
  664. pinfo.num_res = pdev->num_resources;
  665. pinfo.data = &pdata;
  666. pinfo.size_data = sizeof(pdata);
  667. glue->musb_pdev = platform_device_register_full(&pinfo);
  668. if (IS_ERR(glue->musb_pdev)) {
  669. ret = PTR_ERR(glue->musb_pdev);
  670. dev_err(&pdev->dev, "Error registering musb dev: %d\n", ret);
  671. goto err_unregister_usb_phy;
  672. }
  673. return 0;
  674. err_unregister_usb_phy:
  675. usb_phy_generic_unregister(glue->usb_phy);
  676. return ret;
  677. }
  678. static int sunxi_musb_remove(struct platform_device *pdev)
  679. {
  680. struct sunxi_glue *glue = platform_get_drvdata(pdev);
  681. struct platform_device *usb_phy = glue->usb_phy;
  682. platform_device_unregister(glue->musb_pdev);
  683. usb_phy_generic_unregister(usb_phy);
  684. return 0;
  685. }
  686. static const struct of_device_id sunxi_musb_match[] = {
  687. { .compatible = "allwinner,sun4i-a10-musb", },
  688. { .compatible = "allwinner,sun6i-a31-musb", },
  689. { .compatible = "allwinner,sun8i-a33-musb", },
  690. {}
  691. };
  692. MODULE_DEVICE_TABLE(of, sunxi_musb_match);
  693. static struct platform_driver sunxi_musb_driver = {
  694. .probe = sunxi_musb_probe,
  695. .remove = sunxi_musb_remove,
  696. .driver = {
  697. .name = "musb-sunxi",
  698. .of_match_table = sunxi_musb_match,
  699. },
  700. };
  701. module_platform_driver(sunxi_musb_driver);
  702. MODULE_DESCRIPTION("Allwinner sunxi MUSB Glue Layer");
  703. MODULE_AUTHOR("Hans de Goede <hdegoede@redhat.com>");
  704. MODULE_LICENSE("GPL v2");