core.h 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215
  1. /**
  2. * core.h - DesignWare USB3 DRD Core Header
  3. *
  4. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
  5. *
  6. * Authors: Felipe Balbi <balbi@ti.com>,
  7. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  8. *
  9. * This program is free software: you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 of
  11. * the License as published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #ifndef __DRIVERS_USB_DWC3_CORE_H
  19. #define __DRIVERS_USB_DWC3_CORE_H
  20. #include <linux/device.h>
  21. #include <linux/spinlock.h>
  22. #include <linux/ioport.h>
  23. #include <linux/list.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/mm.h>
  26. #include <linux/debugfs.h>
  27. #include <linux/usb/ch9.h>
  28. #include <linux/usb/gadget.h>
  29. #include <linux/usb/otg.h>
  30. #include <linux/ulpi/interface.h>
  31. #include <linux/phy/phy.h>
  32. #define DWC3_MSG_MAX 500
  33. /* Global constants */
  34. #define DWC3_ZLP_BUF_SIZE 1024 /* size of a superspeed bulk */
  35. #define DWC3_EP0_BOUNCE_SIZE 512
  36. #define DWC3_ENDPOINTS_NUM 32
  37. #define DWC3_XHCI_RESOURCES_NUM 2
  38. #define DWC3_SCRATCHBUF_SIZE 4096 /* each buffer is assumed to be 4KiB */
  39. #define DWC3_EVENT_BUFFERS_SIZE 4096
  40. #define DWC3_EVENT_TYPE_MASK 0xfe
  41. #define DWC3_EVENT_TYPE_DEV 0
  42. #define DWC3_EVENT_TYPE_CARKIT 3
  43. #define DWC3_EVENT_TYPE_I2C 4
  44. #define DWC3_DEVICE_EVENT_DISCONNECT 0
  45. #define DWC3_DEVICE_EVENT_RESET 1
  46. #define DWC3_DEVICE_EVENT_CONNECT_DONE 2
  47. #define DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE 3
  48. #define DWC3_DEVICE_EVENT_WAKEUP 4
  49. #define DWC3_DEVICE_EVENT_HIBER_REQ 5
  50. #define DWC3_DEVICE_EVENT_EOPF 6
  51. #define DWC3_DEVICE_EVENT_SOF 7
  52. #define DWC3_DEVICE_EVENT_ERRATIC_ERROR 9
  53. #define DWC3_DEVICE_EVENT_CMD_CMPL 10
  54. #define DWC3_DEVICE_EVENT_OVERFLOW 11
  55. #define DWC3_GEVNTCOUNT_MASK 0xfffc
  56. #define DWC3_GSNPSID_MASK 0xffff0000
  57. #define DWC3_GSNPSREV_MASK 0xffff
  58. /* DWC3 registers memory space boundries */
  59. #define DWC3_XHCI_REGS_START 0x0
  60. #define DWC3_XHCI_REGS_END 0x7fff
  61. #define DWC3_GLOBALS_REGS_START 0xc100
  62. #define DWC3_GLOBALS_REGS_END 0xc6ff
  63. #define DWC3_DEVICE_REGS_START 0xc700
  64. #define DWC3_DEVICE_REGS_END 0xcbff
  65. #define DWC3_OTG_REGS_START 0xcc00
  66. #define DWC3_OTG_REGS_END 0xccff
  67. /* Global Registers */
  68. #define DWC3_GSBUSCFG0 0xc100
  69. #define DWC3_GSBUSCFG1 0xc104
  70. #define DWC3_GTXTHRCFG 0xc108
  71. #define DWC3_GRXTHRCFG 0xc10c
  72. #define DWC3_GCTL 0xc110
  73. #define DWC3_GEVTEN 0xc114
  74. #define DWC3_GSTS 0xc118
  75. #define DWC3_GUCTL1 0xc11c
  76. #define DWC3_GSNPSID 0xc120
  77. #define DWC3_GGPIO 0xc124
  78. #define DWC3_GUID 0xc128
  79. #define DWC3_GUCTL 0xc12c
  80. #define DWC3_GBUSERRADDR0 0xc130
  81. #define DWC3_GBUSERRADDR1 0xc134
  82. #define DWC3_GPRTBIMAP0 0xc138
  83. #define DWC3_GPRTBIMAP1 0xc13c
  84. #define DWC3_GHWPARAMS0 0xc140
  85. #define DWC3_GHWPARAMS1 0xc144
  86. #define DWC3_GHWPARAMS2 0xc148
  87. #define DWC3_GHWPARAMS3 0xc14c
  88. #define DWC3_GHWPARAMS4 0xc150
  89. #define DWC3_GHWPARAMS5 0xc154
  90. #define DWC3_GHWPARAMS6 0xc158
  91. #define DWC3_GHWPARAMS7 0xc15c
  92. #define DWC3_GDBGFIFOSPACE 0xc160
  93. #define DWC3_GDBGLTSSM 0xc164
  94. #define DWC3_GPRTBIMAP_HS0 0xc180
  95. #define DWC3_GPRTBIMAP_HS1 0xc184
  96. #define DWC3_GPRTBIMAP_FS0 0xc188
  97. #define DWC3_GPRTBIMAP_FS1 0xc18c
  98. #define DWC3_GUCTL2 0xc19c
  99. #define DWC3_VER_NUMBER 0xc1a0
  100. #define DWC3_VER_TYPE 0xc1a4
  101. #define DWC3_GUSB2PHYCFG(n) (0xc200 + (n * 0x04))
  102. #define DWC3_GUSB2I2CCTL(n) (0xc240 + (n * 0x04))
  103. #define DWC3_GUSB2PHYACC(n) (0xc280 + (n * 0x04))
  104. #define DWC3_GUSB3PIPECTL(n) (0xc2c0 + (n * 0x04))
  105. #define DWC3_GTXFIFOSIZ(n) (0xc300 + (n * 0x04))
  106. #define DWC3_GRXFIFOSIZ(n) (0xc380 + (n * 0x04))
  107. #define DWC3_GEVNTADRLO(n) (0xc400 + (n * 0x10))
  108. #define DWC3_GEVNTADRHI(n) (0xc404 + (n * 0x10))
  109. #define DWC3_GEVNTSIZ(n) (0xc408 + (n * 0x10))
  110. #define DWC3_GEVNTCOUNT(n) (0xc40c + (n * 0x10))
  111. #define DWC3_GHWPARAMS8 0xc600
  112. #define DWC3_GFLADJ 0xc630
  113. /* Device Registers */
  114. #define DWC3_DCFG 0xc700
  115. #define DWC3_DCTL 0xc704
  116. #define DWC3_DEVTEN 0xc708
  117. #define DWC3_DSTS 0xc70c
  118. #define DWC3_DGCMDPAR 0xc710
  119. #define DWC3_DGCMD 0xc714
  120. #define DWC3_DALEPENA 0xc720
  121. #define DWC3_DEP_BASE(n) (0xc800 + (n * 0x10))
  122. #define DWC3_DEPCMDPAR2 0x00
  123. #define DWC3_DEPCMDPAR1 0x04
  124. #define DWC3_DEPCMDPAR0 0x08
  125. #define DWC3_DEPCMD 0x0c
  126. /* OTG Registers */
  127. #define DWC3_OCFG 0xcc00
  128. #define DWC3_OCTL 0xcc04
  129. #define DWC3_OEVT 0xcc08
  130. #define DWC3_OEVTEN 0xcc0C
  131. #define DWC3_OSTS 0xcc10
  132. /* Bit fields */
  133. /* Global Debug Queue/FIFO Space Available Register */
  134. #define DWC3_GDBGFIFOSPACE_NUM(n) ((n) & 0x1f)
  135. #define DWC3_GDBGFIFOSPACE_TYPE(n) (((n) << 5) & 0x1e0)
  136. #define DWC3_GDBGFIFOSPACE_SPACE_AVAILABLE(n) (((n) >> 16) & 0xffff)
  137. #define DWC3_TXFIFOQ 0
  138. #define DWC3_RXFIFOQ 1
  139. #define DWC3_TXREQQ 2
  140. #define DWC3_RXREQQ 3
  141. #define DWC3_RXINFOQ 4
  142. #define DWC3_PSTATQ 5
  143. #define DWC3_DESCFETCHQ 6
  144. #define DWC3_EVENTQ 7
  145. #define DWC3_AUXEVENTQ 8
  146. /* Global RX Threshold Configuration Register */
  147. #define DWC3_GRXTHRCFG_MAXRXBURSTSIZE(n) (((n) & 0x1f) << 19)
  148. #define DWC3_GRXTHRCFG_RXPKTCNT(n) (((n) & 0xf) << 24)
  149. #define DWC3_GRXTHRCFG_PKTCNTSEL (1 << 29)
  150. /* Global Configuration Register */
  151. #define DWC3_GCTL_PWRDNSCALE(n) ((n) << 19)
  152. #define DWC3_GCTL_U2RSTECN (1 << 16)
  153. #define DWC3_GCTL_RAMCLKSEL(x) (((x) & DWC3_GCTL_CLK_MASK) << 6)
  154. #define DWC3_GCTL_CLK_BUS (0)
  155. #define DWC3_GCTL_CLK_PIPE (1)
  156. #define DWC3_GCTL_CLK_PIPEHALF (2)
  157. #define DWC3_GCTL_CLK_MASK (3)
  158. #define DWC3_GCTL_PRTCAP(n) (((n) & (3 << 12)) >> 12)
  159. #define DWC3_GCTL_PRTCAPDIR(n) ((n) << 12)
  160. #define DWC3_GCTL_PRTCAP_HOST 1
  161. #define DWC3_GCTL_PRTCAP_DEVICE 2
  162. #define DWC3_GCTL_PRTCAP_OTG 3
  163. #define DWC3_GCTL_CORESOFTRESET (1 << 11)
  164. #define DWC3_GCTL_SOFITPSYNC (1 << 10)
  165. #define DWC3_GCTL_SCALEDOWN(n) ((n) << 4)
  166. #define DWC3_GCTL_SCALEDOWN_MASK DWC3_GCTL_SCALEDOWN(3)
  167. #define DWC3_GCTL_DISSCRAMBLE (1 << 3)
  168. #define DWC3_GCTL_U2EXIT_LFPS (1 << 2)
  169. #define DWC3_GCTL_GBLHIBERNATIONEN (1 << 1)
  170. #define DWC3_GCTL_DSBLCLKGTNG (1 << 0)
  171. /* Global USB2 PHY Configuration Register */
  172. #define DWC3_GUSB2PHYCFG_PHYSOFTRST (1 << 31)
  173. #define DWC3_GUSB2PHYCFG_U2_FREECLK_EXISTS (1 << 30)
  174. #define DWC3_GUSB2PHYCFG_SUSPHY (1 << 6)
  175. #define DWC3_GUSB2PHYCFG_ULPI_UTMI (1 << 4)
  176. #define DWC3_GUSB2PHYCFG_ENBLSLPM (1 << 8)
  177. #define DWC3_GUSB2PHYCFG_PHYIF(n) (n << 3)
  178. #define DWC3_GUSB2PHYCFG_PHYIF_MASK DWC3_GUSB2PHYCFG_PHYIF(1)
  179. #define DWC3_GUSB2PHYCFG_USBTRDTIM(n) (n << 10)
  180. #define DWC3_GUSB2PHYCFG_USBTRDTIM_MASK DWC3_GUSB2PHYCFG_USBTRDTIM(0xf)
  181. #define USBTRDTIM_UTMI_8_BIT 9
  182. #define USBTRDTIM_UTMI_16_BIT 5
  183. #define UTMI_PHYIF_16_BIT 1
  184. #define UTMI_PHYIF_8_BIT 0
  185. /* Global USB2 PHY Vendor Control Register */
  186. #define DWC3_GUSB2PHYACC_NEWREGREQ (1 << 25)
  187. #define DWC3_GUSB2PHYACC_BUSY (1 << 23)
  188. #define DWC3_GUSB2PHYACC_WRITE (1 << 22)
  189. #define DWC3_GUSB2PHYACC_ADDR(n) (n << 16)
  190. #define DWC3_GUSB2PHYACC_EXTEND_ADDR(n) (n << 8)
  191. #define DWC3_GUSB2PHYACC_DATA(n) (n & 0xff)
  192. /* Global USB3 PIPE Control Register */
  193. #define DWC3_GUSB3PIPECTL_PHYSOFTRST (1 << 31)
  194. #define DWC3_GUSB3PIPECTL_U2SSINP3OK (1 << 29)
  195. #define DWC3_GUSB3PIPECTL_DISRXDETINP3 (1 << 28)
  196. #define DWC3_GUSB3PIPECTL_UX_EXIT_PX (1 << 27)
  197. #define DWC3_GUSB3PIPECTL_REQP1P2P3 (1 << 24)
  198. #define DWC3_GUSB3PIPECTL_DEP1P2P3(n) ((n) << 19)
  199. #define DWC3_GUSB3PIPECTL_DEP1P2P3_MASK DWC3_GUSB3PIPECTL_DEP1P2P3(7)
  200. #define DWC3_GUSB3PIPECTL_DEP1P2P3_EN DWC3_GUSB3PIPECTL_DEP1P2P3(1)
  201. #define DWC3_GUSB3PIPECTL_DEPOCHANGE (1 << 18)
  202. #define DWC3_GUSB3PIPECTL_SUSPHY (1 << 17)
  203. #define DWC3_GUSB3PIPECTL_LFPSFILT (1 << 9)
  204. #define DWC3_GUSB3PIPECTL_RX_DETOPOLL (1 << 8)
  205. #define DWC3_GUSB3PIPECTL_TX_DEEPH_MASK DWC3_GUSB3PIPECTL_TX_DEEPH(3)
  206. #define DWC3_GUSB3PIPECTL_TX_DEEPH(n) ((n) << 1)
  207. /* Global TX Fifo Size Register */
  208. #define DWC31_GTXFIFOSIZ_TXFRAMNUM BIT(15) /* DWC_usb31 only */
  209. #define DWC31_GTXFIFOSIZ_TXFDEF(n) ((n) & 0x7fff) /* DWC_usb31 only */
  210. #define DWC3_GTXFIFOSIZ_TXFDEF(n) ((n) & 0xffff)
  211. #define DWC3_GTXFIFOSIZ_TXFSTADDR(n) ((n) & 0xffff0000)
  212. /* Global Event Size Registers */
  213. #define DWC3_GEVNTSIZ_INTMASK (1 << 31)
  214. #define DWC3_GEVNTSIZ_SIZE(n) ((n) & 0xffff)
  215. /* Global HWPARAMS0 Register */
  216. #define DWC3_GHWPARAMS0_MODE(n) ((n) & 0x3)
  217. #define DWC3_GHWPARAMS0_MODE_GADGET 0
  218. #define DWC3_GHWPARAMS0_MODE_HOST 1
  219. #define DWC3_GHWPARAMS0_MODE_DRD 2
  220. #define DWC3_GHWPARAMS0_MBUS_TYPE(n) (((n) >> 3) & 0x7)
  221. #define DWC3_GHWPARAMS0_SBUS_TYPE(n) (((n) >> 6) & 0x3)
  222. #define DWC3_GHWPARAMS0_MDWIDTH(n) (((n) >> 8) & 0xff)
  223. #define DWC3_GHWPARAMS0_SDWIDTH(n) (((n) >> 16) & 0xff)
  224. #define DWC3_GHWPARAMS0_AWIDTH(n) (((n) >> 24) & 0xff)
  225. /* Global HWPARAMS1 Register */
  226. #define DWC3_GHWPARAMS1_EN_PWROPT(n) (((n) & (3 << 24)) >> 24)
  227. #define DWC3_GHWPARAMS1_EN_PWROPT_NO 0
  228. #define DWC3_GHWPARAMS1_EN_PWROPT_CLK 1
  229. #define DWC3_GHWPARAMS1_EN_PWROPT_HIB 2
  230. #define DWC3_GHWPARAMS1_PWROPT(n) ((n) << 24)
  231. #define DWC3_GHWPARAMS1_PWROPT_MASK DWC3_GHWPARAMS1_PWROPT(3)
  232. /* Global HWPARAMS3 Register */
  233. #define DWC3_GHWPARAMS3_SSPHY_IFC(n) ((n) & 3)
  234. #define DWC3_GHWPARAMS3_SSPHY_IFC_DIS 0
  235. #define DWC3_GHWPARAMS3_SSPHY_IFC_GEN1 1
  236. #define DWC3_GHWPARAMS3_SSPHY_IFC_GEN2 2 /* DWC_usb31 only */
  237. #define DWC3_GHWPARAMS3_HSPHY_IFC(n) (((n) & (3 << 2)) >> 2)
  238. #define DWC3_GHWPARAMS3_HSPHY_IFC_DIS 0
  239. #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI 1
  240. #define DWC3_GHWPARAMS3_HSPHY_IFC_ULPI 2
  241. #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI 3
  242. #define DWC3_GHWPARAMS3_FSPHY_IFC(n) (((n) & (3 << 4)) >> 4)
  243. #define DWC3_GHWPARAMS3_FSPHY_IFC_DIS 0
  244. #define DWC3_GHWPARAMS3_FSPHY_IFC_ENA 1
  245. /* Global HWPARAMS4 Register */
  246. #define DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(n) (((n) & (0x0f << 13)) >> 13)
  247. #define DWC3_MAX_HIBER_SCRATCHBUFS 15
  248. /* Global HWPARAMS6 Register */
  249. #define DWC3_GHWPARAMS6_EN_FPGA (1 << 7)
  250. /* Global HWPARAMS7 Register */
  251. #define DWC3_GHWPARAMS7_RAM1_DEPTH(n) ((n) & 0xffff)
  252. #define DWC3_GHWPARAMS7_RAM2_DEPTH(n) (((n) >> 16) & 0xffff)
  253. /* Global Frame Length Adjustment Register */
  254. #define DWC3_GFLADJ_30MHZ_SDBND_SEL (1 << 7)
  255. #define DWC3_GFLADJ_30MHZ_MASK 0x3f
  256. /* Global User Control Register 2 */
  257. #define DWC3_GUCTL2_RST_ACTBITLATER (1 << 14)
  258. /* Device Configuration Register */
  259. #define DWC3_DCFG_DEVADDR(addr) ((addr) << 3)
  260. #define DWC3_DCFG_DEVADDR_MASK DWC3_DCFG_DEVADDR(0x7f)
  261. #define DWC3_DCFG_SPEED_MASK (7 << 0)
  262. #define DWC3_DCFG_SUPERSPEED_PLUS (5 << 0) /* DWC_usb31 only */
  263. #define DWC3_DCFG_SUPERSPEED (4 << 0)
  264. #define DWC3_DCFG_HIGHSPEED (0 << 0)
  265. #define DWC3_DCFG_FULLSPEED (1 << 0)
  266. #define DWC3_DCFG_LOWSPEED (2 << 0)
  267. #define DWC3_DCFG_NUMP_SHIFT 17
  268. #define DWC3_DCFG_NUMP(n) (((n) >> DWC3_DCFG_NUMP_SHIFT) & 0x1f)
  269. #define DWC3_DCFG_NUMP_MASK (0x1f << DWC3_DCFG_NUMP_SHIFT)
  270. #define DWC3_DCFG_LPM_CAP (1 << 22)
  271. /* Device Control Register */
  272. #define DWC3_DCTL_RUN_STOP (1 << 31)
  273. #define DWC3_DCTL_CSFTRST (1 << 30)
  274. #define DWC3_DCTL_LSFTRST (1 << 29)
  275. #define DWC3_DCTL_HIRD_THRES_MASK (0x1f << 24)
  276. #define DWC3_DCTL_HIRD_THRES(n) ((n) << 24)
  277. #define DWC3_DCTL_APPL1RES (1 << 23)
  278. /* These apply for core versions 1.87a and earlier */
  279. #define DWC3_DCTL_TRGTULST_MASK (0x0f << 17)
  280. #define DWC3_DCTL_TRGTULST(n) ((n) << 17)
  281. #define DWC3_DCTL_TRGTULST_U2 (DWC3_DCTL_TRGTULST(2))
  282. #define DWC3_DCTL_TRGTULST_U3 (DWC3_DCTL_TRGTULST(3))
  283. #define DWC3_DCTL_TRGTULST_SS_DIS (DWC3_DCTL_TRGTULST(4))
  284. #define DWC3_DCTL_TRGTULST_RX_DET (DWC3_DCTL_TRGTULST(5))
  285. #define DWC3_DCTL_TRGTULST_SS_INACT (DWC3_DCTL_TRGTULST(6))
  286. /* These apply for core versions 1.94a and later */
  287. #define DWC3_DCTL_LPM_ERRATA_MASK DWC3_DCTL_LPM_ERRATA(0xf)
  288. #define DWC3_DCTL_LPM_ERRATA(n) ((n) << 20)
  289. #define DWC3_DCTL_KEEP_CONNECT (1 << 19)
  290. #define DWC3_DCTL_L1_HIBER_EN (1 << 18)
  291. #define DWC3_DCTL_CRS (1 << 17)
  292. #define DWC3_DCTL_CSS (1 << 16)
  293. #define DWC3_DCTL_INITU2ENA (1 << 12)
  294. #define DWC3_DCTL_ACCEPTU2ENA (1 << 11)
  295. #define DWC3_DCTL_INITU1ENA (1 << 10)
  296. #define DWC3_DCTL_ACCEPTU1ENA (1 << 9)
  297. #define DWC3_DCTL_TSTCTRL_MASK (0xf << 1)
  298. #define DWC3_DCTL_ULSTCHNGREQ_MASK (0x0f << 5)
  299. #define DWC3_DCTL_ULSTCHNGREQ(n) (((n) << 5) & DWC3_DCTL_ULSTCHNGREQ_MASK)
  300. #define DWC3_DCTL_ULSTCHNG_NO_ACTION (DWC3_DCTL_ULSTCHNGREQ(0))
  301. #define DWC3_DCTL_ULSTCHNG_SS_DISABLED (DWC3_DCTL_ULSTCHNGREQ(4))
  302. #define DWC3_DCTL_ULSTCHNG_RX_DETECT (DWC3_DCTL_ULSTCHNGREQ(5))
  303. #define DWC3_DCTL_ULSTCHNG_SS_INACTIVE (DWC3_DCTL_ULSTCHNGREQ(6))
  304. #define DWC3_DCTL_ULSTCHNG_RECOVERY (DWC3_DCTL_ULSTCHNGREQ(8))
  305. #define DWC3_DCTL_ULSTCHNG_COMPLIANCE (DWC3_DCTL_ULSTCHNGREQ(10))
  306. #define DWC3_DCTL_ULSTCHNG_LOOPBACK (DWC3_DCTL_ULSTCHNGREQ(11))
  307. /* Device Event Enable Register */
  308. #define DWC3_DEVTEN_VNDRDEVTSTRCVEDEN (1 << 12)
  309. #define DWC3_DEVTEN_EVNTOVERFLOWEN (1 << 11)
  310. #define DWC3_DEVTEN_CMDCMPLTEN (1 << 10)
  311. #define DWC3_DEVTEN_ERRTICERREN (1 << 9)
  312. #define DWC3_DEVTEN_SOFEN (1 << 7)
  313. #define DWC3_DEVTEN_EOPFEN (1 << 6)
  314. #define DWC3_DEVTEN_HIBERNATIONREQEVTEN (1 << 5)
  315. #define DWC3_DEVTEN_WKUPEVTEN (1 << 4)
  316. #define DWC3_DEVTEN_ULSTCNGEN (1 << 3)
  317. #define DWC3_DEVTEN_CONNECTDONEEN (1 << 2)
  318. #define DWC3_DEVTEN_USBRSTEN (1 << 1)
  319. #define DWC3_DEVTEN_DISCONNEVTEN (1 << 0)
  320. /* Device Status Register */
  321. #define DWC3_DSTS_DCNRD (1 << 29)
  322. /* This applies for core versions 1.87a and earlier */
  323. #define DWC3_DSTS_PWRUPREQ (1 << 24)
  324. /* These apply for core versions 1.94a and later */
  325. #define DWC3_DSTS_RSS (1 << 25)
  326. #define DWC3_DSTS_SSS (1 << 24)
  327. #define DWC3_DSTS_COREIDLE (1 << 23)
  328. #define DWC3_DSTS_DEVCTRLHLT (1 << 22)
  329. #define DWC3_DSTS_USBLNKST_MASK (0x0f << 18)
  330. #define DWC3_DSTS_USBLNKST(n) (((n) & DWC3_DSTS_USBLNKST_MASK) >> 18)
  331. #define DWC3_DSTS_RXFIFOEMPTY (1 << 17)
  332. #define DWC3_DSTS_SOFFN_MASK (0x3fff << 3)
  333. #define DWC3_DSTS_SOFFN(n) (((n) & DWC3_DSTS_SOFFN_MASK) >> 3)
  334. #define DWC3_DSTS_CONNECTSPD (7 << 0)
  335. #define DWC3_DSTS_SUPERSPEED_PLUS (5 << 0) /* DWC_usb31 only */
  336. #define DWC3_DSTS_SUPERSPEED (4 << 0)
  337. #define DWC3_DSTS_HIGHSPEED (0 << 0)
  338. #define DWC3_DSTS_FULLSPEED (1 << 0)
  339. #define DWC3_DSTS_LOWSPEED (2 << 0)
  340. /* Device Generic Command Register */
  341. #define DWC3_DGCMD_SET_LMP 0x01
  342. #define DWC3_DGCMD_SET_PERIODIC_PAR 0x02
  343. #define DWC3_DGCMD_XMIT_FUNCTION 0x03
  344. /* These apply for core versions 1.94a and later */
  345. #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO 0x04
  346. #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI 0x05
  347. #define DWC3_DGCMD_SELECTED_FIFO_FLUSH 0x09
  348. #define DWC3_DGCMD_ALL_FIFO_FLUSH 0x0a
  349. #define DWC3_DGCMD_SET_ENDPOINT_NRDY 0x0c
  350. #define DWC3_DGCMD_RUN_SOC_BUS_LOOPBACK 0x10
  351. #define DWC3_DGCMD_STATUS(n) (((n) >> 12) & 0x0F)
  352. #define DWC3_DGCMD_CMDACT (1 << 10)
  353. #define DWC3_DGCMD_CMDIOC (1 << 8)
  354. /* Device Generic Command Parameter Register */
  355. #define DWC3_DGCMDPAR_FORCE_LINKPM_ACCEPT (1 << 0)
  356. #define DWC3_DGCMDPAR_FIFO_NUM(n) ((n) << 0)
  357. #define DWC3_DGCMDPAR_RX_FIFO (0 << 5)
  358. #define DWC3_DGCMDPAR_TX_FIFO (1 << 5)
  359. #define DWC3_DGCMDPAR_LOOPBACK_DIS (0 << 0)
  360. #define DWC3_DGCMDPAR_LOOPBACK_ENA (1 << 0)
  361. /* Device Endpoint Command Register */
  362. #define DWC3_DEPCMD_PARAM_SHIFT 16
  363. #define DWC3_DEPCMD_PARAM(x) ((x) << DWC3_DEPCMD_PARAM_SHIFT)
  364. #define DWC3_DEPCMD_GET_RSC_IDX(x) (((x) >> DWC3_DEPCMD_PARAM_SHIFT) & 0x7f)
  365. #define DWC3_DEPCMD_STATUS(x) (((x) >> 12) & 0x0F)
  366. #define DWC3_DEPCMD_HIPRI_FORCERM (1 << 11)
  367. #define DWC3_DEPCMD_CLEARPENDIN (1 << 11)
  368. #define DWC3_DEPCMD_CMDACT (1 << 10)
  369. #define DWC3_DEPCMD_CMDIOC (1 << 8)
  370. #define DWC3_DEPCMD_DEPSTARTCFG (0x09 << 0)
  371. #define DWC3_DEPCMD_ENDTRANSFER (0x08 << 0)
  372. #define DWC3_DEPCMD_UPDATETRANSFER (0x07 << 0)
  373. #define DWC3_DEPCMD_STARTTRANSFER (0x06 << 0)
  374. #define DWC3_DEPCMD_CLEARSTALL (0x05 << 0)
  375. #define DWC3_DEPCMD_SETSTALL (0x04 << 0)
  376. /* This applies for core versions 1.90a and earlier */
  377. #define DWC3_DEPCMD_GETSEQNUMBER (0x03 << 0)
  378. /* This applies for core versions 1.94a and later */
  379. #define DWC3_DEPCMD_GETEPSTATE (0x03 << 0)
  380. #define DWC3_DEPCMD_SETTRANSFRESOURCE (0x02 << 0)
  381. #define DWC3_DEPCMD_SETEPCONFIG (0x01 << 0)
  382. /* The EP number goes 0..31 so ep0 is always out and ep1 is always in */
  383. #define DWC3_DALEPENA_EP(n) (1 << n)
  384. #define DWC3_DEPCMD_TYPE_CONTROL 0
  385. #define DWC3_DEPCMD_TYPE_ISOC 1
  386. #define DWC3_DEPCMD_TYPE_BULK 2
  387. #define DWC3_DEPCMD_TYPE_INTR 3
  388. /* Structures */
  389. struct dwc3_trb;
  390. /**
  391. * struct dwc3_event_buffer - Software event buffer representation
  392. * @buf: _THE_ buffer
  393. * @length: size of this buffer
  394. * @lpos: event offset
  395. * @count: cache of last read event count register
  396. * @flags: flags related to this event buffer
  397. * @dma: dma_addr_t
  398. * @dwc: pointer to DWC controller
  399. */
  400. struct dwc3_event_buffer {
  401. void *buf;
  402. unsigned length;
  403. unsigned int lpos;
  404. unsigned int count;
  405. unsigned int flags;
  406. #define DWC3_EVENT_PENDING BIT(0)
  407. dma_addr_t dma;
  408. struct dwc3 *dwc;
  409. };
  410. #define DWC3_EP_FLAG_STALLED (1 << 0)
  411. #define DWC3_EP_FLAG_WEDGED (1 << 1)
  412. #define DWC3_EP_DIRECTION_TX true
  413. #define DWC3_EP_DIRECTION_RX false
  414. #define DWC3_TRB_NUM 256
  415. /**
  416. * struct dwc3_ep - device side endpoint representation
  417. * @endpoint: usb endpoint
  418. * @pending_list: list of pending requests for this endpoint
  419. * @started_list: list of started requests on this endpoint
  420. * @lock: spinlock for endpoint request queue traversal
  421. * @regs: pointer to first endpoint register
  422. * @trb_pool: array of transaction buffers
  423. * @trb_pool_dma: dma address of @trb_pool
  424. * @trb_enqueue: enqueue 'pointer' into TRB array
  425. * @trb_dequeue: dequeue 'pointer' into TRB array
  426. * @desc: usb_endpoint_descriptor pointer
  427. * @dwc: pointer to DWC controller
  428. * @saved_state: ep state saved during hibernation
  429. * @flags: endpoint flags (wedged, stalled, ...)
  430. * @number: endpoint number (1 - 15)
  431. * @type: set to bmAttributes & USB_ENDPOINT_XFERTYPE_MASK
  432. * @resource_index: Resource transfer index
  433. * @interval: the interval on which the ISOC transfer is started
  434. * @allocated_requests: number of requests allocated
  435. * @queued_requests: number of requests queued for transfer
  436. * @name: a human readable name e.g. ep1out-bulk
  437. * @direction: true for TX, false for RX
  438. * @stream_capable: true when streams are enabled
  439. */
  440. struct dwc3_ep {
  441. struct usb_ep endpoint;
  442. struct list_head pending_list;
  443. struct list_head started_list;
  444. spinlock_t lock;
  445. void __iomem *regs;
  446. struct dwc3_trb *trb_pool;
  447. dma_addr_t trb_pool_dma;
  448. const struct usb_ss_ep_comp_descriptor *comp_desc;
  449. struct dwc3 *dwc;
  450. u32 saved_state;
  451. unsigned flags;
  452. #define DWC3_EP_ENABLED (1 << 0)
  453. #define DWC3_EP_STALL (1 << 1)
  454. #define DWC3_EP_WEDGE (1 << 2)
  455. #define DWC3_EP_BUSY (1 << 4)
  456. #define DWC3_EP_PENDING_REQUEST (1 << 5)
  457. #define DWC3_EP_MISSED_ISOC (1 << 6)
  458. /* This last one is specific to EP0 */
  459. #define DWC3_EP0_DIR_IN (1 << 31)
  460. /*
  461. * IMPORTANT: we *know* we have 256 TRBs in our @trb_pool, so we will
  462. * use a u8 type here. If anybody decides to increase number of TRBs to
  463. * anything larger than 256 - I can't see why people would want to do
  464. * this though - then this type needs to be changed.
  465. *
  466. * By using u8 types we ensure that our % operator when incrementing
  467. * enqueue and dequeue get optimized away by the compiler.
  468. */
  469. u8 trb_enqueue;
  470. u8 trb_dequeue;
  471. u8 number;
  472. u8 type;
  473. u8 resource_index;
  474. u32 allocated_requests;
  475. u32 queued_requests;
  476. u32 interval;
  477. char name[20];
  478. unsigned direction:1;
  479. unsigned stream_capable:1;
  480. };
  481. enum dwc3_phy {
  482. DWC3_PHY_UNKNOWN = 0,
  483. DWC3_PHY_USB3,
  484. DWC3_PHY_USB2,
  485. };
  486. enum dwc3_ep0_next {
  487. DWC3_EP0_UNKNOWN = 0,
  488. DWC3_EP0_COMPLETE,
  489. DWC3_EP0_NRDY_DATA,
  490. DWC3_EP0_NRDY_STATUS,
  491. };
  492. enum dwc3_ep0_state {
  493. EP0_UNCONNECTED = 0,
  494. EP0_SETUP_PHASE,
  495. EP0_DATA_PHASE,
  496. EP0_STATUS_PHASE,
  497. };
  498. enum dwc3_link_state {
  499. /* In SuperSpeed */
  500. DWC3_LINK_STATE_U0 = 0x00, /* in HS, means ON */
  501. DWC3_LINK_STATE_U1 = 0x01,
  502. DWC3_LINK_STATE_U2 = 0x02, /* in HS, means SLEEP */
  503. DWC3_LINK_STATE_U3 = 0x03, /* in HS, means SUSPEND */
  504. DWC3_LINK_STATE_SS_DIS = 0x04,
  505. DWC3_LINK_STATE_RX_DET = 0x05, /* in HS, means Early Suspend */
  506. DWC3_LINK_STATE_SS_INACT = 0x06,
  507. DWC3_LINK_STATE_POLL = 0x07,
  508. DWC3_LINK_STATE_RECOV = 0x08,
  509. DWC3_LINK_STATE_HRESET = 0x09,
  510. DWC3_LINK_STATE_CMPLY = 0x0a,
  511. DWC3_LINK_STATE_LPBK = 0x0b,
  512. DWC3_LINK_STATE_RESET = 0x0e,
  513. DWC3_LINK_STATE_RESUME = 0x0f,
  514. DWC3_LINK_STATE_MASK = 0x0f,
  515. };
  516. /* TRB Length, PCM and Status */
  517. #define DWC3_TRB_SIZE_MASK (0x00ffffff)
  518. #define DWC3_TRB_SIZE_LENGTH(n) ((n) & DWC3_TRB_SIZE_MASK)
  519. #define DWC3_TRB_SIZE_PCM1(n) (((n) & 0x03) << 24)
  520. #define DWC3_TRB_SIZE_TRBSTS(n) (((n) & (0x0f << 28)) >> 28)
  521. #define DWC3_TRBSTS_OK 0
  522. #define DWC3_TRBSTS_MISSED_ISOC 1
  523. #define DWC3_TRBSTS_SETUP_PENDING 2
  524. #define DWC3_TRB_STS_XFER_IN_PROG 4
  525. /* TRB Control */
  526. #define DWC3_TRB_CTRL_HWO (1 << 0)
  527. #define DWC3_TRB_CTRL_LST (1 << 1)
  528. #define DWC3_TRB_CTRL_CHN (1 << 2)
  529. #define DWC3_TRB_CTRL_CSP (1 << 3)
  530. #define DWC3_TRB_CTRL_TRBCTL(n) (((n) & 0x3f) << 4)
  531. #define DWC3_TRB_CTRL_ISP_IMI (1 << 10)
  532. #define DWC3_TRB_CTRL_IOC (1 << 11)
  533. #define DWC3_TRB_CTRL_SID_SOFN(n) (((n) & 0xffff) << 14)
  534. #define DWC3_TRBCTL_TYPE(n) ((n) & (0x3f << 4))
  535. #define DWC3_TRBCTL_NORMAL DWC3_TRB_CTRL_TRBCTL(1)
  536. #define DWC3_TRBCTL_CONTROL_SETUP DWC3_TRB_CTRL_TRBCTL(2)
  537. #define DWC3_TRBCTL_CONTROL_STATUS2 DWC3_TRB_CTRL_TRBCTL(3)
  538. #define DWC3_TRBCTL_CONTROL_STATUS3 DWC3_TRB_CTRL_TRBCTL(4)
  539. #define DWC3_TRBCTL_CONTROL_DATA DWC3_TRB_CTRL_TRBCTL(5)
  540. #define DWC3_TRBCTL_ISOCHRONOUS_FIRST DWC3_TRB_CTRL_TRBCTL(6)
  541. #define DWC3_TRBCTL_ISOCHRONOUS DWC3_TRB_CTRL_TRBCTL(7)
  542. #define DWC3_TRBCTL_LINK_TRB DWC3_TRB_CTRL_TRBCTL(8)
  543. /**
  544. * struct dwc3_trb - transfer request block (hw format)
  545. * @bpl: DW0-3
  546. * @bph: DW4-7
  547. * @size: DW8-B
  548. * @trl: DWC-F
  549. */
  550. struct dwc3_trb {
  551. u32 bpl;
  552. u32 bph;
  553. u32 size;
  554. u32 ctrl;
  555. } __packed;
  556. /**
  557. * dwc3_hwparams - copy of HWPARAMS registers
  558. * @hwparams0 - GHWPARAMS0
  559. * @hwparams1 - GHWPARAMS1
  560. * @hwparams2 - GHWPARAMS2
  561. * @hwparams3 - GHWPARAMS3
  562. * @hwparams4 - GHWPARAMS4
  563. * @hwparams5 - GHWPARAMS5
  564. * @hwparams6 - GHWPARAMS6
  565. * @hwparams7 - GHWPARAMS7
  566. * @hwparams8 - GHWPARAMS8
  567. */
  568. struct dwc3_hwparams {
  569. u32 hwparams0;
  570. u32 hwparams1;
  571. u32 hwparams2;
  572. u32 hwparams3;
  573. u32 hwparams4;
  574. u32 hwparams5;
  575. u32 hwparams6;
  576. u32 hwparams7;
  577. u32 hwparams8;
  578. };
  579. /* HWPARAMS0 */
  580. #define DWC3_MODE(n) ((n) & 0x7)
  581. #define DWC3_MDWIDTH(n) (((n) & 0xff00) >> 8)
  582. /* HWPARAMS1 */
  583. #define DWC3_NUM_INT(n) (((n) & (0x3f << 15)) >> 15)
  584. /* HWPARAMS3 */
  585. #define DWC3_NUM_IN_EPS_MASK (0x1f << 18)
  586. #define DWC3_NUM_EPS_MASK (0x3f << 12)
  587. #define DWC3_NUM_EPS(p) (((p)->hwparams3 & \
  588. (DWC3_NUM_EPS_MASK)) >> 12)
  589. #define DWC3_NUM_IN_EPS(p) (((p)->hwparams3 & \
  590. (DWC3_NUM_IN_EPS_MASK)) >> 18)
  591. /* HWPARAMS7 */
  592. #define DWC3_RAM1_DEPTH(n) ((n) & 0xffff)
  593. /**
  594. * struct dwc3_request - representation of a transfer request
  595. * @request: struct usb_request to be transferred
  596. * @list: a list_head used for request queueing
  597. * @dep: struct dwc3_ep owning this request
  598. * @sg: pointer to first incomplete sg
  599. * @num_pending_sgs: counter to pending sgs
  600. * @first_trb_index: index to first trb used by this request
  601. * @epnum: endpoint number to which this request refers
  602. * @trb: pointer to struct dwc3_trb
  603. * @trb_dma: DMA address of @trb
  604. * @direction: IN or OUT direction flag
  605. * @mapped: true when request has been dma-mapped
  606. * @queued: true when request has been queued to HW
  607. */
  608. struct dwc3_request {
  609. struct usb_request request;
  610. struct list_head list;
  611. struct dwc3_ep *dep;
  612. struct scatterlist *sg;
  613. unsigned num_pending_sgs;
  614. u8 first_trb_index;
  615. u8 epnum;
  616. struct dwc3_trb *trb;
  617. dma_addr_t trb_dma;
  618. unsigned direction:1;
  619. unsigned mapped:1;
  620. unsigned started:1;
  621. };
  622. /*
  623. * struct dwc3_scratchpad_array - hibernation scratchpad array
  624. * (format defined by hw)
  625. */
  626. struct dwc3_scratchpad_array {
  627. __le64 dma_adr[DWC3_MAX_HIBER_SCRATCHBUFS];
  628. };
  629. /**
  630. * struct dwc3 - representation of our controller
  631. * @ctrl_req: usb control request which is used for ep0
  632. * @ep0_trb: trb which is used for the ctrl_req
  633. * @ep0_bounce: bounce buffer for ep0
  634. * @zlp_buf: used when request->zero is set
  635. * @setup_buf: used while precessing STD USB requests
  636. * @ctrl_req_addr: dma address of ctrl_req
  637. * @ep0_trb: dma address of ep0_trb
  638. * @ep0_usb_req: dummy req used while handling STD USB requests
  639. * @ep0_bounce_addr: dma address of ep0_bounce
  640. * @scratch_addr: dma address of scratchbuf
  641. * @lock: for synchronizing
  642. * @dev: pointer to our struct device
  643. * @xhci: pointer to our xHCI child
  644. * @event_buffer_list: a list of event buffers
  645. * @gadget: device side representation of the peripheral controller
  646. * @gadget_driver: pointer to the gadget driver
  647. * @regs: base address for our registers
  648. * @regs_size: address space size
  649. * @fladj: frame length adjustment
  650. * @irq_gadget: peripheral controller's IRQ number
  651. * @nr_scratch: number of scratch buffers
  652. * @u1u2: only used on revisions <1.83a for workaround
  653. * @maximum_speed: maximum speed requested (mainly for testing purposes)
  654. * @revision: revision register contents
  655. * @dr_mode: requested mode of operation
  656. * @hsphy_mode: UTMI phy mode, one of following:
  657. * - USBPHY_INTERFACE_MODE_UTMI
  658. * - USBPHY_INTERFACE_MODE_UTMIW
  659. * @usb2_phy: pointer to USB2 PHY
  660. * @usb3_phy: pointer to USB3 PHY
  661. * @usb2_generic_phy: pointer to USB2 PHY
  662. * @usb3_generic_phy: pointer to USB3 PHY
  663. * @ulpi: pointer to ulpi interface
  664. * @dcfg: saved contents of DCFG register
  665. * @gctl: saved contents of GCTL register
  666. * @isoch_delay: wValue from Set Isochronous Delay request;
  667. * @u2sel: parameter from Set SEL request.
  668. * @u2pel: parameter from Set SEL request.
  669. * @u1sel: parameter from Set SEL request.
  670. * @u1pel: parameter from Set SEL request.
  671. * @num_out_eps: number of out endpoints
  672. * @num_in_eps: number of in endpoints
  673. * @ep0_next_event: hold the next expected event
  674. * @ep0state: state of endpoint zero
  675. * @link_state: link state
  676. * @speed: device speed (super, high, full, low)
  677. * @mem: points to start of memory which is used for this struct.
  678. * @hwparams: copy of hwparams registers
  679. * @root: debugfs root folder pointer
  680. * @regset: debugfs pointer to regdump file
  681. * @test_mode: true when we're entering a USB test mode
  682. * @test_mode_nr: test feature selector
  683. * @lpm_nyet_threshold: LPM NYET response threshold
  684. * @hird_threshold: HIRD threshold
  685. * @hsphy_interface: "utmi" or "ulpi"
  686. * @connected: true when we're connected to a host, false otherwise
  687. * @delayed_status: true when gadget driver asks for delayed status
  688. * @ep0_bounced: true when we used bounce buffer
  689. * @ep0_expect_in: true when we expect a DATA IN transfer
  690. * @has_hibernation: true when dwc3 was configured with Hibernation
  691. * @has_lpm_erratum: true when core was configured with LPM Erratum. Note that
  692. * there's now way for software to detect this in runtime.
  693. * @is_utmi_l1_suspend: the core asserts output signal
  694. * 0 - utmi_sleep_n
  695. * 1 - utmi_l1_suspend_n
  696. * @is_fpga: true when we are using the FPGA board
  697. * @pending_events: true when we have pending IRQs to be handled
  698. * @pullups_connected: true when Run/Stop bit is set
  699. * @setup_packet_pending: true when there's a Setup Packet in FIFO. Workaround
  700. * @start_config_issued: true when StartConfig command has been issued
  701. * @three_stage_setup: set if we perform a three phase setup
  702. * @usb3_lpm_capable: set if hadrware supports Link Power Management
  703. * @disable_scramble_quirk: set if we enable the disable scramble quirk
  704. * @u2exit_lfps_quirk: set if we enable u2exit lfps quirk
  705. * @u2ss_inp3_quirk: set if we enable P3 OK for U2/SS Inactive quirk
  706. * @req_p1p2p3_quirk: set if we enable request p1p2p3 quirk
  707. * @del_p1p2p3_quirk: set if we enable delay p1p2p3 quirk
  708. * @del_phy_power_chg_quirk: set if we enable delay phy power change quirk
  709. * @lfps_filter_quirk: set if we enable LFPS filter quirk
  710. * @rx_detect_poll_quirk: set if we enable rx_detect to polling lfps quirk
  711. * @dis_u3_susphy_quirk: set if we disable usb3 suspend phy
  712. * @dis_u2_susphy_quirk: set if we disable usb2 suspend phy
  713. * @dis_enblslpm_quirk: set if we clear enblslpm in GUSB2PHYCFG,
  714. * disabling the suspend signal to the PHY.
  715. * @dis_u2_freeclk_exists_quirk : set if we clear u2_freeclk_exists
  716. * in GUSB2PHYCFG, specify that USB2 PHY doesn't
  717. * provide a free-running PHY clock.
  718. * @dis_del_phy_power_chg_quirk: set if we disable delay phy power
  719. * change quirk.
  720. * @tx_de_emphasis_quirk: set if we enable Tx de-emphasis quirk
  721. * @tx_de_emphasis: Tx de-emphasis value
  722. * 0 - -6dB de-emphasis
  723. * 1 - -3.5dB de-emphasis
  724. * 2 - No de-emphasis
  725. * 3 - Reserved
  726. */
  727. struct dwc3 {
  728. struct usb_ctrlrequest *ctrl_req;
  729. struct dwc3_trb *ep0_trb;
  730. void *ep0_bounce;
  731. void *zlp_buf;
  732. void *scratchbuf;
  733. u8 *setup_buf;
  734. dma_addr_t ctrl_req_addr;
  735. dma_addr_t ep0_trb_addr;
  736. dma_addr_t ep0_bounce_addr;
  737. dma_addr_t scratch_addr;
  738. struct dwc3_request ep0_usb_req;
  739. /* device lock */
  740. spinlock_t lock;
  741. struct device *dev;
  742. struct platform_device *xhci;
  743. struct resource xhci_resources[DWC3_XHCI_RESOURCES_NUM];
  744. struct dwc3_event_buffer *ev_buf;
  745. struct dwc3_ep *eps[DWC3_ENDPOINTS_NUM];
  746. struct usb_gadget gadget;
  747. struct usb_gadget_driver *gadget_driver;
  748. struct usb_phy *usb2_phy;
  749. struct usb_phy *usb3_phy;
  750. struct phy *usb2_generic_phy;
  751. struct phy *usb3_generic_phy;
  752. struct ulpi *ulpi;
  753. void __iomem *regs;
  754. size_t regs_size;
  755. enum usb_dr_mode dr_mode;
  756. enum usb_phy_interface hsphy_mode;
  757. u32 fladj;
  758. u32 irq_gadget;
  759. u32 nr_scratch;
  760. u32 u1u2;
  761. u32 maximum_speed;
  762. /*
  763. * All 3.1 IP version constants are greater than the 3.0 IP
  764. * version constants. This works for most version checks in
  765. * dwc3. However, in the future, this may not apply as
  766. * features may be developed on newer versions of the 3.0 IP
  767. * that are not in the 3.1 IP.
  768. */
  769. u32 revision;
  770. #define DWC3_REVISION_173A 0x5533173a
  771. #define DWC3_REVISION_175A 0x5533175a
  772. #define DWC3_REVISION_180A 0x5533180a
  773. #define DWC3_REVISION_183A 0x5533183a
  774. #define DWC3_REVISION_185A 0x5533185a
  775. #define DWC3_REVISION_187A 0x5533187a
  776. #define DWC3_REVISION_188A 0x5533188a
  777. #define DWC3_REVISION_190A 0x5533190a
  778. #define DWC3_REVISION_194A 0x5533194a
  779. #define DWC3_REVISION_200A 0x5533200a
  780. #define DWC3_REVISION_202A 0x5533202a
  781. #define DWC3_REVISION_210A 0x5533210a
  782. #define DWC3_REVISION_220A 0x5533220a
  783. #define DWC3_REVISION_230A 0x5533230a
  784. #define DWC3_REVISION_240A 0x5533240a
  785. #define DWC3_REVISION_250A 0x5533250a
  786. #define DWC3_REVISION_260A 0x5533260a
  787. #define DWC3_REVISION_270A 0x5533270a
  788. #define DWC3_REVISION_280A 0x5533280a
  789. #define DWC3_REVISION_300A 0x5533300a
  790. #define DWC3_REVISION_310A 0x5533310a
  791. /*
  792. * NOTICE: we're using bit 31 as a "is usb 3.1" flag. This is really
  793. * just so dwc31 revisions are always larger than dwc3.
  794. */
  795. #define DWC3_REVISION_IS_DWC31 0x80000000
  796. #define DWC3_USB31_REVISION_110A (0x3131302a | DWC3_REVISION_IS_DWC31)
  797. enum dwc3_ep0_next ep0_next_event;
  798. enum dwc3_ep0_state ep0state;
  799. enum dwc3_link_state link_state;
  800. u16 isoch_delay;
  801. u16 u2sel;
  802. u16 u2pel;
  803. u8 u1sel;
  804. u8 u1pel;
  805. u8 speed;
  806. u8 num_out_eps;
  807. u8 num_in_eps;
  808. void *mem;
  809. struct dwc3_hwparams hwparams;
  810. struct dentry *root;
  811. struct debugfs_regset32 *regset;
  812. u8 test_mode;
  813. u8 test_mode_nr;
  814. u8 lpm_nyet_threshold;
  815. u8 hird_threshold;
  816. const char *hsphy_interface;
  817. unsigned connected:1;
  818. unsigned delayed_status:1;
  819. unsigned ep0_bounced:1;
  820. unsigned ep0_expect_in:1;
  821. unsigned has_hibernation:1;
  822. unsigned has_lpm_erratum:1;
  823. unsigned is_utmi_l1_suspend:1;
  824. unsigned is_fpga:1;
  825. unsigned pending_events:1;
  826. unsigned pullups_connected:1;
  827. unsigned setup_packet_pending:1;
  828. unsigned three_stage_setup:1;
  829. unsigned usb3_lpm_capable:1;
  830. unsigned disable_scramble_quirk:1;
  831. unsigned u2exit_lfps_quirk:1;
  832. unsigned u2ss_inp3_quirk:1;
  833. unsigned req_p1p2p3_quirk:1;
  834. unsigned del_p1p2p3_quirk:1;
  835. unsigned del_phy_power_chg_quirk:1;
  836. unsigned lfps_filter_quirk:1;
  837. unsigned rx_detect_poll_quirk:1;
  838. unsigned dis_u3_susphy_quirk:1;
  839. unsigned dis_u2_susphy_quirk:1;
  840. unsigned dis_enblslpm_quirk:1;
  841. unsigned dis_rxdet_inp3_quirk:1;
  842. unsigned dis_u2_freeclk_exists_quirk:1;
  843. unsigned dis_del_phy_power_chg_quirk:1;
  844. unsigned tx_de_emphasis_quirk:1;
  845. unsigned tx_de_emphasis:2;
  846. };
  847. /* -------------------------------------------------------------------------- */
  848. /* -------------------------------------------------------------------------- */
  849. struct dwc3_event_type {
  850. u32 is_devspec:1;
  851. u32 type:7;
  852. u32 reserved8_31:24;
  853. } __packed;
  854. #define DWC3_DEPEVT_XFERCOMPLETE 0x01
  855. #define DWC3_DEPEVT_XFERINPROGRESS 0x02
  856. #define DWC3_DEPEVT_XFERNOTREADY 0x03
  857. #define DWC3_DEPEVT_RXTXFIFOEVT 0x04
  858. #define DWC3_DEPEVT_STREAMEVT 0x06
  859. #define DWC3_DEPEVT_EPCMDCMPLT 0x07
  860. /**
  861. * struct dwc3_event_depvt - Device Endpoint Events
  862. * @one_bit: indicates this is an endpoint event (not used)
  863. * @endpoint_number: number of the endpoint
  864. * @endpoint_event: The event we have:
  865. * 0x00 - Reserved
  866. * 0x01 - XferComplete
  867. * 0x02 - XferInProgress
  868. * 0x03 - XferNotReady
  869. * 0x04 - RxTxFifoEvt (IN->Underrun, OUT->Overrun)
  870. * 0x05 - Reserved
  871. * 0x06 - StreamEvt
  872. * 0x07 - EPCmdCmplt
  873. * @reserved11_10: Reserved, don't use.
  874. * @status: Indicates the status of the event. Refer to databook for
  875. * more information.
  876. * @parameters: Parameters of the current event. Refer to databook for
  877. * more information.
  878. */
  879. struct dwc3_event_depevt {
  880. u32 one_bit:1;
  881. u32 endpoint_number:5;
  882. u32 endpoint_event:4;
  883. u32 reserved11_10:2;
  884. u32 status:4;
  885. /* Within XferNotReady */
  886. #define DEPEVT_STATUS_TRANSFER_ACTIVE (1 << 3)
  887. /* Within XferComplete */
  888. #define DEPEVT_STATUS_BUSERR (1 << 0)
  889. #define DEPEVT_STATUS_SHORT (1 << 1)
  890. #define DEPEVT_STATUS_IOC (1 << 2)
  891. #define DEPEVT_STATUS_LST (1 << 3)
  892. /* Stream event only */
  893. #define DEPEVT_STREAMEVT_FOUND 1
  894. #define DEPEVT_STREAMEVT_NOTFOUND 2
  895. /* Control-only Status */
  896. #define DEPEVT_STATUS_CONTROL_DATA 1
  897. #define DEPEVT_STATUS_CONTROL_STATUS 2
  898. /* In response to Start Transfer */
  899. #define DEPEVT_TRANSFER_NO_RESOURCE 1
  900. #define DEPEVT_TRANSFER_BUS_EXPIRY 2
  901. u32 parameters:16;
  902. } __packed;
  903. /**
  904. * struct dwc3_event_devt - Device Events
  905. * @one_bit: indicates this is a non-endpoint event (not used)
  906. * @device_event: indicates it's a device event. Should read as 0x00
  907. * @type: indicates the type of device event.
  908. * 0 - DisconnEvt
  909. * 1 - USBRst
  910. * 2 - ConnectDone
  911. * 3 - ULStChng
  912. * 4 - WkUpEvt
  913. * 5 - Reserved
  914. * 6 - EOPF
  915. * 7 - SOF
  916. * 8 - Reserved
  917. * 9 - ErrticErr
  918. * 10 - CmdCmplt
  919. * 11 - EvntOverflow
  920. * 12 - VndrDevTstRcved
  921. * @reserved15_12: Reserved, not used
  922. * @event_info: Information about this event
  923. * @reserved31_25: Reserved, not used
  924. */
  925. struct dwc3_event_devt {
  926. u32 one_bit:1;
  927. u32 device_event:7;
  928. u32 type:4;
  929. u32 reserved15_12:4;
  930. u32 event_info:9;
  931. u32 reserved31_25:7;
  932. } __packed;
  933. /**
  934. * struct dwc3_event_gevt - Other Core Events
  935. * @one_bit: indicates this is a non-endpoint event (not used)
  936. * @device_event: indicates it's (0x03) Carkit or (0x04) I2C event.
  937. * @phy_port_number: self-explanatory
  938. * @reserved31_12: Reserved, not used.
  939. */
  940. struct dwc3_event_gevt {
  941. u32 one_bit:1;
  942. u32 device_event:7;
  943. u32 phy_port_number:4;
  944. u32 reserved31_12:20;
  945. } __packed;
  946. /**
  947. * union dwc3_event - representation of Event Buffer contents
  948. * @raw: raw 32-bit event
  949. * @type: the type of the event
  950. * @depevt: Device Endpoint Event
  951. * @devt: Device Event
  952. * @gevt: Global Event
  953. */
  954. union dwc3_event {
  955. u32 raw;
  956. struct dwc3_event_type type;
  957. struct dwc3_event_depevt depevt;
  958. struct dwc3_event_devt devt;
  959. struct dwc3_event_gevt gevt;
  960. };
  961. /**
  962. * struct dwc3_gadget_ep_cmd_params - representation of endpoint command
  963. * parameters
  964. * @param2: third parameter
  965. * @param1: second parameter
  966. * @param0: first parameter
  967. */
  968. struct dwc3_gadget_ep_cmd_params {
  969. u32 param2;
  970. u32 param1;
  971. u32 param0;
  972. };
  973. /*
  974. * DWC3 Features to be used as Driver Data
  975. */
  976. #define DWC3_HAS_PERIPHERAL BIT(0)
  977. #define DWC3_HAS_XHCI BIT(1)
  978. #define DWC3_HAS_OTG BIT(3)
  979. /* prototypes */
  980. void dwc3_set_mode(struct dwc3 *dwc, u32 mode);
  981. u32 dwc3_core_fifo_space(struct dwc3_ep *dep, u8 type);
  982. /* check whether we are on the DWC_usb31 core */
  983. static inline bool dwc3_is_usb31(struct dwc3 *dwc)
  984. {
  985. return !!(dwc->revision & DWC3_REVISION_IS_DWC31);
  986. }
  987. #if IS_ENABLED(CONFIG_USB_DWC3_HOST) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
  988. int dwc3_host_init(struct dwc3 *dwc);
  989. void dwc3_host_exit(struct dwc3 *dwc);
  990. #else
  991. static inline int dwc3_host_init(struct dwc3 *dwc)
  992. { return 0; }
  993. static inline void dwc3_host_exit(struct dwc3 *dwc)
  994. { }
  995. #endif
  996. #if IS_ENABLED(CONFIG_USB_DWC3_GADGET) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
  997. int dwc3_gadget_init(struct dwc3 *dwc);
  998. void dwc3_gadget_exit(struct dwc3 *dwc);
  999. int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode);
  1000. int dwc3_gadget_get_link_state(struct dwc3 *dwc);
  1001. int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state);
  1002. int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
  1003. struct dwc3_gadget_ep_cmd_params *params);
  1004. int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param);
  1005. #else
  1006. static inline int dwc3_gadget_init(struct dwc3 *dwc)
  1007. { return 0; }
  1008. static inline void dwc3_gadget_exit(struct dwc3 *dwc)
  1009. { }
  1010. static inline int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
  1011. { return 0; }
  1012. static inline int dwc3_gadget_get_link_state(struct dwc3 *dwc)
  1013. { return 0; }
  1014. static inline int dwc3_gadget_set_link_state(struct dwc3 *dwc,
  1015. enum dwc3_link_state state)
  1016. { return 0; }
  1017. static inline int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
  1018. struct dwc3_gadget_ep_cmd_params *params)
  1019. { return 0; }
  1020. static inline int dwc3_send_gadget_generic_command(struct dwc3 *dwc,
  1021. int cmd, u32 param)
  1022. { return 0; }
  1023. #endif
  1024. /* power management interface */
  1025. #if !IS_ENABLED(CONFIG_USB_DWC3_HOST)
  1026. int dwc3_gadget_suspend(struct dwc3 *dwc);
  1027. int dwc3_gadget_resume(struct dwc3 *dwc);
  1028. void dwc3_gadget_process_pending_events(struct dwc3 *dwc);
  1029. #else
  1030. static inline int dwc3_gadget_suspend(struct dwc3 *dwc)
  1031. {
  1032. return 0;
  1033. }
  1034. static inline int dwc3_gadget_resume(struct dwc3 *dwc)
  1035. {
  1036. return 0;
  1037. }
  1038. static inline void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
  1039. {
  1040. }
  1041. #endif /* !IS_ENABLED(CONFIG_USB_DWC3_HOST) */
  1042. #if IS_ENABLED(CONFIG_USB_DWC3_ULPI)
  1043. int dwc3_ulpi_init(struct dwc3 *dwc);
  1044. void dwc3_ulpi_exit(struct dwc3 *dwc);
  1045. #else
  1046. static inline int dwc3_ulpi_init(struct dwc3 *dwc)
  1047. { return 0; }
  1048. static inline void dwc3_ulpi_exit(struct dwc3 *dwc)
  1049. { }
  1050. #endif
  1051. #endif /* __DRIVERS_USB_DWC3_CORE_H */