xd.c 56 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319
  1. /* Driver for Realtek PCI-Express card reader
  2. *
  3. * Copyright(c) 2009-2013 Realtek Semiconductor Corp. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the
  7. * Free Software Foundation; either version 2, or (at your option) any
  8. * later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along
  16. * with this program; if not, see <http://www.gnu.org/licenses/>.
  17. *
  18. * Author:
  19. * Wei WANG (wei_wang@realsil.com.cn)
  20. * Micky Ching (micky_ching@realsil.com.cn)
  21. */
  22. #include <linux/blkdev.h>
  23. #include <linux/kthread.h>
  24. #include <linux/sched.h>
  25. #include <linux/vmalloc.h>
  26. #include "rtsx.h"
  27. #include "rtsx_transport.h"
  28. #include "rtsx_scsi.h"
  29. #include "rtsx_card.h"
  30. #include "xd.h"
  31. static int xd_build_l2p_tbl(struct rtsx_chip *chip, int zone_no);
  32. static int xd_init_page(struct rtsx_chip *chip, u32 phy_blk, u16 logoff,
  33. u8 start_page, u8 end_page);
  34. static inline void xd_set_err_code(struct rtsx_chip *chip, u8 err_code)
  35. {
  36. struct xd_info *xd_card = &(chip->xd_card);
  37. xd_card->err_code = err_code;
  38. }
  39. static inline int xd_check_err_code(struct rtsx_chip *chip, u8 err_code)
  40. {
  41. struct xd_info *xd_card = &(chip->xd_card);
  42. return (xd_card->err_code == err_code);
  43. }
  44. static int xd_set_init_para(struct rtsx_chip *chip)
  45. {
  46. struct xd_info *xd_card = &(chip->xd_card);
  47. int retval;
  48. if (chip->asic_code)
  49. xd_card->xd_clock = 47;
  50. else
  51. xd_card->xd_clock = CLK_50;
  52. retval = switch_clock(chip, xd_card->xd_clock);
  53. if (retval != STATUS_SUCCESS) {
  54. rtsx_trace(chip);
  55. return STATUS_FAIL;
  56. }
  57. return STATUS_SUCCESS;
  58. }
  59. static int xd_switch_clock(struct rtsx_chip *chip)
  60. {
  61. struct xd_info *xd_card = &(chip->xd_card);
  62. int retval;
  63. retval = select_card(chip, XD_CARD);
  64. if (retval != STATUS_SUCCESS) {
  65. rtsx_trace(chip);
  66. return STATUS_FAIL;
  67. }
  68. retval = switch_clock(chip, xd_card->xd_clock);
  69. if (retval != STATUS_SUCCESS) {
  70. rtsx_trace(chip);
  71. return STATUS_FAIL;
  72. }
  73. return STATUS_SUCCESS;
  74. }
  75. static int xd_read_id(struct rtsx_chip *chip, u8 id_cmd, u8 *id_buf, u8 buf_len)
  76. {
  77. int retval, i;
  78. u8 *ptr;
  79. rtsx_init_cmd(chip);
  80. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_DAT, 0xFF, id_cmd);
  81. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_TRANSFER, 0xFF,
  82. XD_TRANSFER_START | XD_READ_ID);
  83. rtsx_add_cmd(chip, CHECK_REG_CMD, XD_TRANSFER, XD_TRANSFER_END,
  84. XD_TRANSFER_END);
  85. for (i = 0; i < 4; i++)
  86. rtsx_add_cmd(chip, READ_REG_CMD, (u16)(XD_ADDRESS1 + i), 0, 0);
  87. retval = rtsx_send_cmd(chip, XD_CARD, 20);
  88. if (retval < 0) {
  89. rtsx_trace(chip);
  90. return STATUS_FAIL;
  91. }
  92. ptr = rtsx_get_cmd_data(chip) + 1;
  93. if (id_buf && buf_len) {
  94. if (buf_len > 4)
  95. buf_len = 4;
  96. memcpy(id_buf, ptr, buf_len);
  97. }
  98. return STATUS_SUCCESS;
  99. }
  100. static void xd_assign_phy_addr(struct rtsx_chip *chip, u32 addr, u8 mode)
  101. {
  102. struct xd_info *xd_card = &(chip->xd_card);
  103. switch (mode) {
  104. case XD_RW_ADDR:
  105. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_ADDRESS0, 0xFF, 0);
  106. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_ADDRESS1, 0xFF, (u8)addr);
  107. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_ADDRESS2,
  108. 0xFF, (u8)(addr >> 8));
  109. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_ADDRESS3,
  110. 0xFF, (u8)(addr >> 16));
  111. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_CFG, 0xFF,
  112. xd_card->addr_cycle | XD_CALC_ECC | XD_BA_NO_TRANSFORM);
  113. break;
  114. case XD_ERASE_ADDR:
  115. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_ADDRESS0, 0xFF, (u8)addr);
  116. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_ADDRESS1,
  117. 0xFF, (u8)(addr >> 8));
  118. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_ADDRESS2,
  119. 0xFF, (u8)(addr >> 16));
  120. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_CFG, 0xFF,
  121. (xd_card->addr_cycle - 1) | XD_CALC_ECC |
  122. XD_BA_NO_TRANSFORM);
  123. break;
  124. default:
  125. break;
  126. }
  127. }
  128. static int xd_read_redundant(struct rtsx_chip *chip, u32 page_addr,
  129. u8 *buf, int buf_len)
  130. {
  131. int retval, i;
  132. rtsx_init_cmd(chip);
  133. xd_assign_phy_addr(chip, page_addr, XD_RW_ADDR);
  134. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_TRANSFER,
  135. 0xFF, XD_TRANSFER_START | XD_READ_REDUNDANT);
  136. rtsx_add_cmd(chip, CHECK_REG_CMD, XD_TRANSFER,
  137. XD_TRANSFER_END, XD_TRANSFER_END);
  138. for (i = 0; i < 6; i++)
  139. rtsx_add_cmd(chip, READ_REG_CMD, (u16)(XD_PAGE_STATUS + i),
  140. 0, 0);
  141. for (i = 0; i < 4; i++)
  142. rtsx_add_cmd(chip, READ_REG_CMD, (u16)(XD_RESERVED0 + i),
  143. 0, 0);
  144. rtsx_add_cmd(chip, READ_REG_CMD, XD_PARITY, 0, 0);
  145. retval = rtsx_send_cmd(chip, XD_CARD, 500);
  146. if (retval < 0) {
  147. rtsx_trace(chip);
  148. return STATUS_FAIL;
  149. }
  150. if (buf && buf_len) {
  151. u8 *ptr = rtsx_get_cmd_data(chip) + 1;
  152. if (buf_len > 11)
  153. buf_len = 11;
  154. memcpy(buf, ptr, buf_len);
  155. }
  156. return STATUS_SUCCESS;
  157. }
  158. static int xd_read_data_from_ppb(struct rtsx_chip *chip, int offset,
  159. u8 *buf, int buf_len)
  160. {
  161. int retval, i;
  162. if (!buf || (buf_len < 0)) {
  163. rtsx_trace(chip);
  164. return STATUS_FAIL;
  165. }
  166. rtsx_init_cmd(chip);
  167. for (i = 0; i < buf_len; i++)
  168. rtsx_add_cmd(chip, READ_REG_CMD, PPBUF_BASE2 + offset + i,
  169. 0, 0);
  170. retval = rtsx_send_cmd(chip, 0, 250);
  171. if (retval < 0) {
  172. rtsx_clear_xd_error(chip);
  173. rtsx_trace(chip);
  174. return STATUS_FAIL;
  175. }
  176. memcpy(buf, rtsx_get_cmd_data(chip), buf_len);
  177. return STATUS_SUCCESS;
  178. }
  179. static int xd_read_cis(struct rtsx_chip *chip, u32 page_addr, u8 *buf,
  180. int buf_len)
  181. {
  182. int retval;
  183. u8 reg;
  184. if (!buf || (buf_len < 10)) {
  185. rtsx_trace(chip);
  186. return STATUS_FAIL;
  187. }
  188. rtsx_init_cmd(chip);
  189. xd_assign_phy_addr(chip, page_addr, XD_RW_ADDR);
  190. rtsx_add_cmd(chip, WRITE_REG_CMD, CARD_DATA_SOURCE,
  191. 0x01, PINGPONG_BUFFER);
  192. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_PAGE_CNT, 0xFF, 1);
  193. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_CHK_DATA_STATUS,
  194. XD_AUTO_CHK_DATA_STATUS, XD_AUTO_CHK_DATA_STATUS);
  195. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_TRANSFER, 0xFF,
  196. XD_TRANSFER_START | XD_READ_PAGES);
  197. rtsx_add_cmd(chip, CHECK_REG_CMD, XD_TRANSFER, XD_TRANSFER_END,
  198. XD_TRANSFER_END);
  199. retval = rtsx_send_cmd(chip, XD_CARD, 250);
  200. if (retval == -ETIMEDOUT) {
  201. rtsx_clear_xd_error(chip);
  202. rtsx_trace(chip);
  203. return STATUS_FAIL;
  204. }
  205. retval = rtsx_read_register(chip, XD_PAGE_STATUS, &reg);
  206. if (retval) {
  207. rtsx_trace(chip);
  208. return retval;
  209. }
  210. if (reg != XD_GPG) {
  211. rtsx_clear_xd_error(chip);
  212. rtsx_trace(chip);
  213. return STATUS_FAIL;
  214. }
  215. retval = rtsx_read_register(chip, XD_CTL, &reg);
  216. if (retval) {
  217. rtsx_trace(chip);
  218. return retval;
  219. }
  220. if (!(reg & XD_ECC1_ERROR) || !(reg & XD_ECC1_UNCORRECTABLE)) {
  221. retval = xd_read_data_from_ppb(chip, 0, buf, buf_len);
  222. if (retval != STATUS_SUCCESS) {
  223. rtsx_trace(chip);
  224. return STATUS_FAIL;
  225. }
  226. if (reg & XD_ECC1_ERROR) {
  227. u8 ecc_bit, ecc_byte;
  228. retval = rtsx_read_register(chip, XD_ECC_BIT1,
  229. &ecc_bit);
  230. if (retval) {
  231. rtsx_trace(chip);
  232. return retval;
  233. }
  234. retval = rtsx_read_register(chip, XD_ECC_BYTE1,
  235. &ecc_byte);
  236. if (retval) {
  237. rtsx_trace(chip);
  238. return retval;
  239. }
  240. dev_dbg(rtsx_dev(chip), "ECC_BIT1 = 0x%x, ECC_BYTE1 = 0x%x\n",
  241. ecc_bit, ecc_byte);
  242. if (ecc_byte < buf_len) {
  243. dev_dbg(rtsx_dev(chip), "Before correct: 0x%x\n",
  244. buf[ecc_byte]);
  245. buf[ecc_byte] ^= (1 << ecc_bit);
  246. dev_dbg(rtsx_dev(chip), "After correct: 0x%x\n",
  247. buf[ecc_byte]);
  248. }
  249. }
  250. } else if (!(reg & XD_ECC2_ERROR) || !(reg & XD_ECC2_UNCORRECTABLE)) {
  251. rtsx_clear_xd_error(chip);
  252. retval = xd_read_data_from_ppb(chip, 256, buf, buf_len);
  253. if (retval != STATUS_SUCCESS) {
  254. rtsx_trace(chip);
  255. return STATUS_FAIL;
  256. }
  257. if (reg & XD_ECC2_ERROR) {
  258. u8 ecc_bit, ecc_byte;
  259. retval = rtsx_read_register(chip, XD_ECC_BIT2,
  260. &ecc_bit);
  261. if (retval) {
  262. rtsx_trace(chip);
  263. return retval;
  264. }
  265. retval = rtsx_read_register(chip, XD_ECC_BYTE2,
  266. &ecc_byte);
  267. if (retval) {
  268. rtsx_trace(chip);
  269. return retval;
  270. }
  271. dev_dbg(rtsx_dev(chip), "ECC_BIT2 = 0x%x, ECC_BYTE2 = 0x%x\n",
  272. ecc_bit, ecc_byte);
  273. if (ecc_byte < buf_len) {
  274. dev_dbg(rtsx_dev(chip), "Before correct: 0x%x\n",
  275. buf[ecc_byte]);
  276. buf[ecc_byte] ^= (1 << ecc_bit);
  277. dev_dbg(rtsx_dev(chip), "After correct: 0x%x\n",
  278. buf[ecc_byte]);
  279. }
  280. }
  281. } else {
  282. rtsx_clear_xd_error(chip);
  283. rtsx_trace(chip);
  284. return STATUS_FAIL;
  285. }
  286. return STATUS_SUCCESS;
  287. }
  288. static void xd_fill_pull_ctl_disable(struct rtsx_chip *chip)
  289. {
  290. if (CHECK_PID(chip, 0x5208)) {
  291. rtsx_add_cmd(chip, WRITE_REG_CMD, CARD_PULL_CTL1, 0xFF,
  292. XD_D3_PD | XD_D2_PD | XD_D1_PD | XD_D0_PD);
  293. rtsx_add_cmd(chip, WRITE_REG_CMD, CARD_PULL_CTL2, 0xFF,
  294. XD_D7_PD | XD_D6_PD | XD_D5_PD | XD_D4_PD);
  295. rtsx_add_cmd(chip, WRITE_REG_CMD, CARD_PULL_CTL3, 0xFF,
  296. XD_WP_PD | XD_CE_PD | XD_CLE_PD | XD_CD_PU);
  297. rtsx_add_cmd(chip, WRITE_REG_CMD, CARD_PULL_CTL4, 0xFF,
  298. XD_RDY_PD | XD_WE_PD | XD_RE_PD | XD_ALE_PD);
  299. rtsx_add_cmd(chip, WRITE_REG_CMD, CARD_PULL_CTL5, 0xFF,
  300. MS_INS_PU | SD_WP_PD | SD_CD_PU | SD_CMD_PD);
  301. rtsx_add_cmd(chip, WRITE_REG_CMD, CARD_PULL_CTL6, 0xFF,
  302. MS_D5_PD | MS_D4_PD);
  303. } else if (CHECK_PID(chip, 0x5288)) {
  304. if (CHECK_BARO_PKG(chip, QFN)) {
  305. rtsx_add_cmd(chip, WRITE_REG_CMD, CARD_PULL_CTL1,
  306. 0xFF, 0x55);
  307. rtsx_add_cmd(chip, WRITE_REG_CMD, CARD_PULL_CTL2,
  308. 0xFF, 0x55);
  309. rtsx_add_cmd(chip, WRITE_REG_CMD, CARD_PULL_CTL3,
  310. 0xFF, 0x4B);
  311. rtsx_add_cmd(chip, WRITE_REG_CMD, CARD_PULL_CTL4,
  312. 0xFF, 0x69);
  313. }
  314. }
  315. }
  316. static void xd_fill_pull_ctl_stage1_barossa(struct rtsx_chip *chip)
  317. {
  318. if (CHECK_BARO_PKG(chip, QFN)) {
  319. rtsx_add_cmd(chip, WRITE_REG_CMD, CARD_PULL_CTL1, 0xFF, 0x55);
  320. rtsx_add_cmd(chip, WRITE_REG_CMD, CARD_PULL_CTL2, 0xFF, 0x55);
  321. rtsx_add_cmd(chip, WRITE_REG_CMD, CARD_PULL_CTL3, 0xFF, 0x4B);
  322. rtsx_add_cmd(chip, WRITE_REG_CMD, CARD_PULL_CTL4, 0xFF, 0x55);
  323. }
  324. }
  325. static void xd_fill_pull_ctl_enable(struct rtsx_chip *chip)
  326. {
  327. if (CHECK_PID(chip, 0x5208)) {
  328. rtsx_add_cmd(chip, WRITE_REG_CMD, CARD_PULL_CTL1, 0xFF,
  329. XD_D3_PD | XD_D2_PD | XD_D1_PD | XD_D0_PD);
  330. rtsx_add_cmd(chip, WRITE_REG_CMD, CARD_PULL_CTL2, 0xFF,
  331. XD_D7_PD | XD_D6_PD | XD_D5_PD | XD_D4_PD);
  332. rtsx_add_cmd(chip, WRITE_REG_CMD, CARD_PULL_CTL3, 0xFF,
  333. XD_WP_PD | XD_CE_PU | XD_CLE_PD | XD_CD_PU);
  334. rtsx_add_cmd(chip, WRITE_REG_CMD, CARD_PULL_CTL4, 0xFF,
  335. XD_RDY_PU | XD_WE_PU | XD_RE_PU | XD_ALE_PD);
  336. rtsx_add_cmd(chip, WRITE_REG_CMD, CARD_PULL_CTL5, 0xFF,
  337. MS_INS_PU | SD_WP_PD | SD_CD_PU | SD_CMD_PD);
  338. rtsx_add_cmd(chip, WRITE_REG_CMD, CARD_PULL_CTL6, 0xFF,
  339. MS_D5_PD | MS_D4_PD);
  340. } else if (CHECK_PID(chip, 0x5288)) {
  341. if (CHECK_BARO_PKG(chip, QFN)) {
  342. rtsx_add_cmd(chip, WRITE_REG_CMD, CARD_PULL_CTL1,
  343. 0xFF, 0x55);
  344. rtsx_add_cmd(chip, WRITE_REG_CMD, CARD_PULL_CTL2,
  345. 0xFF, 0x55);
  346. rtsx_add_cmd(chip, WRITE_REG_CMD, CARD_PULL_CTL3,
  347. 0xFF, 0x53);
  348. rtsx_add_cmd(chip, WRITE_REG_CMD, CARD_PULL_CTL4,
  349. 0xFF, 0xA9);
  350. }
  351. }
  352. }
  353. static int xd_pull_ctl_disable(struct rtsx_chip *chip)
  354. {
  355. int retval;
  356. if (CHECK_PID(chip, 0x5208)) {
  357. retval = rtsx_write_register(chip, CARD_PULL_CTL1, 0xFF,
  358. XD_D3_PD | XD_D2_PD | XD_D1_PD | XD_D0_PD);
  359. if (retval) {
  360. rtsx_trace(chip);
  361. return retval;
  362. }
  363. retval = rtsx_write_register(chip, CARD_PULL_CTL2, 0xFF,
  364. XD_D7_PD | XD_D6_PD | XD_D5_PD | XD_D4_PD);
  365. if (retval) {
  366. rtsx_trace(chip);
  367. return retval;
  368. }
  369. retval = rtsx_write_register(chip, CARD_PULL_CTL3, 0xFF,
  370. XD_WP_PD | XD_CE_PD | XD_CLE_PD | XD_CD_PU);
  371. if (retval) {
  372. rtsx_trace(chip);
  373. return retval;
  374. }
  375. retval = rtsx_write_register(chip, CARD_PULL_CTL4, 0xFF,
  376. XD_RDY_PD | XD_WE_PD | XD_RE_PD | XD_ALE_PD);
  377. if (retval) {
  378. rtsx_trace(chip);
  379. return retval;
  380. }
  381. retval = rtsx_write_register(chip, CARD_PULL_CTL5, 0xFF,
  382. MS_INS_PU | SD_WP_PD | SD_CD_PU | SD_CMD_PD);
  383. if (retval) {
  384. rtsx_trace(chip);
  385. return retval;
  386. }
  387. retval = rtsx_write_register(chip, CARD_PULL_CTL6, 0xFF,
  388. MS_D5_PD | MS_D4_PD);
  389. if (retval) {
  390. rtsx_trace(chip);
  391. return retval;
  392. }
  393. } else if (CHECK_PID(chip, 0x5288)) {
  394. if (CHECK_BARO_PKG(chip, QFN)) {
  395. retval = rtsx_write_register(chip, CARD_PULL_CTL1,
  396. 0xFF, 0x55);
  397. if (retval) {
  398. rtsx_trace(chip);
  399. return retval;
  400. }
  401. retval = rtsx_write_register(chip, CARD_PULL_CTL2,
  402. 0xFF, 0x55);
  403. if (retval) {
  404. rtsx_trace(chip);
  405. return retval;
  406. }
  407. retval = rtsx_write_register(chip, CARD_PULL_CTL3,
  408. 0xFF, 0x4B);
  409. if (retval) {
  410. rtsx_trace(chip);
  411. return retval;
  412. }
  413. retval = rtsx_write_register(chip, CARD_PULL_CTL4,
  414. 0xFF, 0x69);
  415. if (retval) {
  416. rtsx_trace(chip);
  417. return retval;
  418. }
  419. }
  420. }
  421. return STATUS_SUCCESS;
  422. }
  423. static int reset_xd(struct rtsx_chip *chip)
  424. {
  425. struct xd_info *xd_card = &(chip->xd_card);
  426. int retval, i, j;
  427. u8 *ptr, id_buf[4], redunt[11];
  428. retval = select_card(chip, XD_CARD);
  429. if (retval != STATUS_SUCCESS) {
  430. rtsx_trace(chip);
  431. return STATUS_FAIL;
  432. }
  433. rtsx_init_cmd(chip);
  434. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_CHK_DATA_STATUS, 0xFF,
  435. XD_PGSTS_NOT_FF);
  436. if (chip->asic_code) {
  437. if (!CHECK_PID(chip, 0x5288))
  438. xd_fill_pull_ctl_disable(chip);
  439. else
  440. xd_fill_pull_ctl_stage1_barossa(chip);
  441. } else {
  442. rtsx_add_cmd(chip, WRITE_REG_CMD, FPGA_PULL_CTL, 0xFF,
  443. (FPGA_XD_PULL_CTL_EN1 & FPGA_XD_PULL_CTL_EN3) | 0x20);
  444. }
  445. if (!chip->ft2_fast_mode)
  446. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_INIT,
  447. XD_NO_AUTO_PWR_OFF, 0);
  448. rtsx_add_cmd(chip, WRITE_REG_CMD, CARD_OE, XD_OUTPUT_EN, 0);
  449. retval = rtsx_send_cmd(chip, XD_CARD, 100);
  450. if (retval < 0) {
  451. rtsx_trace(chip);
  452. return STATUS_FAIL;
  453. }
  454. if (!chip->ft2_fast_mode) {
  455. retval = card_power_off(chip, XD_CARD);
  456. if (retval != STATUS_SUCCESS) {
  457. rtsx_trace(chip);
  458. return STATUS_FAIL;
  459. }
  460. wait_timeout(250);
  461. rtsx_init_cmd(chip);
  462. if (chip->asic_code) {
  463. xd_fill_pull_ctl_enable(chip);
  464. } else {
  465. rtsx_add_cmd(chip, WRITE_REG_CMD, FPGA_PULL_CTL, 0xFF,
  466. (FPGA_XD_PULL_CTL_EN1 & FPGA_XD_PULL_CTL_EN2) |
  467. 0x20);
  468. }
  469. retval = rtsx_send_cmd(chip, XD_CARD, 100);
  470. if (retval < 0) {
  471. rtsx_trace(chip);
  472. return STATUS_FAIL;
  473. }
  474. retval = card_power_on(chip, XD_CARD);
  475. if (retval != STATUS_SUCCESS) {
  476. rtsx_trace(chip);
  477. return STATUS_FAIL;
  478. }
  479. #ifdef SUPPORT_OCP
  480. wait_timeout(50);
  481. if (chip->ocp_stat & (SD_OC_NOW | SD_OC_EVER)) {
  482. dev_dbg(rtsx_dev(chip), "Over current, OCPSTAT is 0x%x\n",
  483. chip->ocp_stat);
  484. rtsx_trace(chip);
  485. return STATUS_FAIL;
  486. }
  487. #endif
  488. }
  489. rtsx_init_cmd(chip);
  490. if (chip->ft2_fast_mode) {
  491. if (chip->asic_code) {
  492. xd_fill_pull_ctl_enable(chip);
  493. } else {
  494. rtsx_add_cmd(chip, WRITE_REG_CMD, FPGA_PULL_CTL, 0xFF,
  495. (FPGA_XD_PULL_CTL_EN1 & FPGA_XD_PULL_CTL_EN2) |
  496. 0x20);
  497. }
  498. }
  499. rtsx_add_cmd(chip, WRITE_REG_CMD, CARD_OE, XD_OUTPUT_EN, XD_OUTPUT_EN);
  500. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_CTL, XD_CE_DISEN, XD_CE_DISEN);
  501. retval = rtsx_send_cmd(chip, XD_CARD, 100);
  502. if (retval < 0) {
  503. rtsx_trace(chip);
  504. return STATUS_FAIL;
  505. }
  506. if (!chip->ft2_fast_mode)
  507. wait_timeout(200);
  508. retval = xd_set_init_para(chip);
  509. if (retval != STATUS_SUCCESS) {
  510. rtsx_trace(chip);
  511. return STATUS_FAIL;
  512. }
  513. /* Read ID to check if the timing setting is right */
  514. for (i = 0; i < 4; i++) {
  515. rtsx_init_cmd(chip);
  516. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_DTCTL, 0xFF,
  517. XD_TIME_SETUP_STEP * 3 +
  518. XD_TIME_RW_STEP * (2 + i) + XD_TIME_RWN_STEP * i);
  519. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_CATCTL, 0xFF,
  520. XD_TIME_SETUP_STEP * 3 + XD_TIME_RW_STEP * (4 + i) +
  521. XD_TIME_RWN_STEP * (3 + i));
  522. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_TRANSFER, 0xFF,
  523. XD_TRANSFER_START | XD_RESET);
  524. rtsx_add_cmd(chip, CHECK_REG_CMD, XD_TRANSFER,
  525. XD_TRANSFER_END, XD_TRANSFER_END);
  526. rtsx_add_cmd(chip, READ_REG_CMD, XD_DAT, 0, 0);
  527. rtsx_add_cmd(chip, READ_REG_CMD, XD_CTL, 0, 0);
  528. retval = rtsx_send_cmd(chip, XD_CARD, 100);
  529. if (retval < 0) {
  530. rtsx_trace(chip);
  531. return STATUS_FAIL;
  532. }
  533. ptr = rtsx_get_cmd_data(chip) + 1;
  534. dev_dbg(rtsx_dev(chip), "XD_DAT: 0x%x, XD_CTL: 0x%x\n",
  535. ptr[0], ptr[1]);
  536. if (((ptr[0] & READY_FLAG) != READY_STATE) ||
  537. !(ptr[1] & XD_RDY))
  538. continue;
  539. retval = xd_read_id(chip, READ_ID, id_buf, 4);
  540. if (retval != STATUS_SUCCESS) {
  541. rtsx_trace(chip);
  542. return STATUS_FAIL;
  543. }
  544. dev_dbg(rtsx_dev(chip), "READ_ID: 0x%x 0x%x 0x%x 0x%x\n",
  545. id_buf[0], id_buf[1], id_buf[2], id_buf[3]);
  546. xd_card->device_code = id_buf[1];
  547. /* Check if the xD card is supported */
  548. switch (xd_card->device_code) {
  549. case XD_4M_X8_512_1:
  550. case XD_4M_X8_512_2:
  551. xd_card->block_shift = 4;
  552. xd_card->page_off = 0x0F;
  553. xd_card->addr_cycle = 3;
  554. xd_card->zone_cnt = 1;
  555. xd_card->capacity = 8000;
  556. XD_SET_4MB(xd_card);
  557. break;
  558. case XD_8M_X8_512:
  559. xd_card->block_shift = 4;
  560. xd_card->page_off = 0x0F;
  561. xd_card->addr_cycle = 3;
  562. xd_card->zone_cnt = 1;
  563. xd_card->capacity = 16000;
  564. break;
  565. case XD_16M_X8_512:
  566. XD_PAGE_512(xd_card);
  567. xd_card->addr_cycle = 3;
  568. xd_card->zone_cnt = 1;
  569. xd_card->capacity = 32000;
  570. break;
  571. case XD_32M_X8_512:
  572. XD_PAGE_512(xd_card);
  573. xd_card->addr_cycle = 3;
  574. xd_card->zone_cnt = 2;
  575. xd_card->capacity = 64000;
  576. break;
  577. case XD_64M_X8_512:
  578. XD_PAGE_512(xd_card);
  579. xd_card->addr_cycle = 4;
  580. xd_card->zone_cnt = 4;
  581. xd_card->capacity = 128000;
  582. break;
  583. case XD_128M_X8_512:
  584. XD_PAGE_512(xd_card);
  585. xd_card->addr_cycle = 4;
  586. xd_card->zone_cnt = 8;
  587. xd_card->capacity = 256000;
  588. break;
  589. case XD_256M_X8_512:
  590. XD_PAGE_512(xd_card);
  591. xd_card->addr_cycle = 4;
  592. xd_card->zone_cnt = 16;
  593. xd_card->capacity = 512000;
  594. break;
  595. case XD_512M_X8:
  596. XD_PAGE_512(xd_card);
  597. xd_card->addr_cycle = 4;
  598. xd_card->zone_cnt = 32;
  599. xd_card->capacity = 1024000;
  600. break;
  601. case xD_1G_X8_512:
  602. XD_PAGE_512(xd_card);
  603. xd_card->addr_cycle = 4;
  604. xd_card->zone_cnt = 64;
  605. xd_card->capacity = 2048000;
  606. break;
  607. case xD_2G_X8_512:
  608. XD_PAGE_512(xd_card);
  609. xd_card->addr_cycle = 4;
  610. xd_card->zone_cnt = 128;
  611. xd_card->capacity = 4096000;
  612. break;
  613. default:
  614. continue;
  615. }
  616. /* Confirm timing setting */
  617. for (j = 0; j < 10; j++) {
  618. retval = xd_read_id(chip, READ_ID, id_buf, 4);
  619. if (retval != STATUS_SUCCESS) {
  620. rtsx_trace(chip);
  621. return STATUS_FAIL;
  622. }
  623. if (id_buf[1] != xd_card->device_code)
  624. break;
  625. }
  626. if (j == 10)
  627. break;
  628. }
  629. if (i == 4) {
  630. xd_card->block_shift = 0;
  631. xd_card->page_off = 0;
  632. xd_card->addr_cycle = 0;
  633. xd_card->capacity = 0;
  634. rtsx_trace(chip);
  635. return STATUS_FAIL;
  636. }
  637. retval = xd_read_id(chip, READ_xD_ID, id_buf, 4);
  638. if (retval != STATUS_SUCCESS) {
  639. rtsx_trace(chip);
  640. return STATUS_FAIL;
  641. }
  642. dev_dbg(rtsx_dev(chip), "READ_xD_ID: 0x%x 0x%x 0x%x 0x%x\n",
  643. id_buf[0], id_buf[1], id_buf[2], id_buf[3]);
  644. if (id_buf[2] != XD_ID_CODE) {
  645. rtsx_trace(chip);
  646. return STATUS_FAIL;
  647. }
  648. /* Search CIS block */
  649. for (i = 0; i < 24; i++) {
  650. u32 page_addr;
  651. if (detect_card_cd(chip, XD_CARD) != STATUS_SUCCESS) {
  652. rtsx_trace(chip);
  653. return STATUS_FAIL;
  654. }
  655. page_addr = (u32)i << xd_card->block_shift;
  656. for (j = 0; j < 3; j++) {
  657. retval = xd_read_redundant(chip, page_addr, redunt, 11);
  658. if (retval == STATUS_SUCCESS)
  659. break;
  660. }
  661. if (j == 3)
  662. continue;
  663. if (redunt[BLOCK_STATUS] != XD_GBLK)
  664. continue;
  665. j = 0;
  666. if (redunt[PAGE_STATUS] != XD_GPG) {
  667. for (j = 1; j <= 8; j++) {
  668. retval = xd_read_redundant(chip, page_addr + j,
  669. redunt, 11);
  670. if (retval == STATUS_SUCCESS) {
  671. if (redunt[PAGE_STATUS] == XD_GPG)
  672. break;
  673. }
  674. }
  675. if (j == 9)
  676. break;
  677. }
  678. /* Check CIS data */
  679. if ((redunt[BLOCK_STATUS] == XD_GBLK) &&
  680. (redunt[PARITY] & XD_BA1_ALL0)) {
  681. u8 buf[10];
  682. page_addr += j;
  683. retval = xd_read_cis(chip, page_addr, buf, 10);
  684. if (retval != STATUS_SUCCESS) {
  685. rtsx_trace(chip);
  686. return STATUS_FAIL;
  687. }
  688. if ((buf[0] == 0x01) && (buf[1] == 0x03) &&
  689. (buf[2] == 0xD9)
  690. && (buf[3] == 0x01) && (buf[4] == 0xFF)
  691. && (buf[5] == 0x18) && (buf[6] == 0x02)
  692. && (buf[7] == 0xDF) && (buf[8] == 0x01)
  693. && (buf[9] == 0x20)) {
  694. xd_card->cis_block = (u16)i;
  695. }
  696. }
  697. break;
  698. }
  699. dev_dbg(rtsx_dev(chip), "CIS block: 0x%x\n", xd_card->cis_block);
  700. if (xd_card->cis_block == 0xFFFF) {
  701. rtsx_trace(chip);
  702. return STATUS_FAIL;
  703. }
  704. chip->capacity[chip->card2lun[XD_CARD]] = xd_card->capacity;
  705. return STATUS_SUCCESS;
  706. }
  707. static int xd_check_data_blank(u8 *redunt)
  708. {
  709. int i;
  710. for (i = 0; i < 6; i++) {
  711. if (redunt[PAGE_STATUS + i] != 0xFF)
  712. return 0;
  713. }
  714. if ((redunt[PARITY] & (XD_ECC1_ALL1 | XD_ECC2_ALL1))
  715. != (XD_ECC1_ALL1 | XD_ECC2_ALL1))
  716. return 0;
  717. for (i = 0; i < 4; i++) {
  718. if (redunt[RESERVED0 + i] != 0xFF)
  719. return 0;
  720. }
  721. return 1;
  722. }
  723. static u16 xd_load_log_block_addr(u8 *redunt)
  724. {
  725. u16 addr = 0xFFFF;
  726. if (redunt[PARITY] & XD_BA1_BA2_EQL)
  727. addr = ((u16)redunt[BLOCK_ADDR1_H] << 8) |
  728. redunt[BLOCK_ADDR1_L];
  729. else if (redunt[PARITY] & XD_BA1_VALID)
  730. addr = ((u16)redunt[BLOCK_ADDR1_H] << 8) |
  731. redunt[BLOCK_ADDR1_L];
  732. else if (redunt[PARITY] & XD_BA2_VALID)
  733. addr = ((u16)redunt[BLOCK_ADDR2_H] << 8) |
  734. redunt[BLOCK_ADDR2_L];
  735. return addr;
  736. }
  737. static int xd_init_l2p_tbl(struct rtsx_chip *chip)
  738. {
  739. struct xd_info *xd_card = &(chip->xd_card);
  740. int size, i;
  741. dev_dbg(rtsx_dev(chip), "xd_init_l2p_tbl: zone_cnt = %d\n",
  742. xd_card->zone_cnt);
  743. if (xd_card->zone_cnt < 1) {
  744. rtsx_trace(chip);
  745. return STATUS_FAIL;
  746. }
  747. size = xd_card->zone_cnt * sizeof(struct zone_entry);
  748. dev_dbg(rtsx_dev(chip), "Buffer size for l2p table is %d\n", size);
  749. xd_card->zone = vmalloc(size);
  750. if (!xd_card->zone) {
  751. rtsx_trace(chip);
  752. return STATUS_ERROR;
  753. }
  754. for (i = 0; i < xd_card->zone_cnt; i++) {
  755. xd_card->zone[i].build_flag = 0;
  756. xd_card->zone[i].l2p_table = NULL;
  757. xd_card->zone[i].free_table = NULL;
  758. xd_card->zone[i].get_index = 0;
  759. xd_card->zone[i].set_index = 0;
  760. xd_card->zone[i].unused_blk_cnt = 0;
  761. }
  762. return STATUS_SUCCESS;
  763. }
  764. static inline void free_zone(struct zone_entry *zone)
  765. {
  766. if (!zone)
  767. return;
  768. zone->build_flag = 0;
  769. zone->set_index = 0;
  770. zone->get_index = 0;
  771. zone->unused_blk_cnt = 0;
  772. vfree(zone->l2p_table);
  773. zone->l2p_table = NULL;
  774. vfree(zone->free_table);
  775. zone->free_table = NULL;
  776. }
  777. static void xd_set_unused_block(struct rtsx_chip *chip, u32 phy_blk)
  778. {
  779. struct xd_info *xd_card = &(chip->xd_card);
  780. struct zone_entry *zone;
  781. int zone_no;
  782. zone_no = (int)phy_blk >> 10;
  783. if (zone_no >= xd_card->zone_cnt) {
  784. dev_dbg(rtsx_dev(chip), "Set unused block to invalid zone (zone_no = %d, zone_cnt = %d)\n",
  785. zone_no, xd_card->zone_cnt);
  786. return;
  787. }
  788. zone = &(xd_card->zone[zone_no]);
  789. if (zone->free_table == NULL) {
  790. if (xd_build_l2p_tbl(chip, zone_no) != STATUS_SUCCESS)
  791. return;
  792. }
  793. if ((zone->set_index >= XD_FREE_TABLE_CNT)
  794. || (zone->set_index < 0)) {
  795. free_zone(zone);
  796. dev_dbg(rtsx_dev(chip), "Set unused block fail, invalid set_index\n");
  797. return;
  798. }
  799. dev_dbg(rtsx_dev(chip), "Set unused block to index %d\n",
  800. zone->set_index);
  801. zone->free_table[zone->set_index++] = (u16)(phy_blk & 0x3ff);
  802. if (zone->set_index >= XD_FREE_TABLE_CNT)
  803. zone->set_index = 0;
  804. zone->unused_blk_cnt++;
  805. }
  806. static u32 xd_get_unused_block(struct rtsx_chip *chip, int zone_no)
  807. {
  808. struct xd_info *xd_card = &(chip->xd_card);
  809. struct zone_entry *zone;
  810. u32 phy_blk;
  811. if (zone_no >= xd_card->zone_cnt) {
  812. dev_dbg(rtsx_dev(chip), "Get unused block from invalid zone (zone_no = %d, zone_cnt = %d)\n",
  813. zone_no, xd_card->zone_cnt);
  814. return BLK_NOT_FOUND;
  815. }
  816. zone = &(xd_card->zone[zone_no]);
  817. if ((zone->unused_blk_cnt == 0) ||
  818. (zone->set_index == zone->get_index)) {
  819. free_zone(zone);
  820. dev_dbg(rtsx_dev(chip), "Get unused block fail, no unused block available\n");
  821. return BLK_NOT_FOUND;
  822. }
  823. if ((zone->get_index >= XD_FREE_TABLE_CNT) || (zone->get_index < 0)) {
  824. free_zone(zone);
  825. dev_dbg(rtsx_dev(chip), "Get unused block fail, invalid get_index\n");
  826. return BLK_NOT_FOUND;
  827. }
  828. dev_dbg(rtsx_dev(chip), "Get unused block from index %d\n",
  829. zone->get_index);
  830. phy_blk = zone->free_table[zone->get_index];
  831. zone->free_table[zone->get_index++] = 0xFFFF;
  832. if (zone->get_index >= XD_FREE_TABLE_CNT)
  833. zone->get_index = 0;
  834. zone->unused_blk_cnt--;
  835. phy_blk += ((u32)(zone_no) << 10);
  836. return phy_blk;
  837. }
  838. static void xd_set_l2p_tbl(struct rtsx_chip *chip,
  839. int zone_no, u16 log_off, u16 phy_off)
  840. {
  841. struct xd_info *xd_card = &(chip->xd_card);
  842. struct zone_entry *zone;
  843. zone = &(xd_card->zone[zone_no]);
  844. zone->l2p_table[log_off] = phy_off;
  845. }
  846. static u32 xd_get_l2p_tbl(struct rtsx_chip *chip, int zone_no, u16 log_off)
  847. {
  848. struct xd_info *xd_card = &(chip->xd_card);
  849. struct zone_entry *zone;
  850. int retval;
  851. zone = &(xd_card->zone[zone_no]);
  852. if (zone->l2p_table[log_off] == 0xFFFF) {
  853. u32 phy_blk = 0;
  854. int i;
  855. #ifdef XD_DELAY_WRITE
  856. retval = xd_delay_write(chip);
  857. if (retval != STATUS_SUCCESS) {
  858. dev_dbg(rtsx_dev(chip), "In xd_get_l2p_tbl, delay write fail!\n");
  859. return BLK_NOT_FOUND;
  860. }
  861. #endif
  862. if (zone->unused_blk_cnt <= 0) {
  863. dev_dbg(rtsx_dev(chip), "No unused block!\n");
  864. return BLK_NOT_FOUND;
  865. }
  866. for (i = 0; i < zone->unused_blk_cnt; i++) {
  867. phy_blk = xd_get_unused_block(chip, zone_no);
  868. if (phy_blk == BLK_NOT_FOUND) {
  869. dev_dbg(rtsx_dev(chip), "No unused block available!\n");
  870. return BLK_NOT_FOUND;
  871. }
  872. retval = xd_init_page(chip, phy_blk, log_off,
  873. 0, xd_card->page_off + 1);
  874. if (retval == STATUS_SUCCESS)
  875. break;
  876. }
  877. if (i >= zone->unused_blk_cnt) {
  878. dev_dbg(rtsx_dev(chip), "No good unused block available!\n");
  879. return BLK_NOT_FOUND;
  880. }
  881. xd_set_l2p_tbl(chip, zone_no, log_off, (u16)(phy_blk & 0x3FF));
  882. return phy_blk;
  883. }
  884. return (u32)zone->l2p_table[log_off] + ((u32)(zone_no) << 10);
  885. }
  886. int reset_xd_card(struct rtsx_chip *chip)
  887. {
  888. struct xd_info *xd_card = &(chip->xd_card);
  889. int retval;
  890. memset(xd_card, 0, sizeof(struct xd_info));
  891. xd_card->block_shift = 0;
  892. xd_card->page_off = 0;
  893. xd_card->addr_cycle = 0;
  894. xd_card->capacity = 0;
  895. xd_card->zone_cnt = 0;
  896. xd_card->cis_block = 0xFFFF;
  897. xd_card->delay_write.delay_write_flag = 0;
  898. retval = enable_card_clock(chip, XD_CARD);
  899. if (retval != STATUS_SUCCESS) {
  900. rtsx_trace(chip);
  901. return STATUS_FAIL;
  902. }
  903. retval = reset_xd(chip);
  904. if (retval != STATUS_SUCCESS) {
  905. rtsx_trace(chip);
  906. return STATUS_FAIL;
  907. }
  908. retval = xd_init_l2p_tbl(chip);
  909. if (retval != STATUS_SUCCESS) {
  910. rtsx_trace(chip);
  911. return STATUS_FAIL;
  912. }
  913. return STATUS_SUCCESS;
  914. }
  915. static int xd_mark_bad_block(struct rtsx_chip *chip, u32 phy_blk)
  916. {
  917. struct xd_info *xd_card = &(chip->xd_card);
  918. int retval;
  919. u32 page_addr;
  920. u8 reg = 0;
  921. dev_dbg(rtsx_dev(chip), "mark block 0x%x as bad block\n", phy_blk);
  922. if (phy_blk == BLK_NOT_FOUND) {
  923. rtsx_trace(chip);
  924. return STATUS_FAIL;
  925. }
  926. rtsx_init_cmd(chip);
  927. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_PAGE_STATUS, 0xFF, XD_GPG);
  928. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_BLOCK_STATUS, 0xFF, XD_LATER_BBLK);
  929. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_BLOCK_ADDR1_H, 0xFF, 0xFF);
  930. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_BLOCK_ADDR1_L, 0xFF, 0xFF);
  931. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_BLOCK_ADDR2_H, 0xFF, 0xFF);
  932. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_BLOCK_ADDR2_L, 0xFF, 0xFF);
  933. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_RESERVED0, 0xFF, 0xFF);
  934. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_RESERVED1, 0xFF, 0xFF);
  935. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_RESERVED2, 0xFF, 0xFF);
  936. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_RESERVED3, 0xFF, 0xFF);
  937. page_addr = phy_blk << xd_card->block_shift;
  938. xd_assign_phy_addr(chip, page_addr, XD_RW_ADDR);
  939. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_PAGE_CNT, 0xFF,
  940. xd_card->page_off + 1);
  941. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_TRANSFER, 0xFF,
  942. XD_TRANSFER_START | XD_WRITE_REDUNDANT);
  943. rtsx_add_cmd(chip, CHECK_REG_CMD, XD_TRANSFER,
  944. XD_TRANSFER_END, XD_TRANSFER_END);
  945. retval = rtsx_send_cmd(chip, XD_CARD, 500);
  946. if (retval < 0) {
  947. rtsx_clear_xd_error(chip);
  948. rtsx_read_register(chip, XD_DAT, &reg);
  949. if (reg & PROGRAM_ERROR)
  950. xd_set_err_code(chip, XD_PRG_ERROR);
  951. else
  952. xd_set_err_code(chip, XD_TO_ERROR);
  953. rtsx_trace(chip);
  954. return STATUS_FAIL;
  955. }
  956. return STATUS_SUCCESS;
  957. }
  958. static int xd_init_page(struct rtsx_chip *chip, u32 phy_blk,
  959. u16 logoff, u8 start_page, u8 end_page)
  960. {
  961. struct xd_info *xd_card = &(chip->xd_card);
  962. int retval;
  963. u32 page_addr;
  964. u8 reg = 0;
  965. dev_dbg(rtsx_dev(chip), "Init block 0x%x\n", phy_blk);
  966. if (start_page > end_page) {
  967. rtsx_trace(chip);
  968. return STATUS_FAIL;
  969. }
  970. if (phy_blk == BLK_NOT_FOUND) {
  971. rtsx_trace(chip);
  972. return STATUS_FAIL;
  973. }
  974. rtsx_init_cmd(chip);
  975. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_PAGE_STATUS, 0xFF, 0xFF);
  976. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_BLOCK_STATUS, 0xFF, 0xFF);
  977. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_BLOCK_ADDR1_H,
  978. 0xFF, (u8)(logoff >> 8));
  979. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_BLOCK_ADDR1_L, 0xFF, (u8)logoff);
  980. page_addr = (phy_blk << xd_card->block_shift) + start_page;
  981. xd_assign_phy_addr(chip, page_addr, XD_RW_ADDR);
  982. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_CFG,
  983. XD_BA_TRANSFORM, XD_BA_TRANSFORM);
  984. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_PAGE_CNT,
  985. 0xFF, (end_page - start_page));
  986. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_TRANSFER,
  987. 0xFF, XD_TRANSFER_START | XD_WRITE_REDUNDANT);
  988. rtsx_add_cmd(chip, CHECK_REG_CMD, XD_TRANSFER,
  989. XD_TRANSFER_END, XD_TRANSFER_END);
  990. retval = rtsx_send_cmd(chip, XD_CARD, 500);
  991. if (retval < 0) {
  992. rtsx_clear_xd_error(chip);
  993. rtsx_read_register(chip, XD_DAT, &reg);
  994. if (reg & PROGRAM_ERROR) {
  995. xd_mark_bad_block(chip, phy_blk);
  996. xd_set_err_code(chip, XD_PRG_ERROR);
  997. } else {
  998. xd_set_err_code(chip, XD_TO_ERROR);
  999. }
  1000. rtsx_trace(chip);
  1001. return STATUS_FAIL;
  1002. }
  1003. return STATUS_SUCCESS;
  1004. }
  1005. static int xd_copy_page(struct rtsx_chip *chip, u32 old_blk, u32 new_blk,
  1006. u8 start_page, u8 end_page)
  1007. {
  1008. struct xd_info *xd_card = &(chip->xd_card);
  1009. u32 old_page, new_page;
  1010. u8 i, reg = 0;
  1011. int retval;
  1012. dev_dbg(rtsx_dev(chip), "Copy page from block 0x%x to block 0x%x\n",
  1013. old_blk, new_blk);
  1014. if (start_page > end_page) {
  1015. rtsx_trace(chip);
  1016. return STATUS_FAIL;
  1017. }
  1018. if ((old_blk == BLK_NOT_FOUND) || (new_blk == BLK_NOT_FOUND)) {
  1019. rtsx_trace(chip);
  1020. return STATUS_FAIL;
  1021. }
  1022. old_page = (old_blk << xd_card->block_shift) + start_page;
  1023. new_page = (new_blk << xd_card->block_shift) + start_page;
  1024. XD_CLR_BAD_NEWBLK(xd_card);
  1025. retval = rtsx_write_register(chip, CARD_DATA_SOURCE, 0x01,
  1026. PINGPONG_BUFFER);
  1027. if (retval) {
  1028. rtsx_trace(chip);
  1029. return retval;
  1030. }
  1031. for (i = start_page; i < end_page; i++) {
  1032. if (detect_card_cd(chip, XD_CARD) != STATUS_SUCCESS) {
  1033. rtsx_clear_xd_error(chip);
  1034. xd_set_err_code(chip, XD_NO_CARD);
  1035. rtsx_trace(chip);
  1036. return STATUS_FAIL;
  1037. }
  1038. rtsx_init_cmd(chip);
  1039. xd_assign_phy_addr(chip, old_page, XD_RW_ADDR);
  1040. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_PAGE_CNT, 0xFF, 1);
  1041. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_CHK_DATA_STATUS,
  1042. XD_AUTO_CHK_DATA_STATUS, 0);
  1043. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_TRANSFER, 0xFF,
  1044. XD_TRANSFER_START | XD_READ_PAGES);
  1045. rtsx_add_cmd(chip, CHECK_REG_CMD, XD_TRANSFER,
  1046. XD_TRANSFER_END, XD_TRANSFER_END);
  1047. retval = rtsx_send_cmd(chip, XD_CARD, 500);
  1048. if (retval < 0) {
  1049. rtsx_clear_xd_error(chip);
  1050. reg = 0;
  1051. rtsx_read_register(chip, XD_CTL, &reg);
  1052. if (reg & (XD_ECC1_ERROR | XD_ECC2_ERROR)) {
  1053. wait_timeout(100);
  1054. if (detect_card_cd(chip,
  1055. XD_CARD) != STATUS_SUCCESS) {
  1056. xd_set_err_code(chip, XD_NO_CARD);
  1057. rtsx_trace(chip);
  1058. return STATUS_FAIL;
  1059. }
  1060. if (((reg & (XD_ECC1_ERROR | XD_ECC1_UNCORRECTABLE)) ==
  1061. (XD_ECC1_ERROR | XD_ECC1_UNCORRECTABLE))
  1062. || ((reg & (XD_ECC2_ERROR | XD_ECC2_UNCORRECTABLE)) ==
  1063. (XD_ECC2_ERROR | XD_ECC2_UNCORRECTABLE))) {
  1064. rtsx_write_register(chip,
  1065. XD_PAGE_STATUS, 0xFF,
  1066. XD_BPG);
  1067. rtsx_write_register(chip,
  1068. XD_BLOCK_STATUS, 0xFF,
  1069. XD_GBLK);
  1070. XD_SET_BAD_OLDBLK(xd_card);
  1071. dev_dbg(rtsx_dev(chip), "old block 0x%x ecc error\n",
  1072. old_blk);
  1073. }
  1074. } else {
  1075. xd_set_err_code(chip, XD_TO_ERROR);
  1076. rtsx_trace(chip);
  1077. return STATUS_FAIL;
  1078. }
  1079. }
  1080. if (XD_CHK_BAD_OLDBLK(xd_card))
  1081. rtsx_clear_xd_error(chip);
  1082. rtsx_init_cmd(chip);
  1083. xd_assign_phy_addr(chip, new_page, XD_RW_ADDR);
  1084. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_PAGE_CNT, 0xFF, 1);
  1085. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_TRANSFER, 0xFF,
  1086. XD_TRANSFER_START | XD_WRITE_PAGES);
  1087. rtsx_add_cmd(chip, CHECK_REG_CMD, XD_TRANSFER,
  1088. XD_TRANSFER_END, XD_TRANSFER_END);
  1089. retval = rtsx_send_cmd(chip, XD_CARD, 300);
  1090. if (retval < 0) {
  1091. rtsx_clear_xd_error(chip);
  1092. reg = 0;
  1093. rtsx_read_register(chip, XD_DAT, &reg);
  1094. if (reg & PROGRAM_ERROR) {
  1095. xd_mark_bad_block(chip, new_blk);
  1096. xd_set_err_code(chip, XD_PRG_ERROR);
  1097. XD_SET_BAD_NEWBLK(xd_card);
  1098. } else {
  1099. xd_set_err_code(chip, XD_TO_ERROR);
  1100. }
  1101. rtsx_trace(chip);
  1102. return STATUS_FAIL;
  1103. }
  1104. old_page++;
  1105. new_page++;
  1106. }
  1107. return STATUS_SUCCESS;
  1108. }
  1109. static int xd_reset_cmd(struct rtsx_chip *chip)
  1110. {
  1111. int retval;
  1112. u8 *ptr;
  1113. rtsx_init_cmd(chip);
  1114. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_TRANSFER,
  1115. 0xFF, XD_TRANSFER_START | XD_RESET);
  1116. rtsx_add_cmd(chip, CHECK_REG_CMD, XD_TRANSFER,
  1117. XD_TRANSFER_END, XD_TRANSFER_END);
  1118. rtsx_add_cmd(chip, READ_REG_CMD, XD_DAT, 0, 0);
  1119. rtsx_add_cmd(chip, READ_REG_CMD, XD_CTL, 0, 0);
  1120. retval = rtsx_send_cmd(chip, XD_CARD, 100);
  1121. if (retval < 0) {
  1122. rtsx_trace(chip);
  1123. return STATUS_FAIL;
  1124. }
  1125. ptr = rtsx_get_cmd_data(chip) + 1;
  1126. if (((ptr[0] & READY_FLAG) == READY_STATE) && (ptr[1] & XD_RDY))
  1127. return STATUS_SUCCESS;
  1128. rtsx_trace(chip);
  1129. return STATUS_FAIL;
  1130. }
  1131. static int xd_erase_block(struct rtsx_chip *chip, u32 phy_blk)
  1132. {
  1133. struct xd_info *xd_card = &(chip->xd_card);
  1134. u32 page_addr;
  1135. u8 reg = 0, *ptr;
  1136. int i, retval;
  1137. if (phy_blk == BLK_NOT_FOUND) {
  1138. rtsx_trace(chip);
  1139. return STATUS_FAIL;
  1140. }
  1141. page_addr = phy_blk << xd_card->block_shift;
  1142. for (i = 0; i < 3; i++) {
  1143. rtsx_init_cmd(chip);
  1144. xd_assign_phy_addr(chip, page_addr, XD_ERASE_ADDR);
  1145. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_TRANSFER, 0xFF,
  1146. XD_TRANSFER_START | XD_ERASE);
  1147. rtsx_add_cmd(chip, CHECK_REG_CMD, XD_TRANSFER,
  1148. XD_TRANSFER_END, XD_TRANSFER_END);
  1149. rtsx_add_cmd(chip, READ_REG_CMD, XD_DAT, 0, 0);
  1150. retval = rtsx_send_cmd(chip, XD_CARD, 250);
  1151. if (retval < 0) {
  1152. rtsx_clear_xd_error(chip);
  1153. rtsx_read_register(chip, XD_DAT, &reg);
  1154. if (reg & PROGRAM_ERROR) {
  1155. xd_mark_bad_block(chip, phy_blk);
  1156. xd_set_err_code(chip, XD_PRG_ERROR);
  1157. rtsx_trace(chip);
  1158. return STATUS_FAIL;
  1159. }
  1160. xd_set_err_code(chip, XD_ERASE_FAIL);
  1161. retval = xd_reset_cmd(chip);
  1162. if (retval != STATUS_SUCCESS) {
  1163. rtsx_trace(chip);
  1164. return STATUS_FAIL;
  1165. }
  1166. continue;
  1167. }
  1168. ptr = rtsx_get_cmd_data(chip) + 1;
  1169. if (*ptr & PROGRAM_ERROR) {
  1170. xd_mark_bad_block(chip, phy_blk);
  1171. xd_set_err_code(chip, XD_PRG_ERROR);
  1172. rtsx_trace(chip);
  1173. return STATUS_FAIL;
  1174. }
  1175. return STATUS_SUCCESS;
  1176. }
  1177. xd_mark_bad_block(chip, phy_blk);
  1178. xd_set_err_code(chip, XD_ERASE_FAIL);
  1179. rtsx_trace(chip);
  1180. return STATUS_FAIL;
  1181. }
  1182. static int xd_build_l2p_tbl(struct rtsx_chip *chip, int zone_no)
  1183. {
  1184. struct xd_info *xd_card = &(chip->xd_card);
  1185. struct zone_entry *zone;
  1186. int retval;
  1187. u32 start, end, i;
  1188. u16 max_logoff, cur_fst_page_logoff;
  1189. u16 cur_lst_page_logoff, ent_lst_page_logoff;
  1190. u8 redunt[11];
  1191. dev_dbg(rtsx_dev(chip), "xd_build_l2p_tbl: %d\n", zone_no);
  1192. if (xd_card->zone == NULL) {
  1193. retval = xd_init_l2p_tbl(chip);
  1194. if (retval != STATUS_SUCCESS)
  1195. return retval;
  1196. }
  1197. if (xd_card->zone[zone_no].build_flag) {
  1198. dev_dbg(rtsx_dev(chip), "l2p table of zone %d has been built\n",
  1199. zone_no);
  1200. return STATUS_SUCCESS;
  1201. }
  1202. zone = &(xd_card->zone[zone_no]);
  1203. if (zone->l2p_table == NULL) {
  1204. zone->l2p_table = vmalloc(2000);
  1205. if (!zone->l2p_table) {
  1206. rtsx_trace(chip);
  1207. goto Build_Fail;
  1208. }
  1209. }
  1210. memset((u8 *)(zone->l2p_table), 0xff, 2000);
  1211. if (zone->free_table == NULL) {
  1212. zone->free_table = vmalloc(XD_FREE_TABLE_CNT * 2);
  1213. if (!zone->free_table) {
  1214. rtsx_trace(chip);
  1215. goto Build_Fail;
  1216. }
  1217. }
  1218. memset((u8 *)(zone->free_table), 0xff, XD_FREE_TABLE_CNT * 2);
  1219. if (zone_no == 0) {
  1220. if (xd_card->cis_block == 0xFFFF)
  1221. start = 0;
  1222. else
  1223. start = xd_card->cis_block + 1;
  1224. if (XD_CHK_4MB(xd_card)) {
  1225. end = 0x200;
  1226. max_logoff = 499;
  1227. } else {
  1228. end = 0x400;
  1229. max_logoff = 999;
  1230. }
  1231. } else {
  1232. start = (u32)(zone_no) << 10;
  1233. end = (u32)(zone_no + 1) << 10;
  1234. max_logoff = 999;
  1235. }
  1236. dev_dbg(rtsx_dev(chip), "start block 0x%x, end block 0x%x\n",
  1237. start, end);
  1238. zone->set_index = zone->get_index = 0;
  1239. zone->unused_blk_cnt = 0;
  1240. for (i = start; i < end; i++) {
  1241. u32 page_addr = i << xd_card->block_shift;
  1242. u32 phy_block;
  1243. retval = xd_read_redundant(chip, page_addr, redunt, 11);
  1244. if (retval != STATUS_SUCCESS)
  1245. continue;
  1246. if (redunt[BLOCK_STATUS] != 0xFF) {
  1247. dev_dbg(rtsx_dev(chip), "bad block\n");
  1248. continue;
  1249. }
  1250. if (xd_check_data_blank(redunt)) {
  1251. dev_dbg(rtsx_dev(chip), "blank block\n");
  1252. xd_set_unused_block(chip, i);
  1253. continue;
  1254. }
  1255. cur_fst_page_logoff = xd_load_log_block_addr(redunt);
  1256. if ((cur_fst_page_logoff == 0xFFFF) ||
  1257. (cur_fst_page_logoff > max_logoff)) {
  1258. retval = xd_erase_block(chip, i);
  1259. if (retval == STATUS_SUCCESS)
  1260. xd_set_unused_block(chip, i);
  1261. continue;
  1262. }
  1263. if ((zone_no == 0) && (cur_fst_page_logoff == 0) &&
  1264. (redunt[PAGE_STATUS] != XD_GPG))
  1265. XD_SET_MBR_FAIL(xd_card);
  1266. if (zone->l2p_table[cur_fst_page_logoff] == 0xFFFF) {
  1267. zone->l2p_table[cur_fst_page_logoff] = (u16)(i & 0x3FF);
  1268. continue;
  1269. }
  1270. phy_block = zone->l2p_table[cur_fst_page_logoff] +
  1271. ((u32)((zone_no) << 10));
  1272. page_addr = ((i + 1) << xd_card->block_shift) - 1;
  1273. retval = xd_read_redundant(chip, page_addr, redunt, 11);
  1274. if (retval != STATUS_SUCCESS)
  1275. continue;
  1276. cur_lst_page_logoff = xd_load_log_block_addr(redunt);
  1277. if (cur_lst_page_logoff == cur_fst_page_logoff) {
  1278. int m;
  1279. page_addr = ((phy_block + 1) <<
  1280. xd_card->block_shift) - 1;
  1281. for (m = 0; m < 3; m++) {
  1282. retval = xd_read_redundant(chip, page_addr,
  1283. redunt, 11);
  1284. if (retval == STATUS_SUCCESS)
  1285. break;
  1286. }
  1287. if (m == 3) {
  1288. zone->l2p_table[cur_fst_page_logoff] =
  1289. (u16)(i & 0x3FF);
  1290. retval = xd_erase_block(chip, phy_block);
  1291. if (retval == STATUS_SUCCESS)
  1292. xd_set_unused_block(chip, phy_block);
  1293. continue;
  1294. }
  1295. ent_lst_page_logoff = xd_load_log_block_addr(redunt);
  1296. if (ent_lst_page_logoff != cur_fst_page_logoff) {
  1297. zone->l2p_table[cur_fst_page_logoff] =
  1298. (u16)(i & 0x3FF);
  1299. retval = xd_erase_block(chip, phy_block);
  1300. if (retval == STATUS_SUCCESS)
  1301. xd_set_unused_block(chip, phy_block);
  1302. continue;
  1303. } else {
  1304. retval = xd_erase_block(chip, i);
  1305. if (retval == STATUS_SUCCESS)
  1306. xd_set_unused_block(chip, i);
  1307. }
  1308. } else {
  1309. retval = xd_erase_block(chip, i);
  1310. if (retval == STATUS_SUCCESS)
  1311. xd_set_unused_block(chip, i);
  1312. }
  1313. }
  1314. if (XD_CHK_4MB(xd_card))
  1315. end = 500;
  1316. else
  1317. end = 1000;
  1318. i = 0;
  1319. for (start = 0; start < end; start++) {
  1320. if (zone->l2p_table[start] == 0xFFFF)
  1321. i++;
  1322. }
  1323. dev_dbg(rtsx_dev(chip), "Block count %d, invalid L2P entry %d\n",
  1324. end, i);
  1325. dev_dbg(rtsx_dev(chip), "Total unused block: %d\n",
  1326. zone->unused_blk_cnt);
  1327. if ((zone->unused_blk_cnt - i) < 1)
  1328. chip->card_wp |= XD_CARD;
  1329. zone->build_flag = 1;
  1330. return STATUS_SUCCESS;
  1331. Build_Fail:
  1332. vfree(zone->l2p_table);
  1333. zone->l2p_table = NULL;
  1334. vfree(zone->free_table);
  1335. zone->free_table = NULL;
  1336. return STATUS_FAIL;
  1337. }
  1338. static int xd_send_cmd(struct rtsx_chip *chip, u8 cmd)
  1339. {
  1340. int retval;
  1341. rtsx_init_cmd(chip);
  1342. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_DAT, 0xFF, cmd);
  1343. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_TRANSFER, 0xFF,
  1344. XD_TRANSFER_START | XD_SET_CMD);
  1345. rtsx_add_cmd(chip, CHECK_REG_CMD, XD_TRANSFER,
  1346. XD_TRANSFER_END, XD_TRANSFER_END);
  1347. retval = rtsx_send_cmd(chip, XD_CARD, 200);
  1348. if (retval < 0) {
  1349. rtsx_trace(chip);
  1350. return STATUS_FAIL;
  1351. }
  1352. return STATUS_SUCCESS;
  1353. }
  1354. static int xd_read_multiple_pages(struct rtsx_chip *chip, u32 phy_blk,
  1355. u32 log_blk, u8 start_page, u8 end_page,
  1356. u8 *buf, unsigned int *index,
  1357. unsigned int *offset)
  1358. {
  1359. struct xd_info *xd_card = &(chip->xd_card);
  1360. u32 page_addr, new_blk;
  1361. u16 log_off;
  1362. u8 reg_val, page_cnt;
  1363. int zone_no, retval, i;
  1364. if (start_page > end_page)
  1365. goto Status_Fail;
  1366. page_cnt = end_page - start_page;
  1367. zone_no = (int)(log_blk / 1000);
  1368. log_off = (u16)(log_blk % 1000);
  1369. if ((phy_blk & 0x3FF) == 0x3FF) {
  1370. for (i = 0; i < 256; i++) {
  1371. page_addr = ((u32)i) << xd_card->block_shift;
  1372. retval = xd_read_redundant(chip, page_addr, NULL, 0);
  1373. if (retval == STATUS_SUCCESS)
  1374. break;
  1375. if (detect_card_cd(chip, XD_CARD) != STATUS_SUCCESS) {
  1376. xd_set_err_code(chip, XD_NO_CARD);
  1377. goto Status_Fail;
  1378. }
  1379. }
  1380. }
  1381. page_addr = (phy_blk << xd_card->block_shift) + start_page;
  1382. rtsx_init_cmd(chip);
  1383. xd_assign_phy_addr(chip, page_addr, XD_RW_ADDR);
  1384. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_CFG, XD_PPB_TO_SIE, XD_PPB_TO_SIE);
  1385. rtsx_add_cmd(chip, WRITE_REG_CMD, CARD_DATA_SOURCE, 0x01, RING_BUFFER);
  1386. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_PAGE_CNT, 0xFF, page_cnt);
  1387. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_CHK_DATA_STATUS,
  1388. XD_AUTO_CHK_DATA_STATUS, XD_AUTO_CHK_DATA_STATUS);
  1389. trans_dma_enable(chip->srb->sc_data_direction, chip,
  1390. page_cnt * 512, DMA_512);
  1391. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_TRANSFER, 0xFF,
  1392. XD_TRANSFER_START | XD_READ_PAGES);
  1393. rtsx_add_cmd(chip, CHECK_REG_CMD, XD_TRANSFER,
  1394. XD_TRANSFER_END | XD_PPB_EMPTY, XD_TRANSFER_END | XD_PPB_EMPTY);
  1395. rtsx_send_cmd_no_wait(chip);
  1396. retval = rtsx_transfer_data_partial(chip, XD_CARD, buf, page_cnt * 512,
  1397. scsi_sg_count(chip->srb),
  1398. index, offset, DMA_FROM_DEVICE,
  1399. chip->xd_timeout);
  1400. if (retval < 0) {
  1401. rtsx_clear_xd_error(chip);
  1402. if (retval == -ETIMEDOUT) {
  1403. xd_set_err_code(chip, XD_TO_ERROR);
  1404. goto Status_Fail;
  1405. } else {
  1406. rtsx_trace(chip);
  1407. goto Fail;
  1408. }
  1409. }
  1410. return STATUS_SUCCESS;
  1411. Fail:
  1412. retval = rtsx_read_register(chip, XD_PAGE_STATUS, &reg_val);
  1413. if (retval) {
  1414. rtsx_trace(chip);
  1415. return retval;
  1416. }
  1417. if (reg_val != XD_GPG)
  1418. xd_set_err_code(chip, XD_PRG_ERROR);
  1419. retval = rtsx_read_register(chip, XD_CTL, &reg_val);
  1420. if (retval) {
  1421. rtsx_trace(chip);
  1422. return retval;
  1423. }
  1424. if (((reg_val & (XD_ECC1_ERROR | XD_ECC1_UNCORRECTABLE))
  1425. == (XD_ECC1_ERROR | XD_ECC1_UNCORRECTABLE))
  1426. || ((reg_val & (XD_ECC2_ERROR | XD_ECC2_UNCORRECTABLE))
  1427. == (XD_ECC2_ERROR | XD_ECC2_UNCORRECTABLE))) {
  1428. wait_timeout(100);
  1429. if (detect_card_cd(chip, XD_CARD) != STATUS_SUCCESS) {
  1430. xd_set_err_code(chip, XD_NO_CARD);
  1431. goto Status_Fail;
  1432. }
  1433. xd_set_err_code(chip, XD_ECC_ERROR);
  1434. new_blk = xd_get_unused_block(chip, zone_no);
  1435. if (new_blk == NO_NEW_BLK) {
  1436. XD_CLR_BAD_OLDBLK(xd_card);
  1437. goto Status_Fail;
  1438. }
  1439. retval = xd_copy_page(chip, phy_blk, new_blk, 0,
  1440. xd_card->page_off + 1);
  1441. if (retval != STATUS_SUCCESS) {
  1442. if (!XD_CHK_BAD_NEWBLK(xd_card)) {
  1443. retval = xd_erase_block(chip, new_blk);
  1444. if (retval == STATUS_SUCCESS)
  1445. xd_set_unused_block(chip, new_blk);
  1446. } else {
  1447. XD_CLR_BAD_NEWBLK(xd_card);
  1448. }
  1449. XD_CLR_BAD_OLDBLK(xd_card);
  1450. goto Status_Fail;
  1451. }
  1452. xd_set_l2p_tbl(chip, zone_no, log_off, (u16)(new_blk & 0x3FF));
  1453. xd_erase_block(chip, phy_blk);
  1454. xd_mark_bad_block(chip, phy_blk);
  1455. XD_CLR_BAD_OLDBLK(xd_card);
  1456. }
  1457. Status_Fail:
  1458. rtsx_trace(chip);
  1459. return STATUS_FAIL;
  1460. }
  1461. static int xd_finish_write(struct rtsx_chip *chip,
  1462. u32 old_blk, u32 new_blk, u32 log_blk, u8 page_off)
  1463. {
  1464. struct xd_info *xd_card = &(chip->xd_card);
  1465. int retval, zone_no;
  1466. u16 log_off;
  1467. dev_dbg(rtsx_dev(chip), "xd_finish_write, old_blk = 0x%x, new_blk = 0x%x, log_blk = 0x%x\n",
  1468. old_blk, new_blk, log_blk);
  1469. if (page_off > xd_card->page_off) {
  1470. rtsx_trace(chip);
  1471. return STATUS_FAIL;
  1472. }
  1473. zone_no = (int)(log_blk / 1000);
  1474. log_off = (u16)(log_blk % 1000);
  1475. if (old_blk == BLK_NOT_FOUND) {
  1476. retval = xd_init_page(chip, new_blk, log_off,
  1477. page_off, xd_card->page_off + 1);
  1478. if (retval != STATUS_SUCCESS) {
  1479. retval = xd_erase_block(chip, new_blk);
  1480. if (retval == STATUS_SUCCESS)
  1481. xd_set_unused_block(chip, new_blk);
  1482. rtsx_trace(chip);
  1483. return STATUS_FAIL;
  1484. }
  1485. } else {
  1486. retval = xd_copy_page(chip, old_blk, new_blk,
  1487. page_off, xd_card->page_off + 1);
  1488. if (retval != STATUS_SUCCESS) {
  1489. if (!XD_CHK_BAD_NEWBLK(xd_card)) {
  1490. retval = xd_erase_block(chip, new_blk);
  1491. if (retval == STATUS_SUCCESS)
  1492. xd_set_unused_block(chip, new_blk);
  1493. }
  1494. XD_CLR_BAD_NEWBLK(xd_card);
  1495. rtsx_trace(chip);
  1496. return STATUS_FAIL;
  1497. }
  1498. retval = xd_erase_block(chip, old_blk);
  1499. if (retval == STATUS_SUCCESS) {
  1500. if (XD_CHK_BAD_OLDBLK(xd_card)) {
  1501. xd_mark_bad_block(chip, old_blk);
  1502. XD_CLR_BAD_OLDBLK(xd_card);
  1503. } else {
  1504. xd_set_unused_block(chip, old_blk);
  1505. }
  1506. } else {
  1507. xd_set_err_code(chip, XD_NO_ERROR);
  1508. XD_CLR_BAD_OLDBLK(xd_card);
  1509. }
  1510. }
  1511. xd_set_l2p_tbl(chip, zone_no, log_off, (u16)(new_blk & 0x3FF));
  1512. return STATUS_SUCCESS;
  1513. }
  1514. static int xd_prepare_write(struct rtsx_chip *chip,
  1515. u32 old_blk, u32 new_blk, u32 log_blk, u8 page_off)
  1516. {
  1517. int retval;
  1518. dev_dbg(rtsx_dev(chip), "%s, old_blk = 0x%x, new_blk = 0x%x, log_blk = 0x%x, page_off = %d\n",
  1519. __func__, old_blk, new_blk, log_blk, (int)page_off);
  1520. if (page_off) {
  1521. retval = xd_copy_page(chip, old_blk, new_blk, 0, page_off);
  1522. if (retval != STATUS_SUCCESS) {
  1523. rtsx_trace(chip);
  1524. return STATUS_FAIL;
  1525. }
  1526. }
  1527. return STATUS_SUCCESS;
  1528. }
  1529. static int xd_write_multiple_pages(struct rtsx_chip *chip, u32 old_blk,
  1530. u32 new_blk, u32 log_blk, u8 start_page,
  1531. u8 end_page, u8 *buf, unsigned int *index,
  1532. unsigned int *offset)
  1533. {
  1534. struct xd_info *xd_card = &(chip->xd_card);
  1535. u32 page_addr;
  1536. int zone_no, retval;
  1537. u16 log_off;
  1538. u8 page_cnt, reg_val;
  1539. dev_dbg(rtsx_dev(chip), "%s, old_blk = 0x%x, new_blk = 0x%x, log_blk = 0x%x\n",
  1540. __func__, old_blk, new_blk, log_blk);
  1541. if (start_page > end_page)
  1542. goto Status_Fail;
  1543. page_cnt = end_page - start_page;
  1544. zone_no = (int)(log_blk / 1000);
  1545. log_off = (u16)(log_blk % 1000);
  1546. page_addr = (new_blk << xd_card->block_shift) + start_page;
  1547. retval = xd_send_cmd(chip, READ1_1);
  1548. if (retval != STATUS_SUCCESS)
  1549. goto Status_Fail;
  1550. rtsx_init_cmd(chip);
  1551. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_BLOCK_ADDR1_H,
  1552. 0xFF, (u8)(log_off >> 8));
  1553. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_BLOCK_ADDR1_L, 0xFF, (u8)log_off);
  1554. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_BLOCK_STATUS, 0xFF, XD_GBLK);
  1555. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_PAGE_STATUS, 0xFF, XD_GPG);
  1556. xd_assign_phy_addr(chip, page_addr, XD_RW_ADDR);
  1557. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_CFG, XD_BA_TRANSFORM,
  1558. XD_BA_TRANSFORM);
  1559. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_PAGE_CNT, 0xFF, page_cnt);
  1560. rtsx_add_cmd(chip, WRITE_REG_CMD, CARD_DATA_SOURCE, 0x01, RING_BUFFER);
  1561. trans_dma_enable(chip->srb->sc_data_direction, chip,
  1562. page_cnt * 512, DMA_512);
  1563. rtsx_add_cmd(chip, WRITE_REG_CMD, XD_TRANSFER,
  1564. 0xFF, XD_TRANSFER_START | XD_WRITE_PAGES);
  1565. rtsx_add_cmd(chip, CHECK_REG_CMD, XD_TRANSFER,
  1566. XD_TRANSFER_END, XD_TRANSFER_END);
  1567. rtsx_send_cmd_no_wait(chip);
  1568. retval = rtsx_transfer_data_partial(chip, XD_CARD, buf, page_cnt * 512,
  1569. scsi_sg_count(chip->srb),
  1570. index, offset, DMA_TO_DEVICE, chip->xd_timeout);
  1571. if (retval < 0) {
  1572. rtsx_clear_xd_error(chip);
  1573. if (retval == -ETIMEDOUT) {
  1574. xd_set_err_code(chip, XD_TO_ERROR);
  1575. goto Status_Fail;
  1576. } else {
  1577. rtsx_trace(chip);
  1578. goto Fail;
  1579. }
  1580. }
  1581. if (end_page == (xd_card->page_off + 1)) {
  1582. xd_card->delay_write.delay_write_flag = 0;
  1583. if (old_blk != BLK_NOT_FOUND) {
  1584. retval = xd_erase_block(chip, old_blk);
  1585. if (retval == STATUS_SUCCESS) {
  1586. if (XD_CHK_BAD_OLDBLK(xd_card)) {
  1587. xd_mark_bad_block(chip, old_blk);
  1588. XD_CLR_BAD_OLDBLK(xd_card);
  1589. } else {
  1590. xd_set_unused_block(chip, old_blk);
  1591. }
  1592. } else {
  1593. xd_set_err_code(chip, XD_NO_ERROR);
  1594. XD_CLR_BAD_OLDBLK(xd_card);
  1595. }
  1596. }
  1597. xd_set_l2p_tbl(chip, zone_no, log_off, (u16)(new_blk & 0x3FF));
  1598. }
  1599. return STATUS_SUCCESS;
  1600. Fail:
  1601. retval = rtsx_read_register(chip, XD_DAT, &reg_val);
  1602. if (retval) {
  1603. rtsx_trace(chip);
  1604. return retval;
  1605. }
  1606. if (reg_val & PROGRAM_ERROR) {
  1607. xd_set_err_code(chip, XD_PRG_ERROR);
  1608. xd_mark_bad_block(chip, new_blk);
  1609. }
  1610. Status_Fail:
  1611. rtsx_trace(chip);
  1612. return STATUS_FAIL;
  1613. }
  1614. #ifdef XD_DELAY_WRITE
  1615. int xd_delay_write(struct rtsx_chip *chip)
  1616. {
  1617. struct xd_info *xd_card = &(chip->xd_card);
  1618. struct xd_delay_write_tag *delay_write = &(xd_card->delay_write);
  1619. int retval;
  1620. if (delay_write->delay_write_flag) {
  1621. dev_dbg(rtsx_dev(chip), "xd_delay_write\n");
  1622. retval = xd_switch_clock(chip);
  1623. if (retval != STATUS_SUCCESS) {
  1624. rtsx_trace(chip);
  1625. return STATUS_FAIL;
  1626. }
  1627. delay_write->delay_write_flag = 0;
  1628. retval = xd_finish_write(chip,
  1629. delay_write->old_phyblock,
  1630. delay_write->new_phyblock,
  1631. delay_write->logblock, delay_write->pageoff);
  1632. if (retval != STATUS_SUCCESS) {
  1633. rtsx_trace(chip);
  1634. return STATUS_FAIL;
  1635. }
  1636. }
  1637. return STATUS_SUCCESS;
  1638. }
  1639. #endif
  1640. int xd_rw(struct scsi_cmnd *srb, struct rtsx_chip *chip,
  1641. u32 start_sector, u16 sector_cnt)
  1642. {
  1643. struct xd_info *xd_card = &(chip->xd_card);
  1644. unsigned int lun = SCSI_LUN(srb);
  1645. #ifdef XD_DELAY_WRITE
  1646. struct xd_delay_write_tag *delay_write = &(xd_card->delay_write);
  1647. #endif
  1648. int retval, zone_no;
  1649. unsigned int index = 0, offset = 0;
  1650. u32 log_blk, old_blk = 0, new_blk = 0;
  1651. u16 log_off, total_sec_cnt = sector_cnt;
  1652. u8 start_page, end_page = 0, page_cnt;
  1653. u8 *ptr;
  1654. xd_set_err_code(chip, XD_NO_ERROR);
  1655. xd_card->cleanup_counter = 0;
  1656. dev_dbg(rtsx_dev(chip), "xd_rw: scsi_sg_count = %d\n",
  1657. scsi_sg_count(srb));
  1658. ptr = (u8 *)scsi_sglist(srb);
  1659. retval = xd_switch_clock(chip);
  1660. if (retval != STATUS_SUCCESS) {
  1661. rtsx_trace(chip);
  1662. return STATUS_FAIL;
  1663. }
  1664. if (detect_card_cd(chip, XD_CARD) != STATUS_SUCCESS) {
  1665. chip->card_fail |= XD_CARD;
  1666. set_sense_type(chip, lun, SENSE_TYPE_MEDIA_NOT_PRESENT);
  1667. rtsx_trace(chip);
  1668. return STATUS_FAIL;
  1669. }
  1670. log_blk = start_sector >> xd_card->block_shift;
  1671. start_page = (u8)start_sector & xd_card->page_off;
  1672. zone_no = (int)(log_blk / 1000);
  1673. log_off = (u16)(log_blk % 1000);
  1674. if (xd_card->zone[zone_no].build_flag == 0) {
  1675. retval = xd_build_l2p_tbl(chip, zone_no);
  1676. if (retval != STATUS_SUCCESS) {
  1677. chip->card_fail |= XD_CARD;
  1678. set_sense_type(chip, lun, SENSE_TYPE_MEDIA_NOT_PRESENT);
  1679. rtsx_trace(chip);
  1680. return STATUS_FAIL;
  1681. }
  1682. }
  1683. if (srb->sc_data_direction == DMA_TO_DEVICE) {
  1684. #ifdef XD_DELAY_WRITE
  1685. if (delay_write->delay_write_flag &&
  1686. (delay_write->logblock == log_blk) &&
  1687. (start_page > delay_write->pageoff)) {
  1688. delay_write->delay_write_flag = 0;
  1689. if (delay_write->old_phyblock != BLK_NOT_FOUND) {
  1690. retval = xd_copy_page(chip,
  1691. delay_write->old_phyblock,
  1692. delay_write->new_phyblock,
  1693. delay_write->pageoff, start_page);
  1694. if (retval != STATUS_SUCCESS) {
  1695. set_sense_type(chip, lun,
  1696. SENSE_TYPE_MEDIA_WRITE_ERR);
  1697. rtsx_trace(chip);
  1698. return STATUS_FAIL;
  1699. }
  1700. }
  1701. old_blk = delay_write->old_phyblock;
  1702. new_blk = delay_write->new_phyblock;
  1703. } else if (delay_write->delay_write_flag &&
  1704. (delay_write->logblock == log_blk) &&
  1705. (start_page == delay_write->pageoff)) {
  1706. delay_write->delay_write_flag = 0;
  1707. old_blk = delay_write->old_phyblock;
  1708. new_blk = delay_write->new_phyblock;
  1709. } else {
  1710. retval = xd_delay_write(chip);
  1711. if (retval != STATUS_SUCCESS) {
  1712. set_sense_type(chip, lun,
  1713. SENSE_TYPE_MEDIA_WRITE_ERR);
  1714. rtsx_trace(chip);
  1715. return STATUS_FAIL;
  1716. }
  1717. #endif
  1718. old_blk = xd_get_l2p_tbl(chip, zone_no, log_off);
  1719. new_blk = xd_get_unused_block(chip, zone_no);
  1720. if ((old_blk == BLK_NOT_FOUND) ||
  1721. (new_blk == BLK_NOT_FOUND)) {
  1722. set_sense_type(chip, lun,
  1723. SENSE_TYPE_MEDIA_WRITE_ERR);
  1724. rtsx_trace(chip);
  1725. return STATUS_FAIL;
  1726. }
  1727. retval = xd_prepare_write(chip, old_blk, new_blk,
  1728. log_blk, start_page);
  1729. if (retval != STATUS_SUCCESS) {
  1730. if (detect_card_cd(chip, XD_CARD) !=
  1731. STATUS_SUCCESS) {
  1732. set_sense_type(chip, lun,
  1733. SENSE_TYPE_MEDIA_NOT_PRESENT);
  1734. rtsx_trace(chip);
  1735. return STATUS_FAIL;
  1736. }
  1737. set_sense_type(chip, lun,
  1738. SENSE_TYPE_MEDIA_WRITE_ERR);
  1739. rtsx_trace(chip);
  1740. return STATUS_FAIL;
  1741. }
  1742. #ifdef XD_DELAY_WRITE
  1743. }
  1744. #endif
  1745. } else {
  1746. #ifdef XD_DELAY_WRITE
  1747. retval = xd_delay_write(chip);
  1748. if (retval != STATUS_SUCCESS) {
  1749. if (detect_card_cd(chip, XD_CARD) != STATUS_SUCCESS) {
  1750. set_sense_type(chip, lun,
  1751. SENSE_TYPE_MEDIA_NOT_PRESENT);
  1752. rtsx_trace(chip);
  1753. return STATUS_FAIL;
  1754. }
  1755. set_sense_type(chip, lun,
  1756. SENSE_TYPE_MEDIA_UNRECOVER_READ_ERR);
  1757. rtsx_trace(chip);
  1758. return STATUS_FAIL;
  1759. }
  1760. #endif
  1761. old_blk = xd_get_l2p_tbl(chip, zone_no, log_off);
  1762. if (old_blk == BLK_NOT_FOUND) {
  1763. set_sense_type(chip, lun,
  1764. SENSE_TYPE_MEDIA_UNRECOVER_READ_ERR);
  1765. rtsx_trace(chip);
  1766. return STATUS_FAIL;
  1767. }
  1768. }
  1769. dev_dbg(rtsx_dev(chip), "old_blk = 0x%x\n", old_blk);
  1770. while (total_sec_cnt) {
  1771. if (detect_card_cd(chip, XD_CARD) != STATUS_SUCCESS) {
  1772. chip->card_fail |= XD_CARD;
  1773. set_sense_type(chip, lun, SENSE_TYPE_MEDIA_NOT_PRESENT);
  1774. rtsx_trace(chip);
  1775. return STATUS_FAIL;
  1776. }
  1777. if ((start_page + total_sec_cnt) > (xd_card->page_off + 1))
  1778. end_page = xd_card->page_off + 1;
  1779. else
  1780. end_page = start_page + (u8)total_sec_cnt;
  1781. page_cnt = end_page - start_page;
  1782. if (srb->sc_data_direction == DMA_FROM_DEVICE) {
  1783. retval = xd_read_multiple_pages(chip, old_blk, log_blk,
  1784. start_page, end_page, ptr,
  1785. &index, &offset);
  1786. if (retval != STATUS_SUCCESS) {
  1787. set_sense_type(chip, lun,
  1788. SENSE_TYPE_MEDIA_UNRECOVER_READ_ERR);
  1789. rtsx_trace(chip);
  1790. return STATUS_FAIL;
  1791. }
  1792. } else {
  1793. retval = xd_write_multiple_pages(chip, old_blk,
  1794. new_blk, log_blk,
  1795. start_page, end_page, ptr,
  1796. &index, &offset);
  1797. if (retval != STATUS_SUCCESS) {
  1798. set_sense_type(chip, lun,
  1799. SENSE_TYPE_MEDIA_WRITE_ERR);
  1800. rtsx_trace(chip);
  1801. return STATUS_FAIL;
  1802. }
  1803. }
  1804. total_sec_cnt -= page_cnt;
  1805. if (scsi_sg_count(srb) == 0)
  1806. ptr += page_cnt * 512;
  1807. if (total_sec_cnt == 0)
  1808. break;
  1809. log_blk++;
  1810. zone_no = (int)(log_blk / 1000);
  1811. log_off = (u16)(log_blk % 1000);
  1812. if (xd_card->zone[zone_no].build_flag == 0) {
  1813. retval = xd_build_l2p_tbl(chip, zone_no);
  1814. if (retval != STATUS_SUCCESS) {
  1815. chip->card_fail |= XD_CARD;
  1816. set_sense_type(chip, lun,
  1817. SENSE_TYPE_MEDIA_NOT_PRESENT);
  1818. rtsx_trace(chip);
  1819. return STATUS_FAIL;
  1820. }
  1821. }
  1822. old_blk = xd_get_l2p_tbl(chip, zone_no, log_off);
  1823. if (old_blk == BLK_NOT_FOUND) {
  1824. if (srb->sc_data_direction == DMA_FROM_DEVICE)
  1825. set_sense_type(chip, lun,
  1826. SENSE_TYPE_MEDIA_UNRECOVER_READ_ERR);
  1827. else
  1828. set_sense_type(chip, lun,
  1829. SENSE_TYPE_MEDIA_WRITE_ERR);
  1830. rtsx_trace(chip);
  1831. return STATUS_FAIL;
  1832. }
  1833. if (srb->sc_data_direction == DMA_TO_DEVICE) {
  1834. new_blk = xd_get_unused_block(chip, zone_no);
  1835. if (new_blk == BLK_NOT_FOUND) {
  1836. set_sense_type(chip, lun,
  1837. SENSE_TYPE_MEDIA_WRITE_ERR);
  1838. rtsx_trace(chip);
  1839. return STATUS_FAIL;
  1840. }
  1841. }
  1842. start_page = 0;
  1843. }
  1844. if ((srb->sc_data_direction == DMA_TO_DEVICE) &&
  1845. (end_page != (xd_card->page_off + 1))) {
  1846. #ifdef XD_DELAY_WRITE
  1847. delay_write->delay_write_flag = 1;
  1848. delay_write->old_phyblock = old_blk;
  1849. delay_write->new_phyblock = new_blk;
  1850. delay_write->logblock = log_blk;
  1851. delay_write->pageoff = end_page;
  1852. #else
  1853. if (detect_card_cd(chip, XD_CARD) != STATUS_SUCCESS) {
  1854. chip->card_fail |= XD_CARD;
  1855. set_sense_type(chip, lun, SENSE_TYPE_MEDIA_NOT_PRESENT);
  1856. rtsx_trace(chip);
  1857. return STATUS_FAIL;
  1858. }
  1859. retval = xd_finish_write(chip, old_blk, new_blk,
  1860. log_blk, end_page);
  1861. if (retval != STATUS_SUCCESS) {
  1862. if (detect_card_cd(chip, XD_CARD) != STATUS_SUCCESS) {
  1863. set_sense_type(chip, lun,
  1864. SENSE_TYPE_MEDIA_NOT_PRESENT);
  1865. rtsx_trace(chip);
  1866. return STATUS_FAIL;
  1867. }
  1868. set_sense_type(chip, lun, SENSE_TYPE_MEDIA_WRITE_ERR);
  1869. rtsx_trace(chip);
  1870. return STATUS_FAIL;
  1871. }
  1872. #endif
  1873. }
  1874. scsi_set_resid(srb, 0);
  1875. return STATUS_SUCCESS;
  1876. }
  1877. void xd_free_l2p_tbl(struct rtsx_chip *chip)
  1878. {
  1879. struct xd_info *xd_card = &(chip->xd_card);
  1880. int i = 0;
  1881. if (xd_card->zone != NULL) {
  1882. for (i = 0; i < xd_card->zone_cnt; i++) {
  1883. vfree(xd_card->zone[i].l2p_table);
  1884. xd_card->zone[i].l2p_table = NULL;
  1885. vfree(xd_card->zone[i].free_table);
  1886. xd_card->zone[i].free_table = NULL;
  1887. }
  1888. vfree(xd_card->zone);
  1889. xd_card->zone = NULL;
  1890. }
  1891. }
  1892. void xd_cleanup_work(struct rtsx_chip *chip)
  1893. {
  1894. #ifdef XD_DELAY_WRITE
  1895. struct xd_info *xd_card = &(chip->xd_card);
  1896. if (xd_card->delay_write.delay_write_flag) {
  1897. dev_dbg(rtsx_dev(chip), "xD: delay write\n");
  1898. xd_delay_write(chip);
  1899. xd_card->cleanup_counter = 0;
  1900. }
  1901. #endif
  1902. }
  1903. int xd_power_off_card3v3(struct rtsx_chip *chip)
  1904. {
  1905. int retval;
  1906. retval = disable_card_clock(chip, XD_CARD);
  1907. if (retval != STATUS_SUCCESS) {
  1908. rtsx_trace(chip);
  1909. return STATUS_FAIL;
  1910. }
  1911. retval = rtsx_write_register(chip, CARD_OE, XD_OUTPUT_EN, 0);
  1912. if (retval) {
  1913. rtsx_trace(chip);
  1914. return retval;
  1915. }
  1916. if (!chip->ft2_fast_mode) {
  1917. retval = card_power_off(chip, XD_CARD);
  1918. if (retval != STATUS_SUCCESS) {
  1919. rtsx_trace(chip);
  1920. return STATUS_FAIL;
  1921. }
  1922. wait_timeout(50);
  1923. }
  1924. if (chip->asic_code) {
  1925. retval = xd_pull_ctl_disable(chip);
  1926. if (retval != STATUS_SUCCESS) {
  1927. rtsx_trace(chip);
  1928. return STATUS_FAIL;
  1929. }
  1930. } else {
  1931. retval = rtsx_write_register(chip, FPGA_PULL_CTL, 0xFF, 0xDF);
  1932. if (retval) {
  1933. rtsx_trace(chip);
  1934. return retval;
  1935. }
  1936. }
  1937. return STATUS_SUCCESS;
  1938. }
  1939. int release_xd_card(struct rtsx_chip *chip)
  1940. {
  1941. struct xd_info *xd_card = &(chip->xd_card);
  1942. int retval;
  1943. chip->card_ready &= ~XD_CARD;
  1944. chip->card_fail &= ~XD_CARD;
  1945. chip->card_wp &= ~XD_CARD;
  1946. xd_card->delay_write.delay_write_flag = 0;
  1947. xd_free_l2p_tbl(chip);
  1948. retval = xd_power_off_card3v3(chip);
  1949. if (retval != STATUS_SUCCESS) {
  1950. rtsx_trace(chip);
  1951. return STATUS_FAIL;
  1952. }
  1953. return STATUS_SUCCESS;
  1954. }