phy-berlin-sata.c 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301
  1. /*
  2. * Marvell Berlin SATA PHY driver
  3. *
  4. * Copyright (C) 2014 Marvell Technology Group Ltd.
  5. *
  6. * Antoine Ténart <antoine.tenart@free-electrons.com>
  7. *
  8. * This file is licensed under the terms of the GNU General Public
  9. * License version 2. This program is licensed "as is" without any
  10. * warranty of any kind, whether express or implied.
  11. */
  12. #include <linux/clk.h>
  13. #include <linux/module.h>
  14. #include <linux/phy/phy.h>
  15. #include <linux/io.h>
  16. #include <linux/platform_device.h>
  17. #define HOST_VSA_ADDR 0x0
  18. #define HOST_VSA_DATA 0x4
  19. #define PORT_SCR_CTL 0x2c
  20. #define PORT_VSR_ADDR 0x78
  21. #define PORT_VSR_DATA 0x7c
  22. #define CONTROL_REGISTER 0x0
  23. #define MBUS_SIZE_CONTROL 0x4
  24. #define POWER_DOWN_PHY0 BIT(6)
  25. #define POWER_DOWN_PHY1 BIT(14)
  26. #define MBUS_WRITE_REQUEST_SIZE_128 (BIT(2) << 16)
  27. #define MBUS_READ_REQUEST_SIZE_128 (BIT(2) << 19)
  28. #define BG2_PHY_BASE 0x080
  29. #define BG2Q_PHY_BASE 0x200
  30. /* register 0x01 */
  31. #define REF_FREF_SEL_25 BIT(0)
  32. #define PHY_MODE_SATA (0x0 << 5)
  33. /* register 0x02 */
  34. #define USE_MAX_PLL_RATE BIT(12)
  35. /* register 0x23 */
  36. #define DATA_BIT_WIDTH_10 (0x0 << 10)
  37. #define DATA_BIT_WIDTH_20 (0x1 << 10)
  38. #define DATA_BIT_WIDTH_40 (0x2 << 10)
  39. /* register 0x25 */
  40. #define PHY_GEN_MAX_1_5 (0x0 << 10)
  41. #define PHY_GEN_MAX_3_0 (0x1 << 10)
  42. #define PHY_GEN_MAX_6_0 (0x2 << 10)
  43. struct phy_berlin_desc {
  44. struct phy *phy;
  45. u32 power_bit;
  46. unsigned index;
  47. };
  48. struct phy_berlin_priv {
  49. void __iomem *base;
  50. spinlock_t lock;
  51. struct clk *clk;
  52. struct phy_berlin_desc **phys;
  53. unsigned nphys;
  54. u32 phy_base;
  55. };
  56. static inline void phy_berlin_sata_reg_setbits(void __iomem *ctrl_reg,
  57. u32 phy_base, u32 reg, u32 mask, u32 val)
  58. {
  59. u32 regval;
  60. /* select register */
  61. writel(phy_base + reg, ctrl_reg + PORT_VSR_ADDR);
  62. /* set bits */
  63. regval = readl(ctrl_reg + PORT_VSR_DATA);
  64. regval &= ~mask;
  65. regval |= val;
  66. writel(regval, ctrl_reg + PORT_VSR_DATA);
  67. }
  68. static int phy_berlin_sata_power_on(struct phy *phy)
  69. {
  70. struct phy_berlin_desc *desc = phy_get_drvdata(phy);
  71. struct phy_berlin_priv *priv = dev_get_drvdata(phy->dev.parent);
  72. void __iomem *ctrl_reg = priv->base + 0x60 + (desc->index * 0x80);
  73. int ret = 0;
  74. u32 regval;
  75. clk_prepare_enable(priv->clk);
  76. spin_lock(&priv->lock);
  77. /* Power on PHY */
  78. writel(CONTROL_REGISTER, priv->base + HOST_VSA_ADDR);
  79. regval = readl(priv->base + HOST_VSA_DATA);
  80. regval &= ~desc->power_bit;
  81. writel(regval, priv->base + HOST_VSA_DATA);
  82. /* Configure MBus */
  83. writel(MBUS_SIZE_CONTROL, priv->base + HOST_VSA_ADDR);
  84. regval = readl(priv->base + HOST_VSA_DATA);
  85. regval |= MBUS_WRITE_REQUEST_SIZE_128 | MBUS_READ_REQUEST_SIZE_128;
  86. writel(regval, priv->base + HOST_VSA_DATA);
  87. /* set PHY mode and ref freq to 25 MHz */
  88. phy_berlin_sata_reg_setbits(ctrl_reg, priv->phy_base, 0x01,
  89. 0x00ff, REF_FREF_SEL_25 | PHY_MODE_SATA);
  90. /* set PHY up to 6 Gbps */
  91. phy_berlin_sata_reg_setbits(ctrl_reg, priv->phy_base, 0x25,
  92. 0x0c00, PHY_GEN_MAX_6_0);
  93. /* set 40 bits width */
  94. phy_berlin_sata_reg_setbits(ctrl_reg, priv->phy_base, 0x23,
  95. 0x0c00, DATA_BIT_WIDTH_40);
  96. /* use max pll rate */
  97. phy_berlin_sata_reg_setbits(ctrl_reg, priv->phy_base, 0x02,
  98. 0x0000, USE_MAX_PLL_RATE);
  99. /* set Gen3 controller speed */
  100. regval = readl(ctrl_reg + PORT_SCR_CTL);
  101. regval &= ~GENMASK(7, 4);
  102. regval |= 0x30;
  103. writel(regval, ctrl_reg + PORT_SCR_CTL);
  104. spin_unlock(&priv->lock);
  105. clk_disable_unprepare(priv->clk);
  106. return ret;
  107. }
  108. static int phy_berlin_sata_power_off(struct phy *phy)
  109. {
  110. struct phy_berlin_desc *desc = phy_get_drvdata(phy);
  111. struct phy_berlin_priv *priv = dev_get_drvdata(phy->dev.parent);
  112. u32 regval;
  113. clk_prepare_enable(priv->clk);
  114. spin_lock(&priv->lock);
  115. /* Power down PHY */
  116. writel(CONTROL_REGISTER, priv->base + HOST_VSA_ADDR);
  117. regval = readl(priv->base + HOST_VSA_DATA);
  118. regval |= desc->power_bit;
  119. writel(regval, priv->base + HOST_VSA_DATA);
  120. spin_unlock(&priv->lock);
  121. clk_disable_unprepare(priv->clk);
  122. return 0;
  123. }
  124. static struct phy *phy_berlin_sata_phy_xlate(struct device *dev,
  125. struct of_phandle_args *args)
  126. {
  127. struct phy_berlin_priv *priv = dev_get_drvdata(dev);
  128. int i;
  129. if (WARN_ON(args->args[0] >= priv->nphys))
  130. return ERR_PTR(-ENODEV);
  131. for (i = 0; i < priv->nphys; i++) {
  132. if (priv->phys[i]->index == args->args[0])
  133. break;
  134. }
  135. if (i == priv->nphys)
  136. return ERR_PTR(-ENODEV);
  137. return priv->phys[i]->phy;
  138. }
  139. static const struct phy_ops phy_berlin_sata_ops = {
  140. .power_on = phy_berlin_sata_power_on,
  141. .power_off = phy_berlin_sata_power_off,
  142. .owner = THIS_MODULE,
  143. };
  144. static u32 phy_berlin_power_down_bits[] = {
  145. POWER_DOWN_PHY0,
  146. POWER_DOWN_PHY1,
  147. };
  148. static int phy_berlin_sata_probe(struct platform_device *pdev)
  149. {
  150. struct device *dev = &pdev->dev;
  151. struct device_node *child;
  152. struct phy *phy;
  153. struct phy_provider *phy_provider;
  154. struct phy_berlin_priv *priv;
  155. struct resource *res;
  156. int ret, i = 0;
  157. u32 phy_id;
  158. priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
  159. if (!priv)
  160. return -ENOMEM;
  161. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  162. if (!res)
  163. return -EINVAL;
  164. priv->base = devm_ioremap(dev, res->start, resource_size(res));
  165. if (!priv->base)
  166. return -ENOMEM;
  167. priv->clk = devm_clk_get(dev, NULL);
  168. if (IS_ERR(priv->clk))
  169. return PTR_ERR(priv->clk);
  170. priv->nphys = of_get_child_count(dev->of_node);
  171. if (priv->nphys == 0)
  172. return -ENODEV;
  173. priv->phys = devm_kcalloc(dev, priv->nphys, sizeof(*priv->phys),
  174. GFP_KERNEL);
  175. if (!priv->phys)
  176. return -ENOMEM;
  177. if (of_device_is_compatible(dev->of_node, "marvell,berlin2-sata-phy"))
  178. priv->phy_base = BG2_PHY_BASE;
  179. else
  180. priv->phy_base = BG2Q_PHY_BASE;
  181. dev_set_drvdata(dev, priv);
  182. spin_lock_init(&priv->lock);
  183. for_each_available_child_of_node(dev->of_node, child) {
  184. struct phy_berlin_desc *phy_desc;
  185. if (of_property_read_u32(child, "reg", &phy_id)) {
  186. dev_err(dev, "missing reg property in node %s\n",
  187. child->name);
  188. ret = -EINVAL;
  189. goto put_child;
  190. }
  191. if (phy_id >= ARRAY_SIZE(phy_berlin_power_down_bits)) {
  192. dev_err(dev, "invalid reg in node %s\n", child->name);
  193. ret = -EINVAL;
  194. goto put_child;
  195. }
  196. phy_desc = devm_kzalloc(dev, sizeof(*phy_desc), GFP_KERNEL);
  197. if (!phy_desc) {
  198. ret = -ENOMEM;
  199. goto put_child;
  200. }
  201. phy = devm_phy_create(dev, NULL, &phy_berlin_sata_ops);
  202. if (IS_ERR(phy)) {
  203. dev_err(dev, "failed to create PHY %d\n", phy_id);
  204. ret = PTR_ERR(phy);
  205. goto put_child;
  206. }
  207. phy_desc->phy = phy;
  208. phy_desc->power_bit = phy_berlin_power_down_bits[phy_id];
  209. phy_desc->index = phy_id;
  210. phy_set_drvdata(phy, phy_desc);
  211. priv->phys[i++] = phy_desc;
  212. /* Make sure the PHY is off */
  213. phy_berlin_sata_power_off(phy);
  214. }
  215. phy_provider =
  216. devm_of_phy_provider_register(dev, phy_berlin_sata_phy_xlate);
  217. return PTR_ERR_OR_ZERO(phy_provider);
  218. put_child:
  219. of_node_put(child);
  220. return ret;
  221. }
  222. static const struct of_device_id phy_berlin_sata_of_match[] = {
  223. { .compatible = "marvell,berlin2-sata-phy" },
  224. { .compatible = "marvell,berlin2q-sata-phy" },
  225. { },
  226. };
  227. MODULE_DEVICE_TABLE(of, phy_berlin_sata_of_match);
  228. static struct platform_driver phy_berlin_sata_driver = {
  229. .probe = phy_berlin_sata_probe,
  230. .driver = {
  231. .name = "phy-berlin-sata",
  232. .of_match_table = phy_berlin_sata_of_match,
  233. },
  234. };
  235. module_platform_driver(phy_berlin_sata_driver);
  236. MODULE_DESCRIPTION("Marvell Berlin SATA PHY driver");
  237. MODULE_AUTHOR("Antoine Ténart <antoine.tenart@free-electrons.com>");
  238. MODULE_LICENSE("GPL v2");