ipu-cpmem.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850
  1. /*
  2. * Copyright (C) 2012 Mentor Graphics Inc.
  3. * Copyright 2005-2012 Freescale Semiconductor, Inc. All Rights Reserved.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include <linux/types.h>
  13. #include <linux/bitrev.h>
  14. #include <linux/io.h>
  15. #include <drm/drm_fourcc.h>
  16. #include "ipu-prv.h"
  17. struct ipu_cpmem_word {
  18. u32 data[5];
  19. u32 res[3];
  20. };
  21. struct ipu_ch_param {
  22. struct ipu_cpmem_word word[2];
  23. };
  24. struct ipu_cpmem {
  25. struct ipu_ch_param __iomem *base;
  26. u32 module;
  27. spinlock_t lock;
  28. int use_count;
  29. struct ipu_soc *ipu;
  30. };
  31. #define IPU_CPMEM_WORD(word, ofs, size) ((((word) * 160 + (ofs)) << 8) | (size))
  32. #define IPU_FIELD_UBO IPU_CPMEM_WORD(0, 46, 22)
  33. #define IPU_FIELD_VBO IPU_CPMEM_WORD(0, 68, 22)
  34. #define IPU_FIELD_IOX IPU_CPMEM_WORD(0, 90, 4)
  35. #define IPU_FIELD_RDRW IPU_CPMEM_WORD(0, 94, 1)
  36. #define IPU_FIELD_SO IPU_CPMEM_WORD(0, 113, 1)
  37. #define IPU_FIELD_SLY IPU_CPMEM_WORD(1, 102, 14)
  38. #define IPU_FIELD_SLUV IPU_CPMEM_WORD(1, 128, 14)
  39. #define IPU_FIELD_XV IPU_CPMEM_WORD(0, 0, 10)
  40. #define IPU_FIELD_YV IPU_CPMEM_WORD(0, 10, 9)
  41. #define IPU_FIELD_XB IPU_CPMEM_WORD(0, 19, 13)
  42. #define IPU_FIELD_YB IPU_CPMEM_WORD(0, 32, 12)
  43. #define IPU_FIELD_NSB_B IPU_CPMEM_WORD(0, 44, 1)
  44. #define IPU_FIELD_CF IPU_CPMEM_WORD(0, 45, 1)
  45. #define IPU_FIELD_SX IPU_CPMEM_WORD(0, 46, 12)
  46. #define IPU_FIELD_SY IPU_CPMEM_WORD(0, 58, 11)
  47. #define IPU_FIELD_NS IPU_CPMEM_WORD(0, 69, 10)
  48. #define IPU_FIELD_SDX IPU_CPMEM_WORD(0, 79, 7)
  49. #define IPU_FIELD_SM IPU_CPMEM_WORD(0, 86, 10)
  50. #define IPU_FIELD_SCC IPU_CPMEM_WORD(0, 96, 1)
  51. #define IPU_FIELD_SCE IPU_CPMEM_WORD(0, 97, 1)
  52. #define IPU_FIELD_SDY IPU_CPMEM_WORD(0, 98, 7)
  53. #define IPU_FIELD_SDRX IPU_CPMEM_WORD(0, 105, 1)
  54. #define IPU_FIELD_SDRY IPU_CPMEM_WORD(0, 106, 1)
  55. #define IPU_FIELD_BPP IPU_CPMEM_WORD(0, 107, 3)
  56. #define IPU_FIELD_DEC_SEL IPU_CPMEM_WORD(0, 110, 2)
  57. #define IPU_FIELD_DIM IPU_CPMEM_WORD(0, 112, 1)
  58. #define IPU_FIELD_BNDM IPU_CPMEM_WORD(0, 114, 3)
  59. #define IPU_FIELD_BM IPU_CPMEM_WORD(0, 117, 2)
  60. #define IPU_FIELD_ROT IPU_CPMEM_WORD(0, 119, 1)
  61. #define IPU_FIELD_ROT_HF_VF IPU_CPMEM_WORD(0, 119, 3)
  62. #define IPU_FIELD_HF IPU_CPMEM_WORD(0, 120, 1)
  63. #define IPU_FIELD_VF IPU_CPMEM_WORD(0, 121, 1)
  64. #define IPU_FIELD_THE IPU_CPMEM_WORD(0, 122, 1)
  65. #define IPU_FIELD_CAP IPU_CPMEM_WORD(0, 123, 1)
  66. #define IPU_FIELD_CAE IPU_CPMEM_WORD(0, 124, 1)
  67. #define IPU_FIELD_FW IPU_CPMEM_WORD(0, 125, 13)
  68. #define IPU_FIELD_FH IPU_CPMEM_WORD(0, 138, 12)
  69. #define IPU_FIELD_EBA0 IPU_CPMEM_WORD(1, 0, 29)
  70. #define IPU_FIELD_EBA1 IPU_CPMEM_WORD(1, 29, 29)
  71. #define IPU_FIELD_ILO IPU_CPMEM_WORD(1, 58, 20)
  72. #define IPU_FIELD_NPB IPU_CPMEM_WORD(1, 78, 7)
  73. #define IPU_FIELD_PFS IPU_CPMEM_WORD(1, 85, 4)
  74. #define IPU_FIELD_ALU IPU_CPMEM_WORD(1, 89, 1)
  75. #define IPU_FIELD_ALBM IPU_CPMEM_WORD(1, 90, 3)
  76. #define IPU_FIELD_ID IPU_CPMEM_WORD(1, 93, 2)
  77. #define IPU_FIELD_TH IPU_CPMEM_WORD(1, 95, 7)
  78. #define IPU_FIELD_SL IPU_CPMEM_WORD(1, 102, 14)
  79. #define IPU_FIELD_WID0 IPU_CPMEM_WORD(1, 116, 3)
  80. #define IPU_FIELD_WID1 IPU_CPMEM_WORD(1, 119, 3)
  81. #define IPU_FIELD_WID2 IPU_CPMEM_WORD(1, 122, 3)
  82. #define IPU_FIELD_WID3 IPU_CPMEM_WORD(1, 125, 3)
  83. #define IPU_FIELD_OFS0 IPU_CPMEM_WORD(1, 128, 5)
  84. #define IPU_FIELD_OFS1 IPU_CPMEM_WORD(1, 133, 5)
  85. #define IPU_FIELD_OFS2 IPU_CPMEM_WORD(1, 138, 5)
  86. #define IPU_FIELD_OFS3 IPU_CPMEM_WORD(1, 143, 5)
  87. #define IPU_FIELD_SXYS IPU_CPMEM_WORD(1, 148, 1)
  88. #define IPU_FIELD_CRE IPU_CPMEM_WORD(1, 149, 1)
  89. #define IPU_FIELD_DEC_SEL2 IPU_CPMEM_WORD(1, 150, 1)
  90. static inline struct ipu_ch_param __iomem *
  91. ipu_get_cpmem(struct ipuv3_channel *ch)
  92. {
  93. struct ipu_cpmem *cpmem = ch->ipu->cpmem_priv;
  94. return cpmem->base + ch->num;
  95. }
  96. static void ipu_ch_param_write_field(struct ipuv3_channel *ch, u32 wbs, u32 v)
  97. {
  98. struct ipu_ch_param __iomem *base = ipu_get_cpmem(ch);
  99. u32 bit = (wbs >> 8) % 160;
  100. u32 size = wbs & 0xff;
  101. u32 word = (wbs >> 8) / 160;
  102. u32 i = bit / 32;
  103. u32 ofs = bit % 32;
  104. u32 mask = (1 << size) - 1;
  105. u32 val;
  106. pr_debug("%s %d %d %d\n", __func__, word, bit , size);
  107. val = readl(&base->word[word].data[i]);
  108. val &= ~(mask << ofs);
  109. val |= v << ofs;
  110. writel(val, &base->word[word].data[i]);
  111. if ((bit + size - 1) / 32 > i) {
  112. val = readl(&base->word[word].data[i + 1]);
  113. val &= ~(mask >> (ofs ? (32 - ofs) : 0));
  114. val |= v >> (ofs ? (32 - ofs) : 0);
  115. writel(val, &base->word[word].data[i + 1]);
  116. }
  117. }
  118. static u32 ipu_ch_param_read_field(struct ipuv3_channel *ch, u32 wbs)
  119. {
  120. struct ipu_ch_param __iomem *base = ipu_get_cpmem(ch);
  121. u32 bit = (wbs >> 8) % 160;
  122. u32 size = wbs & 0xff;
  123. u32 word = (wbs >> 8) / 160;
  124. u32 i = bit / 32;
  125. u32 ofs = bit % 32;
  126. u32 mask = (1 << size) - 1;
  127. u32 val = 0;
  128. pr_debug("%s %d %d %d\n", __func__, word, bit , size);
  129. val = (readl(&base->word[word].data[i]) >> ofs) & mask;
  130. if ((bit + size - 1) / 32 > i) {
  131. u32 tmp;
  132. tmp = readl(&base->word[word].data[i + 1]);
  133. tmp &= mask >> (ofs ? (32 - ofs) : 0);
  134. val |= tmp << (ofs ? (32 - ofs) : 0);
  135. }
  136. return val;
  137. }
  138. /*
  139. * The V4L2 spec defines packed RGB formats in memory byte order, which from
  140. * point of view of the IPU corresponds to little-endian words with the first
  141. * component in the least significant bits.
  142. * The DRM pixel formats and IPU internal representation are ordered the other
  143. * way around, with the first named component ordered at the most significant
  144. * bits. Further, V4L2 formats are not well defined:
  145. * https://linuxtv.org/downloads/v4l-dvb-apis/packed-rgb.html
  146. * We choose the interpretation which matches GStreamer behavior.
  147. */
  148. static int v4l2_pix_fmt_to_drm_fourcc(u32 pixelformat)
  149. {
  150. switch (pixelformat) {
  151. case V4L2_PIX_FMT_RGB565:
  152. /*
  153. * Here we choose the 'corrected' interpretation of RGBP, a
  154. * little-endian 16-bit word with the red component at the most
  155. * significant bits:
  156. * g[2:0]b[4:0] r[4:0]g[5:3] <=> [16:0] R:G:B
  157. */
  158. return DRM_FORMAT_RGB565;
  159. case V4L2_PIX_FMT_BGR24:
  160. /* B G R <=> [24:0] R:G:B */
  161. return DRM_FORMAT_RGB888;
  162. case V4L2_PIX_FMT_RGB24:
  163. /* R G B <=> [24:0] B:G:R */
  164. return DRM_FORMAT_BGR888;
  165. case V4L2_PIX_FMT_BGR32:
  166. /* B G R A <=> [32:0] A:B:G:R */
  167. return DRM_FORMAT_XRGB8888;
  168. case V4L2_PIX_FMT_RGB32:
  169. /* R G B A <=> [32:0] A:B:G:R */
  170. return DRM_FORMAT_XBGR8888;
  171. case V4L2_PIX_FMT_UYVY:
  172. return DRM_FORMAT_UYVY;
  173. case V4L2_PIX_FMT_YUYV:
  174. return DRM_FORMAT_YUYV;
  175. case V4L2_PIX_FMT_YUV420:
  176. return DRM_FORMAT_YUV420;
  177. case V4L2_PIX_FMT_YUV422P:
  178. return DRM_FORMAT_YUV422;
  179. case V4L2_PIX_FMT_YVU420:
  180. return DRM_FORMAT_YVU420;
  181. case V4L2_PIX_FMT_NV12:
  182. return DRM_FORMAT_NV12;
  183. case V4L2_PIX_FMT_NV16:
  184. return DRM_FORMAT_NV16;
  185. }
  186. return -EINVAL;
  187. }
  188. void ipu_cpmem_zero(struct ipuv3_channel *ch)
  189. {
  190. struct ipu_ch_param __iomem *p = ipu_get_cpmem(ch);
  191. void __iomem *base = p;
  192. int i;
  193. for (i = 0; i < sizeof(*p) / sizeof(u32); i++)
  194. writel(0, base + i * sizeof(u32));
  195. }
  196. EXPORT_SYMBOL_GPL(ipu_cpmem_zero);
  197. void ipu_cpmem_set_resolution(struct ipuv3_channel *ch, int xres, int yres)
  198. {
  199. ipu_ch_param_write_field(ch, IPU_FIELD_FW, xres - 1);
  200. ipu_ch_param_write_field(ch, IPU_FIELD_FH, yres - 1);
  201. }
  202. EXPORT_SYMBOL_GPL(ipu_cpmem_set_resolution);
  203. void ipu_cpmem_set_stride(struct ipuv3_channel *ch, int stride)
  204. {
  205. ipu_ch_param_write_field(ch, IPU_FIELD_SLY, stride - 1);
  206. }
  207. EXPORT_SYMBOL_GPL(ipu_cpmem_set_stride);
  208. void ipu_cpmem_set_high_priority(struct ipuv3_channel *ch)
  209. {
  210. struct ipu_soc *ipu = ch->ipu;
  211. u32 val;
  212. if (ipu->ipu_type == IPUV3EX)
  213. ipu_ch_param_write_field(ch, IPU_FIELD_ID, 1);
  214. val = ipu_idmac_read(ipu, IDMAC_CHA_PRI(ch->num));
  215. val |= 1 << (ch->num % 32);
  216. ipu_idmac_write(ipu, val, IDMAC_CHA_PRI(ch->num));
  217. };
  218. EXPORT_SYMBOL_GPL(ipu_cpmem_set_high_priority);
  219. void ipu_cpmem_set_buffer(struct ipuv3_channel *ch, int bufnum, dma_addr_t buf)
  220. {
  221. if (bufnum)
  222. ipu_ch_param_write_field(ch, IPU_FIELD_EBA1, buf >> 3);
  223. else
  224. ipu_ch_param_write_field(ch, IPU_FIELD_EBA0, buf >> 3);
  225. }
  226. EXPORT_SYMBOL_GPL(ipu_cpmem_set_buffer);
  227. void ipu_cpmem_set_uv_offset(struct ipuv3_channel *ch, u32 u_off, u32 v_off)
  228. {
  229. ipu_ch_param_write_field(ch, IPU_FIELD_UBO, u_off / 8);
  230. ipu_ch_param_write_field(ch, IPU_FIELD_VBO, v_off / 8);
  231. }
  232. EXPORT_SYMBOL_GPL(ipu_cpmem_set_uv_offset);
  233. void ipu_cpmem_interlaced_scan(struct ipuv3_channel *ch, int stride)
  234. {
  235. ipu_ch_param_write_field(ch, IPU_FIELD_SO, 1);
  236. ipu_ch_param_write_field(ch, IPU_FIELD_ILO, stride / 8);
  237. ipu_ch_param_write_field(ch, IPU_FIELD_SLY, (stride * 2) - 1);
  238. };
  239. EXPORT_SYMBOL_GPL(ipu_cpmem_interlaced_scan);
  240. void ipu_cpmem_set_axi_id(struct ipuv3_channel *ch, u32 id)
  241. {
  242. id &= 0x3;
  243. ipu_ch_param_write_field(ch, IPU_FIELD_ID, id);
  244. }
  245. EXPORT_SYMBOL_GPL(ipu_cpmem_set_axi_id);
  246. int ipu_cpmem_get_burstsize(struct ipuv3_channel *ch)
  247. {
  248. return ipu_ch_param_read_field(ch, IPU_FIELD_NPB) + 1;
  249. }
  250. EXPORT_SYMBOL_GPL(ipu_cpmem_get_burstsize);
  251. void ipu_cpmem_set_burstsize(struct ipuv3_channel *ch, int burstsize)
  252. {
  253. ipu_ch_param_write_field(ch, IPU_FIELD_NPB, burstsize - 1);
  254. };
  255. EXPORT_SYMBOL_GPL(ipu_cpmem_set_burstsize);
  256. void ipu_cpmem_set_block_mode(struct ipuv3_channel *ch)
  257. {
  258. ipu_ch_param_write_field(ch, IPU_FIELD_BM, 1);
  259. }
  260. EXPORT_SYMBOL_GPL(ipu_cpmem_set_block_mode);
  261. void ipu_cpmem_set_rotation(struct ipuv3_channel *ch,
  262. enum ipu_rotate_mode rot)
  263. {
  264. u32 temp_rot = bitrev8(rot) >> 5;
  265. ipu_ch_param_write_field(ch, IPU_FIELD_ROT_HF_VF, temp_rot);
  266. }
  267. EXPORT_SYMBOL_GPL(ipu_cpmem_set_rotation);
  268. int ipu_cpmem_set_format_rgb(struct ipuv3_channel *ch,
  269. const struct ipu_rgb *rgb)
  270. {
  271. int bpp = 0, npb = 0, ro, go, bo, to;
  272. ro = rgb->bits_per_pixel - rgb->red.length - rgb->red.offset;
  273. go = rgb->bits_per_pixel - rgb->green.length - rgb->green.offset;
  274. bo = rgb->bits_per_pixel - rgb->blue.length - rgb->blue.offset;
  275. to = rgb->bits_per_pixel - rgb->transp.length - rgb->transp.offset;
  276. ipu_ch_param_write_field(ch, IPU_FIELD_WID0, rgb->red.length - 1);
  277. ipu_ch_param_write_field(ch, IPU_FIELD_OFS0, ro);
  278. ipu_ch_param_write_field(ch, IPU_FIELD_WID1, rgb->green.length - 1);
  279. ipu_ch_param_write_field(ch, IPU_FIELD_OFS1, go);
  280. ipu_ch_param_write_field(ch, IPU_FIELD_WID2, rgb->blue.length - 1);
  281. ipu_ch_param_write_field(ch, IPU_FIELD_OFS2, bo);
  282. if (rgb->transp.length) {
  283. ipu_ch_param_write_field(ch, IPU_FIELD_WID3,
  284. rgb->transp.length - 1);
  285. ipu_ch_param_write_field(ch, IPU_FIELD_OFS3, to);
  286. } else {
  287. ipu_ch_param_write_field(ch, IPU_FIELD_WID3, 7);
  288. ipu_ch_param_write_field(ch, IPU_FIELD_OFS3,
  289. rgb->bits_per_pixel);
  290. }
  291. switch (rgb->bits_per_pixel) {
  292. case 32:
  293. bpp = 0;
  294. npb = 15;
  295. break;
  296. case 24:
  297. bpp = 1;
  298. npb = 19;
  299. break;
  300. case 16:
  301. bpp = 3;
  302. npb = 31;
  303. break;
  304. case 8:
  305. bpp = 5;
  306. npb = 63;
  307. break;
  308. default:
  309. return -EINVAL;
  310. }
  311. ipu_ch_param_write_field(ch, IPU_FIELD_BPP, bpp);
  312. ipu_ch_param_write_field(ch, IPU_FIELD_NPB, npb);
  313. ipu_ch_param_write_field(ch, IPU_FIELD_PFS, 7); /* rgb mode */
  314. return 0;
  315. }
  316. EXPORT_SYMBOL_GPL(ipu_cpmem_set_format_rgb);
  317. int ipu_cpmem_set_format_passthrough(struct ipuv3_channel *ch, int width)
  318. {
  319. int bpp = 0, npb = 0;
  320. switch (width) {
  321. case 32:
  322. bpp = 0;
  323. npb = 15;
  324. break;
  325. case 24:
  326. bpp = 1;
  327. npb = 19;
  328. break;
  329. case 16:
  330. bpp = 3;
  331. npb = 31;
  332. break;
  333. case 8:
  334. bpp = 5;
  335. npb = 63;
  336. break;
  337. default:
  338. return -EINVAL;
  339. }
  340. ipu_ch_param_write_field(ch, IPU_FIELD_BPP, bpp);
  341. ipu_ch_param_write_field(ch, IPU_FIELD_NPB, npb);
  342. ipu_ch_param_write_field(ch, IPU_FIELD_PFS, 6); /* raw mode */
  343. return 0;
  344. }
  345. EXPORT_SYMBOL_GPL(ipu_cpmem_set_format_passthrough);
  346. void ipu_cpmem_set_yuv_interleaved(struct ipuv3_channel *ch, u32 pixel_format)
  347. {
  348. switch (pixel_format) {
  349. case V4L2_PIX_FMT_UYVY:
  350. ipu_ch_param_write_field(ch, IPU_FIELD_BPP, 3); /* bits/pixel */
  351. ipu_ch_param_write_field(ch, IPU_FIELD_PFS, 0xA);/* pix fmt */
  352. ipu_ch_param_write_field(ch, IPU_FIELD_NPB, 31);/* burst size */
  353. break;
  354. case V4L2_PIX_FMT_YUYV:
  355. ipu_ch_param_write_field(ch, IPU_FIELD_BPP, 3); /* bits/pixel */
  356. ipu_ch_param_write_field(ch, IPU_FIELD_PFS, 0x8);/* pix fmt */
  357. ipu_ch_param_write_field(ch, IPU_FIELD_NPB, 31);/* burst size */
  358. break;
  359. }
  360. }
  361. EXPORT_SYMBOL_GPL(ipu_cpmem_set_yuv_interleaved);
  362. void ipu_cpmem_set_yuv_planar_full(struct ipuv3_channel *ch,
  363. unsigned int uv_stride,
  364. unsigned int u_offset, unsigned int v_offset)
  365. {
  366. ipu_ch_param_write_field(ch, IPU_FIELD_SLUV, uv_stride - 1);
  367. ipu_ch_param_write_field(ch, IPU_FIELD_UBO, u_offset / 8);
  368. ipu_ch_param_write_field(ch, IPU_FIELD_VBO, v_offset / 8);
  369. }
  370. EXPORT_SYMBOL_GPL(ipu_cpmem_set_yuv_planar_full);
  371. void ipu_cpmem_set_yuv_planar(struct ipuv3_channel *ch,
  372. u32 pixel_format, int stride, int height)
  373. {
  374. int fourcc, u_offset, v_offset;
  375. int uv_stride = 0;
  376. fourcc = v4l2_pix_fmt_to_drm_fourcc(pixel_format);
  377. switch (fourcc) {
  378. case DRM_FORMAT_YUV420:
  379. uv_stride = stride / 2;
  380. u_offset = stride * height;
  381. v_offset = u_offset + (uv_stride * height / 2);
  382. break;
  383. case DRM_FORMAT_YVU420:
  384. uv_stride = stride / 2;
  385. v_offset = stride * height;
  386. u_offset = v_offset + (uv_stride * height / 2);
  387. break;
  388. case DRM_FORMAT_YUV422:
  389. uv_stride = stride / 2;
  390. u_offset = stride * height;
  391. v_offset = u_offset + (uv_stride * height);
  392. break;
  393. case DRM_FORMAT_NV12:
  394. case DRM_FORMAT_NV16:
  395. uv_stride = stride;
  396. u_offset = stride * height;
  397. v_offset = 0;
  398. break;
  399. default:
  400. return;
  401. }
  402. ipu_cpmem_set_yuv_planar_full(ch, uv_stride, u_offset, v_offset);
  403. }
  404. EXPORT_SYMBOL_GPL(ipu_cpmem_set_yuv_planar);
  405. static const struct ipu_rgb def_xrgb_32 = {
  406. .red = { .offset = 16, .length = 8, },
  407. .green = { .offset = 8, .length = 8, },
  408. .blue = { .offset = 0, .length = 8, },
  409. .transp = { .offset = 24, .length = 8, },
  410. .bits_per_pixel = 32,
  411. };
  412. static const struct ipu_rgb def_xbgr_32 = {
  413. .red = { .offset = 0, .length = 8, },
  414. .green = { .offset = 8, .length = 8, },
  415. .blue = { .offset = 16, .length = 8, },
  416. .transp = { .offset = 24, .length = 8, },
  417. .bits_per_pixel = 32,
  418. };
  419. static const struct ipu_rgb def_rgbx_32 = {
  420. .red = { .offset = 24, .length = 8, },
  421. .green = { .offset = 16, .length = 8, },
  422. .blue = { .offset = 8, .length = 8, },
  423. .transp = { .offset = 0, .length = 8, },
  424. .bits_per_pixel = 32,
  425. };
  426. static const struct ipu_rgb def_bgrx_32 = {
  427. .red = { .offset = 8, .length = 8, },
  428. .green = { .offset = 16, .length = 8, },
  429. .blue = { .offset = 24, .length = 8, },
  430. .transp = { .offset = 0, .length = 8, },
  431. .bits_per_pixel = 32,
  432. };
  433. static const struct ipu_rgb def_rgb_24 = {
  434. .red = { .offset = 16, .length = 8, },
  435. .green = { .offset = 8, .length = 8, },
  436. .blue = { .offset = 0, .length = 8, },
  437. .transp = { .offset = 0, .length = 0, },
  438. .bits_per_pixel = 24,
  439. };
  440. static const struct ipu_rgb def_bgr_24 = {
  441. .red = { .offset = 0, .length = 8, },
  442. .green = { .offset = 8, .length = 8, },
  443. .blue = { .offset = 16, .length = 8, },
  444. .transp = { .offset = 0, .length = 0, },
  445. .bits_per_pixel = 24,
  446. };
  447. static const struct ipu_rgb def_rgb_16 = {
  448. .red = { .offset = 11, .length = 5, },
  449. .green = { .offset = 5, .length = 6, },
  450. .blue = { .offset = 0, .length = 5, },
  451. .transp = { .offset = 0, .length = 0, },
  452. .bits_per_pixel = 16,
  453. };
  454. static const struct ipu_rgb def_bgr_16 = {
  455. .red = { .offset = 0, .length = 5, },
  456. .green = { .offset = 5, .length = 6, },
  457. .blue = { .offset = 11, .length = 5, },
  458. .transp = { .offset = 0, .length = 0, },
  459. .bits_per_pixel = 16,
  460. };
  461. static const struct ipu_rgb def_argb_16 = {
  462. .red = { .offset = 10, .length = 5, },
  463. .green = { .offset = 5, .length = 5, },
  464. .blue = { .offset = 0, .length = 5, },
  465. .transp = { .offset = 15, .length = 1, },
  466. .bits_per_pixel = 16,
  467. };
  468. static const struct ipu_rgb def_argb_16_4444 = {
  469. .red = { .offset = 8, .length = 4, },
  470. .green = { .offset = 4, .length = 4, },
  471. .blue = { .offset = 0, .length = 4, },
  472. .transp = { .offset = 12, .length = 4, },
  473. .bits_per_pixel = 16,
  474. };
  475. static const struct ipu_rgb def_abgr_16 = {
  476. .red = { .offset = 0, .length = 5, },
  477. .green = { .offset = 5, .length = 5, },
  478. .blue = { .offset = 10, .length = 5, },
  479. .transp = { .offset = 15, .length = 1, },
  480. .bits_per_pixel = 16,
  481. };
  482. static const struct ipu_rgb def_rgba_16 = {
  483. .red = { .offset = 11, .length = 5, },
  484. .green = { .offset = 6, .length = 5, },
  485. .blue = { .offset = 1, .length = 5, },
  486. .transp = { .offset = 0, .length = 1, },
  487. .bits_per_pixel = 16,
  488. };
  489. static const struct ipu_rgb def_bgra_16 = {
  490. .red = { .offset = 1, .length = 5, },
  491. .green = { .offset = 6, .length = 5, },
  492. .blue = { .offset = 11, .length = 5, },
  493. .transp = { .offset = 0, .length = 1, },
  494. .bits_per_pixel = 16,
  495. };
  496. #define Y_OFFSET(pix, x, y) ((x) + pix->width * (y))
  497. #define U_OFFSET(pix, x, y) ((pix->width * pix->height) + \
  498. (pix->width * (y) / 4) + (x) / 2)
  499. #define V_OFFSET(pix, x, y) ((pix->width * pix->height) + \
  500. (pix->width * pix->height / 4) + \
  501. (pix->width * (y) / 4) + (x) / 2)
  502. #define U2_OFFSET(pix, x, y) ((pix->width * pix->height) + \
  503. (pix->width * (y) / 2) + (x) / 2)
  504. #define V2_OFFSET(pix, x, y) ((pix->width * pix->height) + \
  505. (pix->width * pix->height / 2) + \
  506. (pix->width * (y) / 2) + (x) / 2)
  507. #define UV_OFFSET(pix, x, y) ((pix->width * pix->height) + \
  508. (pix->width * (y) / 2) + (x))
  509. #define UV2_OFFSET(pix, x, y) ((pix->width * pix->height) + \
  510. (pix->width * y) + (x))
  511. int ipu_cpmem_set_fmt(struct ipuv3_channel *ch, u32 drm_fourcc)
  512. {
  513. switch (drm_fourcc) {
  514. case DRM_FORMAT_YUV420:
  515. case DRM_FORMAT_YVU420:
  516. /* pix format */
  517. ipu_ch_param_write_field(ch, IPU_FIELD_PFS, 2);
  518. /* burst size */
  519. ipu_ch_param_write_field(ch, IPU_FIELD_NPB, 31);
  520. break;
  521. case DRM_FORMAT_YUV422:
  522. case DRM_FORMAT_YVU422:
  523. /* pix format */
  524. ipu_ch_param_write_field(ch, IPU_FIELD_PFS, 1);
  525. /* burst size */
  526. ipu_ch_param_write_field(ch, IPU_FIELD_NPB, 31);
  527. break;
  528. case DRM_FORMAT_NV12:
  529. /* pix format */
  530. ipu_ch_param_write_field(ch, IPU_FIELD_PFS, 4);
  531. /* burst size */
  532. ipu_ch_param_write_field(ch, IPU_FIELD_NPB, 31);
  533. break;
  534. case DRM_FORMAT_NV16:
  535. /* pix format */
  536. ipu_ch_param_write_field(ch, IPU_FIELD_PFS, 3);
  537. /* burst size */
  538. ipu_ch_param_write_field(ch, IPU_FIELD_NPB, 31);
  539. break;
  540. case DRM_FORMAT_UYVY:
  541. /* bits/pixel */
  542. ipu_ch_param_write_field(ch, IPU_FIELD_BPP, 3);
  543. /* pix format */
  544. ipu_ch_param_write_field(ch, IPU_FIELD_PFS, 0xA);
  545. /* burst size */
  546. ipu_ch_param_write_field(ch, IPU_FIELD_NPB, 31);
  547. break;
  548. case DRM_FORMAT_YUYV:
  549. /* bits/pixel */
  550. ipu_ch_param_write_field(ch, IPU_FIELD_BPP, 3);
  551. /* pix format */
  552. ipu_ch_param_write_field(ch, IPU_FIELD_PFS, 0x8);
  553. /* burst size */
  554. ipu_ch_param_write_field(ch, IPU_FIELD_NPB, 31);
  555. break;
  556. case DRM_FORMAT_ABGR8888:
  557. case DRM_FORMAT_XBGR8888:
  558. ipu_cpmem_set_format_rgb(ch, &def_xbgr_32);
  559. break;
  560. case DRM_FORMAT_ARGB8888:
  561. case DRM_FORMAT_XRGB8888:
  562. ipu_cpmem_set_format_rgb(ch, &def_xrgb_32);
  563. break;
  564. case DRM_FORMAT_RGBA8888:
  565. case DRM_FORMAT_RGBX8888:
  566. ipu_cpmem_set_format_rgb(ch, &def_rgbx_32);
  567. break;
  568. case DRM_FORMAT_BGRA8888:
  569. case DRM_FORMAT_BGRX8888:
  570. ipu_cpmem_set_format_rgb(ch, &def_bgrx_32);
  571. break;
  572. case DRM_FORMAT_BGR888:
  573. ipu_cpmem_set_format_rgb(ch, &def_bgr_24);
  574. break;
  575. case DRM_FORMAT_RGB888:
  576. ipu_cpmem_set_format_rgb(ch, &def_rgb_24);
  577. break;
  578. case DRM_FORMAT_RGB565:
  579. ipu_cpmem_set_format_rgb(ch, &def_rgb_16);
  580. break;
  581. case DRM_FORMAT_BGR565:
  582. ipu_cpmem_set_format_rgb(ch, &def_bgr_16);
  583. break;
  584. case DRM_FORMAT_ARGB1555:
  585. ipu_cpmem_set_format_rgb(ch, &def_argb_16);
  586. break;
  587. case DRM_FORMAT_ABGR1555:
  588. ipu_cpmem_set_format_rgb(ch, &def_abgr_16);
  589. break;
  590. case DRM_FORMAT_RGBA5551:
  591. ipu_cpmem_set_format_rgb(ch, &def_rgba_16);
  592. break;
  593. case DRM_FORMAT_BGRA5551:
  594. ipu_cpmem_set_format_rgb(ch, &def_bgra_16);
  595. break;
  596. case DRM_FORMAT_ARGB4444:
  597. ipu_cpmem_set_format_rgb(ch, &def_argb_16_4444);
  598. break;
  599. default:
  600. return -EINVAL;
  601. }
  602. return 0;
  603. }
  604. EXPORT_SYMBOL_GPL(ipu_cpmem_set_fmt);
  605. int ipu_cpmem_set_image(struct ipuv3_channel *ch, struct ipu_image *image)
  606. {
  607. struct v4l2_pix_format *pix = &image->pix;
  608. int offset, u_offset, v_offset;
  609. pr_debug("%s: resolution: %dx%d stride: %d\n",
  610. __func__, pix->width, pix->height,
  611. pix->bytesperline);
  612. ipu_cpmem_set_resolution(ch, image->rect.width, image->rect.height);
  613. ipu_cpmem_set_stride(ch, pix->bytesperline);
  614. ipu_cpmem_set_fmt(ch, v4l2_pix_fmt_to_drm_fourcc(pix->pixelformat));
  615. switch (pix->pixelformat) {
  616. case V4L2_PIX_FMT_YUV420:
  617. offset = Y_OFFSET(pix, image->rect.left, image->rect.top);
  618. u_offset = U_OFFSET(pix, image->rect.left,
  619. image->rect.top) - offset;
  620. v_offset = V_OFFSET(pix, image->rect.left,
  621. image->rect.top) - offset;
  622. ipu_cpmem_set_yuv_planar_full(ch, pix->bytesperline / 2,
  623. u_offset, v_offset);
  624. break;
  625. case V4L2_PIX_FMT_YVU420:
  626. offset = Y_OFFSET(pix, image->rect.left, image->rect.top);
  627. u_offset = U_OFFSET(pix, image->rect.left,
  628. image->rect.top) - offset;
  629. v_offset = V_OFFSET(pix, image->rect.left,
  630. image->rect.top) - offset;
  631. ipu_cpmem_set_yuv_planar_full(ch, pix->bytesperline / 2,
  632. v_offset, u_offset);
  633. break;
  634. case V4L2_PIX_FMT_YUV422P:
  635. offset = Y_OFFSET(pix, image->rect.left, image->rect.top);
  636. u_offset = U2_OFFSET(pix, image->rect.left,
  637. image->rect.top) - offset;
  638. v_offset = V2_OFFSET(pix, image->rect.left,
  639. image->rect.top) - offset;
  640. ipu_cpmem_set_yuv_planar_full(ch, pix->bytesperline / 2,
  641. u_offset, v_offset);
  642. break;
  643. case V4L2_PIX_FMT_NV12:
  644. offset = Y_OFFSET(pix, image->rect.left, image->rect.top);
  645. u_offset = UV_OFFSET(pix, image->rect.left,
  646. image->rect.top) - offset;
  647. v_offset = 0;
  648. ipu_cpmem_set_yuv_planar_full(ch, pix->bytesperline,
  649. u_offset, v_offset);
  650. break;
  651. case V4L2_PIX_FMT_NV16:
  652. offset = Y_OFFSET(pix, image->rect.left, image->rect.top);
  653. u_offset = UV2_OFFSET(pix, image->rect.left,
  654. image->rect.top) - offset;
  655. v_offset = 0;
  656. ipu_cpmem_set_yuv_planar_full(ch, pix->bytesperline,
  657. u_offset, v_offset);
  658. break;
  659. case V4L2_PIX_FMT_UYVY:
  660. case V4L2_PIX_FMT_YUYV:
  661. case V4L2_PIX_FMT_RGB565:
  662. offset = image->rect.left * 2 +
  663. image->rect.top * pix->bytesperline;
  664. break;
  665. case V4L2_PIX_FMT_RGB32:
  666. case V4L2_PIX_FMT_BGR32:
  667. offset = image->rect.left * 4 +
  668. image->rect.top * pix->bytesperline;
  669. break;
  670. case V4L2_PIX_FMT_RGB24:
  671. case V4L2_PIX_FMT_BGR24:
  672. offset = image->rect.left * 3 +
  673. image->rect.top * pix->bytesperline;
  674. break;
  675. default:
  676. return -EINVAL;
  677. }
  678. ipu_cpmem_set_buffer(ch, 0, image->phys0 + offset);
  679. ipu_cpmem_set_buffer(ch, 1, image->phys1 + offset);
  680. return 0;
  681. }
  682. EXPORT_SYMBOL_GPL(ipu_cpmem_set_image);
  683. void ipu_cpmem_dump(struct ipuv3_channel *ch)
  684. {
  685. struct ipu_ch_param __iomem *p = ipu_get_cpmem(ch);
  686. struct ipu_soc *ipu = ch->ipu;
  687. int chno = ch->num;
  688. dev_dbg(ipu->dev, "ch %d word 0 - %08X %08X %08X %08X %08X\n", chno,
  689. readl(&p->word[0].data[0]),
  690. readl(&p->word[0].data[1]),
  691. readl(&p->word[0].data[2]),
  692. readl(&p->word[0].data[3]),
  693. readl(&p->word[0].data[4]));
  694. dev_dbg(ipu->dev, "ch %d word 1 - %08X %08X %08X %08X %08X\n", chno,
  695. readl(&p->word[1].data[0]),
  696. readl(&p->word[1].data[1]),
  697. readl(&p->word[1].data[2]),
  698. readl(&p->word[1].data[3]),
  699. readl(&p->word[1].data[4]));
  700. dev_dbg(ipu->dev, "PFS 0x%x, ",
  701. ipu_ch_param_read_field(ch, IPU_FIELD_PFS));
  702. dev_dbg(ipu->dev, "BPP 0x%x, ",
  703. ipu_ch_param_read_field(ch, IPU_FIELD_BPP));
  704. dev_dbg(ipu->dev, "NPB 0x%x\n",
  705. ipu_ch_param_read_field(ch, IPU_FIELD_NPB));
  706. dev_dbg(ipu->dev, "FW %d, ",
  707. ipu_ch_param_read_field(ch, IPU_FIELD_FW));
  708. dev_dbg(ipu->dev, "FH %d, ",
  709. ipu_ch_param_read_field(ch, IPU_FIELD_FH));
  710. dev_dbg(ipu->dev, "EBA0 0x%x\n",
  711. ipu_ch_param_read_field(ch, IPU_FIELD_EBA0) << 3);
  712. dev_dbg(ipu->dev, "EBA1 0x%x\n",
  713. ipu_ch_param_read_field(ch, IPU_FIELD_EBA1) << 3);
  714. dev_dbg(ipu->dev, "Stride %d\n",
  715. ipu_ch_param_read_field(ch, IPU_FIELD_SL));
  716. dev_dbg(ipu->dev, "scan_order %d\n",
  717. ipu_ch_param_read_field(ch, IPU_FIELD_SO));
  718. dev_dbg(ipu->dev, "uv_stride %d\n",
  719. ipu_ch_param_read_field(ch, IPU_FIELD_SLUV));
  720. dev_dbg(ipu->dev, "u_offset 0x%x\n",
  721. ipu_ch_param_read_field(ch, IPU_FIELD_UBO) << 3);
  722. dev_dbg(ipu->dev, "v_offset 0x%x\n",
  723. ipu_ch_param_read_field(ch, IPU_FIELD_VBO) << 3);
  724. dev_dbg(ipu->dev, "Width0 %d+1, ",
  725. ipu_ch_param_read_field(ch, IPU_FIELD_WID0));
  726. dev_dbg(ipu->dev, "Width1 %d+1, ",
  727. ipu_ch_param_read_field(ch, IPU_FIELD_WID1));
  728. dev_dbg(ipu->dev, "Width2 %d+1, ",
  729. ipu_ch_param_read_field(ch, IPU_FIELD_WID2));
  730. dev_dbg(ipu->dev, "Width3 %d+1, ",
  731. ipu_ch_param_read_field(ch, IPU_FIELD_WID3));
  732. dev_dbg(ipu->dev, "Offset0 %d, ",
  733. ipu_ch_param_read_field(ch, IPU_FIELD_OFS0));
  734. dev_dbg(ipu->dev, "Offset1 %d, ",
  735. ipu_ch_param_read_field(ch, IPU_FIELD_OFS1));
  736. dev_dbg(ipu->dev, "Offset2 %d, ",
  737. ipu_ch_param_read_field(ch, IPU_FIELD_OFS2));
  738. dev_dbg(ipu->dev, "Offset3 %d\n",
  739. ipu_ch_param_read_field(ch, IPU_FIELD_OFS3));
  740. }
  741. EXPORT_SYMBOL_GPL(ipu_cpmem_dump);
  742. int ipu_cpmem_init(struct ipu_soc *ipu, struct device *dev, unsigned long base)
  743. {
  744. struct ipu_cpmem *cpmem;
  745. cpmem = devm_kzalloc(dev, sizeof(*cpmem), GFP_KERNEL);
  746. if (!cpmem)
  747. return -ENOMEM;
  748. ipu->cpmem_priv = cpmem;
  749. spin_lock_init(&cpmem->lock);
  750. cpmem->base = devm_ioremap(dev, base, SZ_128K);
  751. if (!cpmem->base)
  752. return -ENOMEM;
  753. dev_dbg(dev, "CPMEM base: 0x%08lx remapped to %p\n",
  754. base, cpmem->base);
  755. cpmem->ipu = ipu;
  756. return 0;
  757. }
  758. void ipu_cpmem_exit(struct ipu_soc *ipu)
  759. {
  760. }