rcar-dmac.c 51 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896
  1. /*
  2. * Renesas R-Car Gen2 DMA Controller Driver
  3. *
  4. * Copyright (C) 2014 Renesas Electronics Inc.
  5. *
  6. * Author: Laurent Pinchart <laurent.pinchart@ideasonboard.com>
  7. *
  8. * This is free software; you can redistribute it and/or modify
  9. * it under the terms of version 2 of the GNU General Public License as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/dma-mapping.h>
  13. #include <linux/dmaengine.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/list.h>
  16. #include <linux/module.h>
  17. #include <linux/mutex.h>
  18. #include <linux/of.h>
  19. #include <linux/of_dma.h>
  20. #include <linux/of_platform.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/pm_runtime.h>
  23. #include <linux/slab.h>
  24. #include <linux/spinlock.h>
  25. #include "../dmaengine.h"
  26. /*
  27. * struct rcar_dmac_xfer_chunk - Descriptor for a hardware transfer
  28. * @node: entry in the parent's chunks list
  29. * @src_addr: device source address
  30. * @dst_addr: device destination address
  31. * @size: transfer size in bytes
  32. */
  33. struct rcar_dmac_xfer_chunk {
  34. struct list_head node;
  35. dma_addr_t src_addr;
  36. dma_addr_t dst_addr;
  37. u32 size;
  38. };
  39. /*
  40. * struct rcar_dmac_hw_desc - Hardware descriptor for a transfer chunk
  41. * @sar: value of the SAR register (source address)
  42. * @dar: value of the DAR register (destination address)
  43. * @tcr: value of the TCR register (transfer count)
  44. */
  45. struct rcar_dmac_hw_desc {
  46. u32 sar;
  47. u32 dar;
  48. u32 tcr;
  49. u32 reserved;
  50. } __attribute__((__packed__));
  51. /*
  52. * struct rcar_dmac_desc - R-Car Gen2 DMA Transfer Descriptor
  53. * @async_tx: base DMA asynchronous transaction descriptor
  54. * @direction: direction of the DMA transfer
  55. * @xfer_shift: log2 of the transfer size
  56. * @chcr: value of the channel configuration register for this transfer
  57. * @node: entry in the channel's descriptors lists
  58. * @chunks: list of transfer chunks for this transfer
  59. * @running: the transfer chunk being currently processed
  60. * @nchunks: number of transfer chunks for this transfer
  61. * @hwdescs.use: whether the transfer descriptor uses hardware descriptors
  62. * @hwdescs.mem: hardware descriptors memory for the transfer
  63. * @hwdescs.dma: device address of the hardware descriptors memory
  64. * @hwdescs.size: size of the hardware descriptors in bytes
  65. * @size: transfer size in bytes
  66. * @cyclic: when set indicates that the DMA transfer is cyclic
  67. */
  68. struct rcar_dmac_desc {
  69. struct dma_async_tx_descriptor async_tx;
  70. enum dma_transfer_direction direction;
  71. unsigned int xfer_shift;
  72. u32 chcr;
  73. struct list_head node;
  74. struct list_head chunks;
  75. struct rcar_dmac_xfer_chunk *running;
  76. unsigned int nchunks;
  77. struct {
  78. bool use;
  79. struct rcar_dmac_hw_desc *mem;
  80. dma_addr_t dma;
  81. size_t size;
  82. } hwdescs;
  83. unsigned int size;
  84. bool cyclic;
  85. };
  86. #define to_rcar_dmac_desc(d) container_of(d, struct rcar_dmac_desc, async_tx)
  87. /*
  88. * struct rcar_dmac_desc_page - One page worth of descriptors
  89. * @node: entry in the channel's pages list
  90. * @descs: array of DMA descriptors
  91. * @chunks: array of transfer chunk descriptors
  92. */
  93. struct rcar_dmac_desc_page {
  94. struct list_head node;
  95. union {
  96. struct rcar_dmac_desc descs[0];
  97. struct rcar_dmac_xfer_chunk chunks[0];
  98. };
  99. };
  100. #define RCAR_DMAC_DESCS_PER_PAGE \
  101. ((PAGE_SIZE - offsetof(struct rcar_dmac_desc_page, descs)) / \
  102. sizeof(struct rcar_dmac_desc))
  103. #define RCAR_DMAC_XFER_CHUNKS_PER_PAGE \
  104. ((PAGE_SIZE - offsetof(struct rcar_dmac_desc_page, chunks)) / \
  105. sizeof(struct rcar_dmac_xfer_chunk))
  106. /*
  107. * struct rcar_dmac_chan_slave - Slave configuration
  108. * @slave_addr: slave memory address
  109. * @xfer_size: size (in bytes) of hardware transfers
  110. */
  111. struct rcar_dmac_chan_slave {
  112. phys_addr_t slave_addr;
  113. unsigned int xfer_size;
  114. };
  115. /*
  116. * struct rcar_dmac_chan_map - Map of slave device phys to dma address
  117. * @addr: slave dma address
  118. * @dir: direction of mapping
  119. * @slave: slave configuration that is mapped
  120. */
  121. struct rcar_dmac_chan_map {
  122. dma_addr_t addr;
  123. enum dma_data_direction dir;
  124. struct rcar_dmac_chan_slave slave;
  125. };
  126. /*
  127. * struct rcar_dmac_chan - R-Car Gen2 DMA Controller Channel
  128. * @chan: base DMA channel object
  129. * @iomem: channel I/O memory base
  130. * @index: index of this channel in the controller
  131. * @src: slave memory address and size on the source side
  132. * @dst: slave memory address and size on the destination side
  133. * @mid_rid: hardware MID/RID for the DMA client using this channel
  134. * @lock: protects the channel CHCR register and the desc members
  135. * @desc.free: list of free descriptors
  136. * @desc.pending: list of pending descriptors (submitted with tx_submit)
  137. * @desc.active: list of active descriptors (activated with issue_pending)
  138. * @desc.done: list of completed descriptors
  139. * @desc.wait: list of descriptors waiting for an ack
  140. * @desc.running: the descriptor being processed (a member of the active list)
  141. * @desc.chunks_free: list of free transfer chunk descriptors
  142. * @desc.pages: list of pages used by allocated descriptors
  143. */
  144. struct rcar_dmac_chan {
  145. struct dma_chan chan;
  146. void __iomem *iomem;
  147. unsigned int index;
  148. struct rcar_dmac_chan_slave src;
  149. struct rcar_dmac_chan_slave dst;
  150. struct rcar_dmac_chan_map map;
  151. int mid_rid;
  152. spinlock_t lock;
  153. struct {
  154. struct list_head free;
  155. struct list_head pending;
  156. struct list_head active;
  157. struct list_head done;
  158. struct list_head wait;
  159. struct rcar_dmac_desc *running;
  160. struct list_head chunks_free;
  161. struct list_head pages;
  162. } desc;
  163. };
  164. #define to_rcar_dmac_chan(c) container_of(c, struct rcar_dmac_chan, chan)
  165. /*
  166. * struct rcar_dmac - R-Car Gen2 DMA Controller
  167. * @engine: base DMA engine object
  168. * @dev: the hardware device
  169. * @iomem: remapped I/O memory base
  170. * @n_channels: number of available channels
  171. * @channels: array of DMAC channels
  172. * @modules: bitmask of client modules in use
  173. */
  174. struct rcar_dmac {
  175. struct dma_device engine;
  176. struct device *dev;
  177. void __iomem *iomem;
  178. unsigned int n_channels;
  179. struct rcar_dmac_chan *channels;
  180. DECLARE_BITMAP(modules, 256);
  181. };
  182. #define to_rcar_dmac(d) container_of(d, struct rcar_dmac, engine)
  183. /* -----------------------------------------------------------------------------
  184. * Registers
  185. */
  186. #define RCAR_DMAC_CHAN_OFFSET(i) (0x8000 + 0x80 * (i))
  187. #define RCAR_DMAISTA 0x0020
  188. #define RCAR_DMASEC 0x0030
  189. #define RCAR_DMAOR 0x0060
  190. #define RCAR_DMAOR_PRI_FIXED (0 << 8)
  191. #define RCAR_DMAOR_PRI_ROUND_ROBIN (3 << 8)
  192. #define RCAR_DMAOR_AE (1 << 2)
  193. #define RCAR_DMAOR_DME (1 << 0)
  194. #define RCAR_DMACHCLR 0x0080
  195. #define RCAR_DMADPSEC 0x00a0
  196. #define RCAR_DMASAR 0x0000
  197. #define RCAR_DMADAR 0x0004
  198. #define RCAR_DMATCR 0x0008
  199. #define RCAR_DMATCR_MASK 0x00ffffff
  200. #define RCAR_DMATSR 0x0028
  201. #define RCAR_DMACHCR 0x000c
  202. #define RCAR_DMACHCR_CAE (1 << 31)
  203. #define RCAR_DMACHCR_CAIE (1 << 30)
  204. #define RCAR_DMACHCR_DPM_DISABLED (0 << 28)
  205. #define RCAR_DMACHCR_DPM_ENABLED (1 << 28)
  206. #define RCAR_DMACHCR_DPM_REPEAT (2 << 28)
  207. #define RCAR_DMACHCR_DPM_INFINITE (3 << 28)
  208. #define RCAR_DMACHCR_RPT_SAR (1 << 27)
  209. #define RCAR_DMACHCR_RPT_DAR (1 << 26)
  210. #define RCAR_DMACHCR_RPT_TCR (1 << 25)
  211. #define RCAR_DMACHCR_DPB (1 << 22)
  212. #define RCAR_DMACHCR_DSE (1 << 19)
  213. #define RCAR_DMACHCR_DSIE (1 << 18)
  214. #define RCAR_DMACHCR_TS_1B ((0 << 20) | (0 << 3))
  215. #define RCAR_DMACHCR_TS_2B ((0 << 20) | (1 << 3))
  216. #define RCAR_DMACHCR_TS_4B ((0 << 20) | (2 << 3))
  217. #define RCAR_DMACHCR_TS_16B ((0 << 20) | (3 << 3))
  218. #define RCAR_DMACHCR_TS_32B ((1 << 20) | (0 << 3))
  219. #define RCAR_DMACHCR_TS_64B ((1 << 20) | (1 << 3))
  220. #define RCAR_DMACHCR_TS_8B ((1 << 20) | (3 << 3))
  221. #define RCAR_DMACHCR_DM_FIXED (0 << 14)
  222. #define RCAR_DMACHCR_DM_INC (1 << 14)
  223. #define RCAR_DMACHCR_DM_DEC (2 << 14)
  224. #define RCAR_DMACHCR_SM_FIXED (0 << 12)
  225. #define RCAR_DMACHCR_SM_INC (1 << 12)
  226. #define RCAR_DMACHCR_SM_DEC (2 << 12)
  227. #define RCAR_DMACHCR_RS_AUTO (4 << 8)
  228. #define RCAR_DMACHCR_RS_DMARS (8 << 8)
  229. #define RCAR_DMACHCR_IE (1 << 2)
  230. #define RCAR_DMACHCR_TE (1 << 1)
  231. #define RCAR_DMACHCR_DE (1 << 0)
  232. #define RCAR_DMATCRB 0x0018
  233. #define RCAR_DMATSRB 0x0038
  234. #define RCAR_DMACHCRB 0x001c
  235. #define RCAR_DMACHCRB_DCNT(n) ((n) << 24)
  236. #define RCAR_DMACHCRB_DPTR_MASK (0xff << 16)
  237. #define RCAR_DMACHCRB_DPTR_SHIFT 16
  238. #define RCAR_DMACHCRB_DRST (1 << 15)
  239. #define RCAR_DMACHCRB_DTS (1 << 8)
  240. #define RCAR_DMACHCRB_SLM_NORMAL (0 << 4)
  241. #define RCAR_DMACHCRB_SLM_CLK(n) ((8 | (n)) << 4)
  242. #define RCAR_DMACHCRB_PRI(n) ((n) << 0)
  243. #define RCAR_DMARS 0x0040
  244. #define RCAR_DMABUFCR 0x0048
  245. #define RCAR_DMABUFCR_MBU(n) ((n) << 16)
  246. #define RCAR_DMABUFCR_ULB(n) ((n) << 0)
  247. #define RCAR_DMADPBASE 0x0050
  248. #define RCAR_DMADPBASE_MASK 0xfffffff0
  249. #define RCAR_DMADPBASE_SEL (1 << 0)
  250. #define RCAR_DMADPCR 0x0054
  251. #define RCAR_DMADPCR_DIPT(n) ((n) << 24)
  252. #define RCAR_DMAFIXSAR 0x0010
  253. #define RCAR_DMAFIXDAR 0x0014
  254. #define RCAR_DMAFIXDPBASE 0x0060
  255. /* Hardcode the MEMCPY transfer size to 4 bytes. */
  256. #define RCAR_DMAC_MEMCPY_XFER_SIZE 4
  257. /* -----------------------------------------------------------------------------
  258. * Device access
  259. */
  260. static void rcar_dmac_write(struct rcar_dmac *dmac, u32 reg, u32 data)
  261. {
  262. if (reg == RCAR_DMAOR)
  263. writew(data, dmac->iomem + reg);
  264. else
  265. writel(data, dmac->iomem + reg);
  266. }
  267. static u32 rcar_dmac_read(struct rcar_dmac *dmac, u32 reg)
  268. {
  269. if (reg == RCAR_DMAOR)
  270. return readw(dmac->iomem + reg);
  271. else
  272. return readl(dmac->iomem + reg);
  273. }
  274. static u32 rcar_dmac_chan_read(struct rcar_dmac_chan *chan, u32 reg)
  275. {
  276. if (reg == RCAR_DMARS)
  277. return readw(chan->iomem + reg);
  278. else
  279. return readl(chan->iomem + reg);
  280. }
  281. static void rcar_dmac_chan_write(struct rcar_dmac_chan *chan, u32 reg, u32 data)
  282. {
  283. if (reg == RCAR_DMARS)
  284. writew(data, chan->iomem + reg);
  285. else
  286. writel(data, chan->iomem + reg);
  287. }
  288. /* -----------------------------------------------------------------------------
  289. * Initialization and configuration
  290. */
  291. static bool rcar_dmac_chan_is_busy(struct rcar_dmac_chan *chan)
  292. {
  293. u32 chcr = rcar_dmac_chan_read(chan, RCAR_DMACHCR);
  294. return !!(chcr & (RCAR_DMACHCR_DE | RCAR_DMACHCR_TE));
  295. }
  296. static void rcar_dmac_chan_start_xfer(struct rcar_dmac_chan *chan)
  297. {
  298. struct rcar_dmac_desc *desc = chan->desc.running;
  299. u32 chcr = desc->chcr;
  300. WARN_ON_ONCE(rcar_dmac_chan_is_busy(chan));
  301. if (chan->mid_rid >= 0)
  302. rcar_dmac_chan_write(chan, RCAR_DMARS, chan->mid_rid);
  303. if (desc->hwdescs.use) {
  304. struct rcar_dmac_xfer_chunk *chunk;
  305. dev_dbg(chan->chan.device->dev,
  306. "chan%u: queue desc %p: %u@%pad\n",
  307. chan->index, desc, desc->nchunks, &desc->hwdescs.dma);
  308. #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
  309. rcar_dmac_chan_write(chan, RCAR_DMAFIXDPBASE,
  310. desc->hwdescs.dma >> 32);
  311. #endif
  312. rcar_dmac_chan_write(chan, RCAR_DMADPBASE,
  313. (desc->hwdescs.dma & 0xfffffff0) |
  314. RCAR_DMADPBASE_SEL);
  315. rcar_dmac_chan_write(chan, RCAR_DMACHCRB,
  316. RCAR_DMACHCRB_DCNT(desc->nchunks - 1) |
  317. RCAR_DMACHCRB_DRST);
  318. /*
  319. * Errata: When descriptor memory is accessed through an IOMMU
  320. * the DMADAR register isn't initialized automatically from the
  321. * first descriptor at beginning of transfer by the DMAC like it
  322. * should. Initialize it manually with the destination address
  323. * of the first chunk.
  324. */
  325. chunk = list_first_entry(&desc->chunks,
  326. struct rcar_dmac_xfer_chunk, node);
  327. rcar_dmac_chan_write(chan, RCAR_DMADAR,
  328. chunk->dst_addr & 0xffffffff);
  329. /*
  330. * Program the descriptor stage interrupt to occur after the end
  331. * of the first stage.
  332. */
  333. rcar_dmac_chan_write(chan, RCAR_DMADPCR, RCAR_DMADPCR_DIPT(1));
  334. chcr |= RCAR_DMACHCR_RPT_SAR | RCAR_DMACHCR_RPT_DAR
  335. | RCAR_DMACHCR_RPT_TCR | RCAR_DMACHCR_DPB;
  336. /*
  337. * If the descriptor isn't cyclic enable normal descriptor mode
  338. * and the transfer completion interrupt.
  339. */
  340. if (!desc->cyclic)
  341. chcr |= RCAR_DMACHCR_DPM_ENABLED | RCAR_DMACHCR_IE;
  342. /*
  343. * If the descriptor is cyclic and has a callback enable the
  344. * descriptor stage interrupt in infinite repeat mode.
  345. */
  346. else if (desc->async_tx.callback)
  347. chcr |= RCAR_DMACHCR_DPM_INFINITE | RCAR_DMACHCR_DSIE;
  348. /*
  349. * Otherwise just select infinite repeat mode without any
  350. * interrupt.
  351. */
  352. else
  353. chcr |= RCAR_DMACHCR_DPM_INFINITE;
  354. } else {
  355. struct rcar_dmac_xfer_chunk *chunk = desc->running;
  356. dev_dbg(chan->chan.device->dev,
  357. "chan%u: queue chunk %p: %u@%pad -> %pad\n",
  358. chan->index, chunk, chunk->size, &chunk->src_addr,
  359. &chunk->dst_addr);
  360. #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
  361. rcar_dmac_chan_write(chan, RCAR_DMAFIXSAR,
  362. chunk->src_addr >> 32);
  363. rcar_dmac_chan_write(chan, RCAR_DMAFIXDAR,
  364. chunk->dst_addr >> 32);
  365. #endif
  366. rcar_dmac_chan_write(chan, RCAR_DMASAR,
  367. chunk->src_addr & 0xffffffff);
  368. rcar_dmac_chan_write(chan, RCAR_DMADAR,
  369. chunk->dst_addr & 0xffffffff);
  370. rcar_dmac_chan_write(chan, RCAR_DMATCR,
  371. chunk->size >> desc->xfer_shift);
  372. chcr |= RCAR_DMACHCR_DPM_DISABLED | RCAR_DMACHCR_IE;
  373. }
  374. rcar_dmac_chan_write(chan, RCAR_DMACHCR, chcr | RCAR_DMACHCR_DE);
  375. }
  376. static int rcar_dmac_init(struct rcar_dmac *dmac)
  377. {
  378. u16 dmaor;
  379. /* Clear all channels and enable the DMAC globally. */
  380. rcar_dmac_write(dmac, RCAR_DMACHCLR, GENMASK(dmac->n_channels - 1, 0));
  381. rcar_dmac_write(dmac, RCAR_DMAOR,
  382. RCAR_DMAOR_PRI_FIXED | RCAR_DMAOR_DME);
  383. dmaor = rcar_dmac_read(dmac, RCAR_DMAOR);
  384. if ((dmaor & (RCAR_DMAOR_AE | RCAR_DMAOR_DME)) != RCAR_DMAOR_DME) {
  385. dev_warn(dmac->dev, "DMAOR initialization failed.\n");
  386. return -EIO;
  387. }
  388. return 0;
  389. }
  390. /* -----------------------------------------------------------------------------
  391. * Descriptors submission
  392. */
  393. static dma_cookie_t rcar_dmac_tx_submit(struct dma_async_tx_descriptor *tx)
  394. {
  395. struct rcar_dmac_chan *chan = to_rcar_dmac_chan(tx->chan);
  396. struct rcar_dmac_desc *desc = to_rcar_dmac_desc(tx);
  397. unsigned long flags;
  398. dma_cookie_t cookie;
  399. spin_lock_irqsave(&chan->lock, flags);
  400. cookie = dma_cookie_assign(tx);
  401. dev_dbg(chan->chan.device->dev, "chan%u: submit #%d@%p\n",
  402. chan->index, tx->cookie, desc);
  403. list_add_tail(&desc->node, &chan->desc.pending);
  404. desc->running = list_first_entry(&desc->chunks,
  405. struct rcar_dmac_xfer_chunk, node);
  406. spin_unlock_irqrestore(&chan->lock, flags);
  407. return cookie;
  408. }
  409. /* -----------------------------------------------------------------------------
  410. * Descriptors allocation and free
  411. */
  412. /*
  413. * rcar_dmac_desc_alloc - Allocate a page worth of DMA descriptors
  414. * @chan: the DMA channel
  415. * @gfp: allocation flags
  416. */
  417. static int rcar_dmac_desc_alloc(struct rcar_dmac_chan *chan, gfp_t gfp)
  418. {
  419. struct rcar_dmac_desc_page *page;
  420. unsigned long flags;
  421. LIST_HEAD(list);
  422. unsigned int i;
  423. page = (void *)get_zeroed_page(gfp);
  424. if (!page)
  425. return -ENOMEM;
  426. for (i = 0; i < RCAR_DMAC_DESCS_PER_PAGE; ++i) {
  427. struct rcar_dmac_desc *desc = &page->descs[i];
  428. dma_async_tx_descriptor_init(&desc->async_tx, &chan->chan);
  429. desc->async_tx.tx_submit = rcar_dmac_tx_submit;
  430. INIT_LIST_HEAD(&desc->chunks);
  431. list_add_tail(&desc->node, &list);
  432. }
  433. spin_lock_irqsave(&chan->lock, flags);
  434. list_splice_tail(&list, &chan->desc.free);
  435. list_add_tail(&page->node, &chan->desc.pages);
  436. spin_unlock_irqrestore(&chan->lock, flags);
  437. return 0;
  438. }
  439. /*
  440. * rcar_dmac_desc_put - Release a DMA transfer descriptor
  441. * @chan: the DMA channel
  442. * @desc: the descriptor
  443. *
  444. * Put the descriptor and its transfer chunk descriptors back in the channel's
  445. * free descriptors lists. The descriptor's chunks list will be reinitialized to
  446. * an empty list as a result.
  447. *
  448. * The descriptor must have been removed from the channel's lists before calling
  449. * this function.
  450. */
  451. static void rcar_dmac_desc_put(struct rcar_dmac_chan *chan,
  452. struct rcar_dmac_desc *desc)
  453. {
  454. unsigned long flags;
  455. spin_lock_irqsave(&chan->lock, flags);
  456. list_splice_tail_init(&desc->chunks, &chan->desc.chunks_free);
  457. list_add(&desc->node, &chan->desc.free);
  458. spin_unlock_irqrestore(&chan->lock, flags);
  459. }
  460. static void rcar_dmac_desc_recycle_acked(struct rcar_dmac_chan *chan)
  461. {
  462. struct rcar_dmac_desc *desc, *_desc;
  463. unsigned long flags;
  464. LIST_HEAD(list);
  465. /*
  466. * We have to temporarily move all descriptors from the wait list to a
  467. * local list as iterating over the wait list, even with
  468. * list_for_each_entry_safe, isn't safe if we release the channel lock
  469. * around the rcar_dmac_desc_put() call.
  470. */
  471. spin_lock_irqsave(&chan->lock, flags);
  472. list_splice_init(&chan->desc.wait, &list);
  473. spin_unlock_irqrestore(&chan->lock, flags);
  474. list_for_each_entry_safe(desc, _desc, &list, node) {
  475. if (async_tx_test_ack(&desc->async_tx)) {
  476. list_del(&desc->node);
  477. rcar_dmac_desc_put(chan, desc);
  478. }
  479. }
  480. if (list_empty(&list))
  481. return;
  482. /* Put the remaining descriptors back in the wait list. */
  483. spin_lock_irqsave(&chan->lock, flags);
  484. list_splice(&list, &chan->desc.wait);
  485. spin_unlock_irqrestore(&chan->lock, flags);
  486. }
  487. /*
  488. * rcar_dmac_desc_get - Allocate a descriptor for a DMA transfer
  489. * @chan: the DMA channel
  490. *
  491. * Locking: This function must be called in a non-atomic context.
  492. *
  493. * Return: A pointer to the allocated descriptor or NULL if no descriptor can
  494. * be allocated.
  495. */
  496. static struct rcar_dmac_desc *rcar_dmac_desc_get(struct rcar_dmac_chan *chan)
  497. {
  498. struct rcar_dmac_desc *desc;
  499. unsigned long flags;
  500. int ret;
  501. /* Recycle acked descriptors before attempting allocation. */
  502. rcar_dmac_desc_recycle_acked(chan);
  503. spin_lock_irqsave(&chan->lock, flags);
  504. while (list_empty(&chan->desc.free)) {
  505. /*
  506. * No free descriptors, allocate a page worth of them and try
  507. * again, as someone else could race us to get the newly
  508. * allocated descriptors. If the allocation fails return an
  509. * error.
  510. */
  511. spin_unlock_irqrestore(&chan->lock, flags);
  512. ret = rcar_dmac_desc_alloc(chan, GFP_NOWAIT);
  513. if (ret < 0)
  514. return NULL;
  515. spin_lock_irqsave(&chan->lock, flags);
  516. }
  517. desc = list_first_entry(&chan->desc.free, struct rcar_dmac_desc, node);
  518. list_del(&desc->node);
  519. spin_unlock_irqrestore(&chan->lock, flags);
  520. return desc;
  521. }
  522. /*
  523. * rcar_dmac_xfer_chunk_alloc - Allocate a page worth of transfer chunks
  524. * @chan: the DMA channel
  525. * @gfp: allocation flags
  526. */
  527. static int rcar_dmac_xfer_chunk_alloc(struct rcar_dmac_chan *chan, gfp_t gfp)
  528. {
  529. struct rcar_dmac_desc_page *page;
  530. unsigned long flags;
  531. LIST_HEAD(list);
  532. unsigned int i;
  533. page = (void *)get_zeroed_page(gfp);
  534. if (!page)
  535. return -ENOMEM;
  536. for (i = 0; i < RCAR_DMAC_XFER_CHUNKS_PER_PAGE; ++i) {
  537. struct rcar_dmac_xfer_chunk *chunk = &page->chunks[i];
  538. list_add_tail(&chunk->node, &list);
  539. }
  540. spin_lock_irqsave(&chan->lock, flags);
  541. list_splice_tail(&list, &chan->desc.chunks_free);
  542. list_add_tail(&page->node, &chan->desc.pages);
  543. spin_unlock_irqrestore(&chan->lock, flags);
  544. return 0;
  545. }
  546. /*
  547. * rcar_dmac_xfer_chunk_get - Allocate a transfer chunk for a DMA transfer
  548. * @chan: the DMA channel
  549. *
  550. * Locking: This function must be called in a non-atomic context.
  551. *
  552. * Return: A pointer to the allocated transfer chunk descriptor or NULL if no
  553. * descriptor can be allocated.
  554. */
  555. static struct rcar_dmac_xfer_chunk *
  556. rcar_dmac_xfer_chunk_get(struct rcar_dmac_chan *chan)
  557. {
  558. struct rcar_dmac_xfer_chunk *chunk;
  559. unsigned long flags;
  560. int ret;
  561. spin_lock_irqsave(&chan->lock, flags);
  562. while (list_empty(&chan->desc.chunks_free)) {
  563. /*
  564. * No free descriptors, allocate a page worth of them and try
  565. * again, as someone else could race us to get the newly
  566. * allocated descriptors. If the allocation fails return an
  567. * error.
  568. */
  569. spin_unlock_irqrestore(&chan->lock, flags);
  570. ret = rcar_dmac_xfer_chunk_alloc(chan, GFP_NOWAIT);
  571. if (ret < 0)
  572. return NULL;
  573. spin_lock_irqsave(&chan->lock, flags);
  574. }
  575. chunk = list_first_entry(&chan->desc.chunks_free,
  576. struct rcar_dmac_xfer_chunk, node);
  577. list_del(&chunk->node);
  578. spin_unlock_irqrestore(&chan->lock, flags);
  579. return chunk;
  580. }
  581. static void rcar_dmac_realloc_hwdesc(struct rcar_dmac_chan *chan,
  582. struct rcar_dmac_desc *desc, size_t size)
  583. {
  584. /*
  585. * dma_alloc_coherent() allocates memory in page size increments. To
  586. * avoid reallocating the hardware descriptors when the allocated size
  587. * wouldn't change align the requested size to a multiple of the page
  588. * size.
  589. */
  590. size = PAGE_ALIGN(size);
  591. if (desc->hwdescs.size == size)
  592. return;
  593. if (desc->hwdescs.mem) {
  594. dma_free_coherent(chan->chan.device->dev, desc->hwdescs.size,
  595. desc->hwdescs.mem, desc->hwdescs.dma);
  596. desc->hwdescs.mem = NULL;
  597. desc->hwdescs.size = 0;
  598. }
  599. if (!size)
  600. return;
  601. desc->hwdescs.mem = dma_alloc_coherent(chan->chan.device->dev, size,
  602. &desc->hwdescs.dma, GFP_NOWAIT);
  603. if (!desc->hwdescs.mem)
  604. return;
  605. desc->hwdescs.size = size;
  606. }
  607. static int rcar_dmac_fill_hwdesc(struct rcar_dmac_chan *chan,
  608. struct rcar_dmac_desc *desc)
  609. {
  610. struct rcar_dmac_xfer_chunk *chunk;
  611. struct rcar_dmac_hw_desc *hwdesc;
  612. rcar_dmac_realloc_hwdesc(chan, desc, desc->nchunks * sizeof(*hwdesc));
  613. hwdesc = desc->hwdescs.mem;
  614. if (!hwdesc)
  615. return -ENOMEM;
  616. list_for_each_entry(chunk, &desc->chunks, node) {
  617. hwdesc->sar = chunk->src_addr;
  618. hwdesc->dar = chunk->dst_addr;
  619. hwdesc->tcr = chunk->size >> desc->xfer_shift;
  620. hwdesc++;
  621. }
  622. return 0;
  623. }
  624. /* -----------------------------------------------------------------------------
  625. * Stop and reset
  626. */
  627. static void rcar_dmac_chan_halt(struct rcar_dmac_chan *chan)
  628. {
  629. u32 chcr = rcar_dmac_chan_read(chan, RCAR_DMACHCR);
  630. chcr &= ~(RCAR_DMACHCR_DSE | RCAR_DMACHCR_DSIE | RCAR_DMACHCR_IE |
  631. RCAR_DMACHCR_TE | RCAR_DMACHCR_DE);
  632. rcar_dmac_chan_write(chan, RCAR_DMACHCR, chcr);
  633. }
  634. static void rcar_dmac_chan_reinit(struct rcar_dmac_chan *chan)
  635. {
  636. struct rcar_dmac_desc *desc, *_desc;
  637. unsigned long flags;
  638. LIST_HEAD(descs);
  639. spin_lock_irqsave(&chan->lock, flags);
  640. /* Move all non-free descriptors to the local lists. */
  641. list_splice_init(&chan->desc.pending, &descs);
  642. list_splice_init(&chan->desc.active, &descs);
  643. list_splice_init(&chan->desc.done, &descs);
  644. list_splice_init(&chan->desc.wait, &descs);
  645. chan->desc.running = NULL;
  646. spin_unlock_irqrestore(&chan->lock, flags);
  647. list_for_each_entry_safe(desc, _desc, &descs, node) {
  648. list_del(&desc->node);
  649. rcar_dmac_desc_put(chan, desc);
  650. }
  651. }
  652. static void rcar_dmac_stop(struct rcar_dmac *dmac)
  653. {
  654. rcar_dmac_write(dmac, RCAR_DMAOR, 0);
  655. }
  656. static void rcar_dmac_abort(struct rcar_dmac *dmac)
  657. {
  658. unsigned int i;
  659. /* Stop all channels. */
  660. for (i = 0; i < dmac->n_channels; ++i) {
  661. struct rcar_dmac_chan *chan = &dmac->channels[i];
  662. /* Stop and reinitialize the channel. */
  663. spin_lock(&chan->lock);
  664. rcar_dmac_chan_halt(chan);
  665. spin_unlock(&chan->lock);
  666. rcar_dmac_chan_reinit(chan);
  667. }
  668. }
  669. /* -----------------------------------------------------------------------------
  670. * Descriptors preparation
  671. */
  672. static void rcar_dmac_chan_configure_desc(struct rcar_dmac_chan *chan,
  673. struct rcar_dmac_desc *desc)
  674. {
  675. static const u32 chcr_ts[] = {
  676. RCAR_DMACHCR_TS_1B, RCAR_DMACHCR_TS_2B,
  677. RCAR_DMACHCR_TS_4B, RCAR_DMACHCR_TS_8B,
  678. RCAR_DMACHCR_TS_16B, RCAR_DMACHCR_TS_32B,
  679. RCAR_DMACHCR_TS_64B,
  680. };
  681. unsigned int xfer_size;
  682. u32 chcr;
  683. switch (desc->direction) {
  684. case DMA_DEV_TO_MEM:
  685. chcr = RCAR_DMACHCR_DM_INC | RCAR_DMACHCR_SM_FIXED
  686. | RCAR_DMACHCR_RS_DMARS;
  687. xfer_size = chan->src.xfer_size;
  688. break;
  689. case DMA_MEM_TO_DEV:
  690. chcr = RCAR_DMACHCR_DM_FIXED | RCAR_DMACHCR_SM_INC
  691. | RCAR_DMACHCR_RS_DMARS;
  692. xfer_size = chan->dst.xfer_size;
  693. break;
  694. case DMA_MEM_TO_MEM:
  695. default:
  696. chcr = RCAR_DMACHCR_DM_INC | RCAR_DMACHCR_SM_INC
  697. | RCAR_DMACHCR_RS_AUTO;
  698. xfer_size = RCAR_DMAC_MEMCPY_XFER_SIZE;
  699. break;
  700. }
  701. desc->xfer_shift = ilog2(xfer_size);
  702. desc->chcr = chcr | chcr_ts[desc->xfer_shift];
  703. }
  704. /*
  705. * rcar_dmac_chan_prep_sg - prepare transfer descriptors from an SG list
  706. *
  707. * Common routine for public (MEMCPY) and slave DMA. The MEMCPY case is also
  708. * converted to scatter-gather to guarantee consistent locking and a correct
  709. * list manipulation. For slave DMA direction carries the usual meaning, and,
  710. * logically, the SG list is RAM and the addr variable contains slave address,
  711. * e.g., the FIFO I/O register. For MEMCPY direction equals DMA_MEM_TO_MEM
  712. * and the SG list contains only one element and points at the source buffer.
  713. */
  714. static struct dma_async_tx_descriptor *
  715. rcar_dmac_chan_prep_sg(struct rcar_dmac_chan *chan, struct scatterlist *sgl,
  716. unsigned int sg_len, dma_addr_t dev_addr,
  717. enum dma_transfer_direction dir, unsigned long dma_flags,
  718. bool cyclic)
  719. {
  720. struct rcar_dmac_xfer_chunk *chunk;
  721. struct rcar_dmac_desc *desc;
  722. struct scatterlist *sg;
  723. unsigned int nchunks = 0;
  724. unsigned int max_chunk_size;
  725. unsigned int full_size = 0;
  726. bool highmem = false;
  727. unsigned int i;
  728. desc = rcar_dmac_desc_get(chan);
  729. if (!desc)
  730. return NULL;
  731. desc->async_tx.flags = dma_flags;
  732. desc->async_tx.cookie = -EBUSY;
  733. desc->cyclic = cyclic;
  734. desc->direction = dir;
  735. rcar_dmac_chan_configure_desc(chan, desc);
  736. max_chunk_size = RCAR_DMATCR_MASK << desc->xfer_shift;
  737. /*
  738. * Allocate and fill the transfer chunk descriptors. We own the only
  739. * reference to the DMA descriptor, there's no need for locking.
  740. */
  741. for_each_sg(sgl, sg, sg_len, i) {
  742. dma_addr_t mem_addr = sg_dma_address(sg);
  743. unsigned int len = sg_dma_len(sg);
  744. full_size += len;
  745. while (len) {
  746. unsigned int size = min(len, max_chunk_size);
  747. #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
  748. /*
  749. * Prevent individual transfers from crossing 4GB
  750. * boundaries.
  751. */
  752. if (dev_addr >> 32 != (dev_addr + size - 1) >> 32)
  753. size = ALIGN(dev_addr, 1ULL << 32) - dev_addr;
  754. if (mem_addr >> 32 != (mem_addr + size - 1) >> 32)
  755. size = ALIGN(mem_addr, 1ULL << 32) - mem_addr;
  756. /*
  757. * Check if either of the source or destination address
  758. * can't be expressed in 32 bits. If so we can't use
  759. * hardware descriptor lists.
  760. */
  761. if (dev_addr >> 32 || mem_addr >> 32)
  762. highmem = true;
  763. #endif
  764. chunk = rcar_dmac_xfer_chunk_get(chan);
  765. if (!chunk) {
  766. rcar_dmac_desc_put(chan, desc);
  767. return NULL;
  768. }
  769. if (dir == DMA_DEV_TO_MEM) {
  770. chunk->src_addr = dev_addr;
  771. chunk->dst_addr = mem_addr;
  772. } else {
  773. chunk->src_addr = mem_addr;
  774. chunk->dst_addr = dev_addr;
  775. }
  776. chunk->size = size;
  777. dev_dbg(chan->chan.device->dev,
  778. "chan%u: chunk %p/%p sgl %u@%p, %u/%u %pad -> %pad\n",
  779. chan->index, chunk, desc, i, sg, size, len,
  780. &chunk->src_addr, &chunk->dst_addr);
  781. mem_addr += size;
  782. if (dir == DMA_MEM_TO_MEM)
  783. dev_addr += size;
  784. len -= size;
  785. list_add_tail(&chunk->node, &desc->chunks);
  786. nchunks++;
  787. }
  788. }
  789. desc->nchunks = nchunks;
  790. desc->size = full_size;
  791. /*
  792. * Use hardware descriptor lists if possible when more than one chunk
  793. * needs to be transferred (otherwise they don't make much sense).
  794. *
  795. * The highmem check currently covers the whole transfer. As an
  796. * optimization we could use descriptor lists for consecutive lowmem
  797. * chunks and direct manual mode for highmem chunks. Whether the
  798. * performance improvement would be significant enough compared to the
  799. * additional complexity remains to be investigated.
  800. */
  801. desc->hwdescs.use = !highmem && nchunks > 1;
  802. if (desc->hwdescs.use) {
  803. if (rcar_dmac_fill_hwdesc(chan, desc) < 0)
  804. desc->hwdescs.use = false;
  805. }
  806. return &desc->async_tx;
  807. }
  808. /* -----------------------------------------------------------------------------
  809. * DMA engine operations
  810. */
  811. static int rcar_dmac_alloc_chan_resources(struct dma_chan *chan)
  812. {
  813. struct rcar_dmac_chan *rchan = to_rcar_dmac_chan(chan);
  814. int ret;
  815. INIT_LIST_HEAD(&rchan->desc.chunks_free);
  816. INIT_LIST_HEAD(&rchan->desc.pages);
  817. /* Preallocate descriptors. */
  818. ret = rcar_dmac_xfer_chunk_alloc(rchan, GFP_KERNEL);
  819. if (ret < 0)
  820. return -ENOMEM;
  821. ret = rcar_dmac_desc_alloc(rchan, GFP_KERNEL);
  822. if (ret < 0)
  823. return -ENOMEM;
  824. return pm_runtime_get_sync(chan->device->dev);
  825. }
  826. static void rcar_dmac_free_chan_resources(struct dma_chan *chan)
  827. {
  828. struct rcar_dmac_chan *rchan = to_rcar_dmac_chan(chan);
  829. struct rcar_dmac *dmac = to_rcar_dmac(chan->device);
  830. struct rcar_dmac_chan_map *map = &rchan->map;
  831. struct rcar_dmac_desc_page *page, *_page;
  832. struct rcar_dmac_desc *desc;
  833. LIST_HEAD(list);
  834. /* Protect against ISR */
  835. spin_lock_irq(&rchan->lock);
  836. rcar_dmac_chan_halt(rchan);
  837. spin_unlock_irq(&rchan->lock);
  838. /* Now no new interrupts will occur */
  839. if (rchan->mid_rid >= 0) {
  840. /* The caller is holding dma_list_mutex */
  841. clear_bit(rchan->mid_rid, dmac->modules);
  842. rchan->mid_rid = -EINVAL;
  843. }
  844. list_splice_init(&rchan->desc.free, &list);
  845. list_splice_init(&rchan->desc.pending, &list);
  846. list_splice_init(&rchan->desc.active, &list);
  847. list_splice_init(&rchan->desc.done, &list);
  848. list_splice_init(&rchan->desc.wait, &list);
  849. rchan->desc.running = NULL;
  850. list_for_each_entry(desc, &list, node)
  851. rcar_dmac_realloc_hwdesc(rchan, desc, 0);
  852. list_for_each_entry_safe(page, _page, &rchan->desc.pages, node) {
  853. list_del(&page->node);
  854. free_page((unsigned long)page);
  855. }
  856. /* Remove slave mapping if present. */
  857. if (map->slave.xfer_size) {
  858. dma_unmap_resource(chan->device->dev, map->addr,
  859. map->slave.xfer_size, map->dir, 0);
  860. map->slave.xfer_size = 0;
  861. }
  862. pm_runtime_put(chan->device->dev);
  863. }
  864. static struct dma_async_tx_descriptor *
  865. rcar_dmac_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dma_dest,
  866. dma_addr_t dma_src, size_t len, unsigned long flags)
  867. {
  868. struct rcar_dmac_chan *rchan = to_rcar_dmac_chan(chan);
  869. struct scatterlist sgl;
  870. if (!len)
  871. return NULL;
  872. sg_init_table(&sgl, 1);
  873. sg_set_page(&sgl, pfn_to_page(PFN_DOWN(dma_src)), len,
  874. offset_in_page(dma_src));
  875. sg_dma_address(&sgl) = dma_src;
  876. sg_dma_len(&sgl) = len;
  877. return rcar_dmac_chan_prep_sg(rchan, &sgl, 1, dma_dest,
  878. DMA_MEM_TO_MEM, flags, false);
  879. }
  880. static int rcar_dmac_map_slave_addr(struct dma_chan *chan,
  881. enum dma_transfer_direction dir)
  882. {
  883. struct rcar_dmac_chan *rchan = to_rcar_dmac_chan(chan);
  884. struct rcar_dmac_chan_map *map = &rchan->map;
  885. phys_addr_t dev_addr;
  886. size_t dev_size;
  887. enum dma_data_direction dev_dir;
  888. if (dir == DMA_DEV_TO_MEM) {
  889. dev_addr = rchan->src.slave_addr;
  890. dev_size = rchan->src.xfer_size;
  891. dev_dir = DMA_TO_DEVICE;
  892. } else {
  893. dev_addr = rchan->dst.slave_addr;
  894. dev_size = rchan->dst.xfer_size;
  895. dev_dir = DMA_FROM_DEVICE;
  896. }
  897. /* Reuse current map if possible. */
  898. if (dev_addr == map->slave.slave_addr &&
  899. dev_size == map->slave.xfer_size &&
  900. dev_dir == map->dir)
  901. return 0;
  902. /* Remove old mapping if present. */
  903. if (map->slave.xfer_size)
  904. dma_unmap_resource(chan->device->dev, map->addr,
  905. map->slave.xfer_size, map->dir, 0);
  906. map->slave.xfer_size = 0;
  907. /* Create new slave address map. */
  908. map->addr = dma_map_resource(chan->device->dev, dev_addr, dev_size,
  909. dev_dir, 0);
  910. if (dma_mapping_error(chan->device->dev, map->addr)) {
  911. dev_err(chan->device->dev,
  912. "chan%u: failed to map %zx@%pap", rchan->index,
  913. dev_size, &dev_addr);
  914. return -EIO;
  915. }
  916. dev_dbg(chan->device->dev, "chan%u: map %zx@%pap to %pad dir: %s\n",
  917. rchan->index, dev_size, &dev_addr, &map->addr,
  918. dev_dir == DMA_TO_DEVICE ? "DMA_TO_DEVICE" : "DMA_FROM_DEVICE");
  919. map->slave.slave_addr = dev_addr;
  920. map->slave.xfer_size = dev_size;
  921. map->dir = dev_dir;
  922. return 0;
  923. }
  924. static struct dma_async_tx_descriptor *
  925. rcar_dmac_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
  926. unsigned int sg_len, enum dma_transfer_direction dir,
  927. unsigned long flags, void *context)
  928. {
  929. struct rcar_dmac_chan *rchan = to_rcar_dmac_chan(chan);
  930. /* Someone calling slave DMA on a generic channel? */
  931. if (rchan->mid_rid < 0 || !sg_len) {
  932. dev_warn(chan->device->dev,
  933. "%s: bad parameter: len=%d, id=%d\n",
  934. __func__, sg_len, rchan->mid_rid);
  935. return NULL;
  936. }
  937. if (rcar_dmac_map_slave_addr(chan, dir))
  938. return NULL;
  939. return rcar_dmac_chan_prep_sg(rchan, sgl, sg_len, rchan->map.addr,
  940. dir, flags, false);
  941. }
  942. #define RCAR_DMAC_MAX_SG_LEN 32
  943. static struct dma_async_tx_descriptor *
  944. rcar_dmac_prep_dma_cyclic(struct dma_chan *chan, dma_addr_t buf_addr,
  945. size_t buf_len, size_t period_len,
  946. enum dma_transfer_direction dir, unsigned long flags)
  947. {
  948. struct rcar_dmac_chan *rchan = to_rcar_dmac_chan(chan);
  949. struct dma_async_tx_descriptor *desc;
  950. struct scatterlist *sgl;
  951. unsigned int sg_len;
  952. unsigned int i;
  953. /* Someone calling slave DMA on a generic channel? */
  954. if (rchan->mid_rid < 0 || buf_len < period_len) {
  955. dev_warn(chan->device->dev,
  956. "%s: bad parameter: buf_len=%zu, period_len=%zu, id=%d\n",
  957. __func__, buf_len, period_len, rchan->mid_rid);
  958. return NULL;
  959. }
  960. if (rcar_dmac_map_slave_addr(chan, dir))
  961. return NULL;
  962. sg_len = buf_len / period_len;
  963. if (sg_len > RCAR_DMAC_MAX_SG_LEN) {
  964. dev_err(chan->device->dev,
  965. "chan%u: sg length %d exceds limit %d",
  966. rchan->index, sg_len, RCAR_DMAC_MAX_SG_LEN);
  967. return NULL;
  968. }
  969. /*
  970. * Allocate the sg list dynamically as it would consume too much stack
  971. * space.
  972. */
  973. sgl = kcalloc(sg_len, sizeof(*sgl), GFP_NOWAIT);
  974. if (!sgl)
  975. return NULL;
  976. sg_init_table(sgl, sg_len);
  977. for (i = 0; i < sg_len; ++i) {
  978. dma_addr_t src = buf_addr + (period_len * i);
  979. sg_set_page(&sgl[i], pfn_to_page(PFN_DOWN(src)), period_len,
  980. offset_in_page(src));
  981. sg_dma_address(&sgl[i]) = src;
  982. sg_dma_len(&sgl[i]) = period_len;
  983. }
  984. desc = rcar_dmac_chan_prep_sg(rchan, sgl, sg_len, rchan->map.addr,
  985. dir, flags, true);
  986. kfree(sgl);
  987. return desc;
  988. }
  989. static int rcar_dmac_device_config(struct dma_chan *chan,
  990. struct dma_slave_config *cfg)
  991. {
  992. struct rcar_dmac_chan *rchan = to_rcar_dmac_chan(chan);
  993. /*
  994. * We could lock this, but you shouldn't be configuring the
  995. * channel, while using it...
  996. */
  997. rchan->src.slave_addr = cfg->src_addr;
  998. rchan->dst.slave_addr = cfg->dst_addr;
  999. rchan->src.xfer_size = cfg->src_addr_width;
  1000. rchan->dst.xfer_size = cfg->dst_addr_width;
  1001. return 0;
  1002. }
  1003. static int rcar_dmac_chan_terminate_all(struct dma_chan *chan)
  1004. {
  1005. struct rcar_dmac_chan *rchan = to_rcar_dmac_chan(chan);
  1006. unsigned long flags;
  1007. spin_lock_irqsave(&rchan->lock, flags);
  1008. rcar_dmac_chan_halt(rchan);
  1009. spin_unlock_irqrestore(&rchan->lock, flags);
  1010. /*
  1011. * FIXME: No new interrupt can occur now, but the IRQ thread might still
  1012. * be running.
  1013. */
  1014. rcar_dmac_chan_reinit(rchan);
  1015. return 0;
  1016. }
  1017. static unsigned int rcar_dmac_chan_get_residue(struct rcar_dmac_chan *chan,
  1018. dma_cookie_t cookie)
  1019. {
  1020. struct rcar_dmac_desc *desc = chan->desc.running;
  1021. struct rcar_dmac_xfer_chunk *running = NULL;
  1022. struct rcar_dmac_xfer_chunk *chunk;
  1023. enum dma_status status;
  1024. unsigned int residue = 0;
  1025. unsigned int dptr = 0;
  1026. if (!desc)
  1027. return 0;
  1028. /*
  1029. * If the cookie corresponds to a descriptor that has been completed
  1030. * there is no residue. The same check has already been performed by the
  1031. * caller but without holding the channel lock, so the descriptor could
  1032. * now be complete.
  1033. */
  1034. status = dma_cookie_status(&chan->chan, cookie, NULL);
  1035. if (status == DMA_COMPLETE)
  1036. return 0;
  1037. /*
  1038. * If the cookie doesn't correspond to the currently running transfer
  1039. * then the descriptor hasn't been processed yet, and the residue is
  1040. * equal to the full descriptor size.
  1041. * Also, a client driver is possible to call this function before
  1042. * rcar_dmac_isr_channel_thread() runs. In this case, the "desc.running"
  1043. * will be the next descriptor, and the done list will appear. So, if
  1044. * the argument cookie matches the done list's cookie, we can assume
  1045. * the residue is zero.
  1046. */
  1047. if (cookie != desc->async_tx.cookie) {
  1048. list_for_each_entry(desc, &chan->desc.done, node) {
  1049. if (cookie == desc->async_tx.cookie)
  1050. return 0;
  1051. }
  1052. list_for_each_entry(desc, &chan->desc.pending, node) {
  1053. if (cookie == desc->async_tx.cookie)
  1054. return desc->size;
  1055. }
  1056. list_for_each_entry(desc, &chan->desc.active, node) {
  1057. if (cookie == desc->async_tx.cookie)
  1058. return desc->size;
  1059. }
  1060. /*
  1061. * No descriptor found for the cookie, there's thus no residue.
  1062. * This shouldn't happen if the calling driver passes a correct
  1063. * cookie value.
  1064. */
  1065. WARN(1, "No descriptor for cookie!");
  1066. return 0;
  1067. }
  1068. /*
  1069. * In descriptor mode the descriptor running pointer is not maintained
  1070. * by the interrupt handler, find the running descriptor from the
  1071. * descriptor pointer field in the CHCRB register. In non-descriptor
  1072. * mode just use the running descriptor pointer.
  1073. */
  1074. if (desc->hwdescs.use) {
  1075. dptr = (rcar_dmac_chan_read(chan, RCAR_DMACHCRB) &
  1076. RCAR_DMACHCRB_DPTR_MASK) >> RCAR_DMACHCRB_DPTR_SHIFT;
  1077. WARN_ON(dptr >= desc->nchunks);
  1078. } else {
  1079. running = desc->running;
  1080. }
  1081. /* Compute the size of all chunks still to be transferred. */
  1082. list_for_each_entry_reverse(chunk, &desc->chunks, node) {
  1083. if (chunk == running || ++dptr == desc->nchunks)
  1084. break;
  1085. residue += chunk->size;
  1086. }
  1087. /* Add the residue for the current chunk. */
  1088. residue += rcar_dmac_chan_read(chan, RCAR_DMATCR) << desc->xfer_shift;
  1089. return residue;
  1090. }
  1091. static enum dma_status rcar_dmac_tx_status(struct dma_chan *chan,
  1092. dma_cookie_t cookie,
  1093. struct dma_tx_state *txstate)
  1094. {
  1095. struct rcar_dmac_chan *rchan = to_rcar_dmac_chan(chan);
  1096. enum dma_status status;
  1097. unsigned long flags;
  1098. unsigned int residue;
  1099. status = dma_cookie_status(chan, cookie, txstate);
  1100. if (status == DMA_COMPLETE || !txstate)
  1101. return status;
  1102. spin_lock_irqsave(&rchan->lock, flags);
  1103. residue = rcar_dmac_chan_get_residue(rchan, cookie);
  1104. spin_unlock_irqrestore(&rchan->lock, flags);
  1105. /* if there's no residue, the cookie is complete */
  1106. if (!residue)
  1107. return DMA_COMPLETE;
  1108. dma_set_residue(txstate, residue);
  1109. return status;
  1110. }
  1111. static void rcar_dmac_issue_pending(struct dma_chan *chan)
  1112. {
  1113. struct rcar_dmac_chan *rchan = to_rcar_dmac_chan(chan);
  1114. unsigned long flags;
  1115. spin_lock_irqsave(&rchan->lock, flags);
  1116. if (list_empty(&rchan->desc.pending))
  1117. goto done;
  1118. /* Append the pending list to the active list. */
  1119. list_splice_tail_init(&rchan->desc.pending, &rchan->desc.active);
  1120. /*
  1121. * If no transfer is running pick the first descriptor from the active
  1122. * list and start the transfer.
  1123. */
  1124. if (!rchan->desc.running) {
  1125. struct rcar_dmac_desc *desc;
  1126. desc = list_first_entry(&rchan->desc.active,
  1127. struct rcar_dmac_desc, node);
  1128. rchan->desc.running = desc;
  1129. rcar_dmac_chan_start_xfer(rchan);
  1130. }
  1131. done:
  1132. spin_unlock_irqrestore(&rchan->lock, flags);
  1133. }
  1134. /* -----------------------------------------------------------------------------
  1135. * IRQ handling
  1136. */
  1137. static irqreturn_t rcar_dmac_isr_desc_stage_end(struct rcar_dmac_chan *chan)
  1138. {
  1139. struct rcar_dmac_desc *desc = chan->desc.running;
  1140. unsigned int stage;
  1141. if (WARN_ON(!desc || !desc->cyclic)) {
  1142. /*
  1143. * This should never happen, there should always be a running
  1144. * cyclic descriptor when a descriptor stage end interrupt is
  1145. * triggered. Warn and return.
  1146. */
  1147. return IRQ_NONE;
  1148. }
  1149. /* Program the interrupt pointer to the next stage. */
  1150. stage = (rcar_dmac_chan_read(chan, RCAR_DMACHCRB) &
  1151. RCAR_DMACHCRB_DPTR_MASK) >> RCAR_DMACHCRB_DPTR_SHIFT;
  1152. rcar_dmac_chan_write(chan, RCAR_DMADPCR, RCAR_DMADPCR_DIPT(stage));
  1153. return IRQ_WAKE_THREAD;
  1154. }
  1155. static irqreturn_t rcar_dmac_isr_transfer_end(struct rcar_dmac_chan *chan)
  1156. {
  1157. struct rcar_dmac_desc *desc = chan->desc.running;
  1158. irqreturn_t ret = IRQ_WAKE_THREAD;
  1159. if (WARN_ON_ONCE(!desc)) {
  1160. /*
  1161. * This should never happen, there should always be a running
  1162. * descriptor when a transfer end interrupt is triggered. Warn
  1163. * and return.
  1164. */
  1165. return IRQ_NONE;
  1166. }
  1167. /*
  1168. * The transfer end interrupt isn't generated for each chunk when using
  1169. * descriptor mode. Only update the running chunk pointer in
  1170. * non-descriptor mode.
  1171. */
  1172. if (!desc->hwdescs.use) {
  1173. /*
  1174. * If we haven't completed the last transfer chunk simply move
  1175. * to the next one. Only wake the IRQ thread if the transfer is
  1176. * cyclic.
  1177. */
  1178. if (!list_is_last(&desc->running->node, &desc->chunks)) {
  1179. desc->running = list_next_entry(desc->running, node);
  1180. if (!desc->cyclic)
  1181. ret = IRQ_HANDLED;
  1182. goto done;
  1183. }
  1184. /*
  1185. * We've completed the last transfer chunk. If the transfer is
  1186. * cyclic, move back to the first one.
  1187. */
  1188. if (desc->cyclic) {
  1189. desc->running =
  1190. list_first_entry(&desc->chunks,
  1191. struct rcar_dmac_xfer_chunk,
  1192. node);
  1193. goto done;
  1194. }
  1195. }
  1196. /* The descriptor is complete, move it to the done list. */
  1197. list_move_tail(&desc->node, &chan->desc.done);
  1198. /* Queue the next descriptor, if any. */
  1199. if (!list_empty(&chan->desc.active))
  1200. chan->desc.running = list_first_entry(&chan->desc.active,
  1201. struct rcar_dmac_desc,
  1202. node);
  1203. else
  1204. chan->desc.running = NULL;
  1205. done:
  1206. if (chan->desc.running)
  1207. rcar_dmac_chan_start_xfer(chan);
  1208. return ret;
  1209. }
  1210. static irqreturn_t rcar_dmac_isr_channel(int irq, void *dev)
  1211. {
  1212. u32 mask = RCAR_DMACHCR_DSE | RCAR_DMACHCR_TE;
  1213. struct rcar_dmac_chan *chan = dev;
  1214. irqreturn_t ret = IRQ_NONE;
  1215. u32 chcr;
  1216. spin_lock(&chan->lock);
  1217. chcr = rcar_dmac_chan_read(chan, RCAR_DMACHCR);
  1218. if (chcr & RCAR_DMACHCR_TE)
  1219. mask |= RCAR_DMACHCR_DE;
  1220. rcar_dmac_chan_write(chan, RCAR_DMACHCR, chcr & ~mask);
  1221. if (chcr & RCAR_DMACHCR_DSE)
  1222. ret |= rcar_dmac_isr_desc_stage_end(chan);
  1223. if (chcr & RCAR_DMACHCR_TE)
  1224. ret |= rcar_dmac_isr_transfer_end(chan);
  1225. spin_unlock(&chan->lock);
  1226. return ret;
  1227. }
  1228. static irqreturn_t rcar_dmac_isr_channel_thread(int irq, void *dev)
  1229. {
  1230. struct rcar_dmac_chan *chan = dev;
  1231. struct rcar_dmac_desc *desc;
  1232. struct dmaengine_desc_callback cb;
  1233. spin_lock_irq(&chan->lock);
  1234. /* For cyclic transfers notify the user after every chunk. */
  1235. if (chan->desc.running && chan->desc.running->cyclic) {
  1236. desc = chan->desc.running;
  1237. dmaengine_desc_get_callback(&desc->async_tx, &cb);
  1238. if (dmaengine_desc_callback_valid(&cb)) {
  1239. spin_unlock_irq(&chan->lock);
  1240. dmaengine_desc_callback_invoke(&cb, NULL);
  1241. spin_lock_irq(&chan->lock);
  1242. }
  1243. }
  1244. /*
  1245. * Call the callback function for all descriptors on the done list and
  1246. * move them to the ack wait list.
  1247. */
  1248. while (!list_empty(&chan->desc.done)) {
  1249. desc = list_first_entry(&chan->desc.done, struct rcar_dmac_desc,
  1250. node);
  1251. dma_cookie_complete(&desc->async_tx);
  1252. list_del(&desc->node);
  1253. dmaengine_desc_get_callback(&desc->async_tx, &cb);
  1254. if (dmaengine_desc_callback_valid(&cb)) {
  1255. spin_unlock_irq(&chan->lock);
  1256. /*
  1257. * We own the only reference to this descriptor, we can
  1258. * safely dereference it without holding the channel
  1259. * lock.
  1260. */
  1261. dmaengine_desc_callback_invoke(&cb, NULL);
  1262. spin_lock_irq(&chan->lock);
  1263. }
  1264. list_add_tail(&desc->node, &chan->desc.wait);
  1265. }
  1266. spin_unlock_irq(&chan->lock);
  1267. /* Recycle all acked descriptors. */
  1268. rcar_dmac_desc_recycle_acked(chan);
  1269. return IRQ_HANDLED;
  1270. }
  1271. static irqreturn_t rcar_dmac_isr_error(int irq, void *data)
  1272. {
  1273. struct rcar_dmac *dmac = data;
  1274. if (!(rcar_dmac_read(dmac, RCAR_DMAOR) & RCAR_DMAOR_AE))
  1275. return IRQ_NONE;
  1276. /*
  1277. * An unrecoverable error occurred on an unknown channel. Halt the DMAC,
  1278. * abort transfers on all channels, and reinitialize the DMAC.
  1279. */
  1280. rcar_dmac_stop(dmac);
  1281. rcar_dmac_abort(dmac);
  1282. rcar_dmac_init(dmac);
  1283. return IRQ_HANDLED;
  1284. }
  1285. /* -----------------------------------------------------------------------------
  1286. * OF xlate and channel filter
  1287. */
  1288. static bool rcar_dmac_chan_filter(struct dma_chan *chan, void *arg)
  1289. {
  1290. struct rcar_dmac *dmac = to_rcar_dmac(chan->device);
  1291. struct of_phandle_args *dma_spec = arg;
  1292. /*
  1293. * FIXME: Using a filter on OF platforms is a nonsense. The OF xlate
  1294. * function knows from which device it wants to allocate a channel from,
  1295. * and would be perfectly capable of selecting the channel it wants.
  1296. * Forcing it to call dma_request_channel() and iterate through all
  1297. * channels from all controllers is just pointless.
  1298. */
  1299. if (chan->device->device_config != rcar_dmac_device_config ||
  1300. dma_spec->np != chan->device->dev->of_node)
  1301. return false;
  1302. return !test_and_set_bit(dma_spec->args[0], dmac->modules);
  1303. }
  1304. static struct dma_chan *rcar_dmac_of_xlate(struct of_phandle_args *dma_spec,
  1305. struct of_dma *ofdma)
  1306. {
  1307. struct rcar_dmac_chan *rchan;
  1308. struct dma_chan *chan;
  1309. dma_cap_mask_t mask;
  1310. if (dma_spec->args_count != 1)
  1311. return NULL;
  1312. /* Only slave DMA channels can be allocated via DT */
  1313. dma_cap_zero(mask);
  1314. dma_cap_set(DMA_SLAVE, mask);
  1315. chan = dma_request_channel(mask, rcar_dmac_chan_filter, dma_spec);
  1316. if (!chan)
  1317. return NULL;
  1318. rchan = to_rcar_dmac_chan(chan);
  1319. rchan->mid_rid = dma_spec->args[0];
  1320. return chan;
  1321. }
  1322. /* -----------------------------------------------------------------------------
  1323. * Power management
  1324. */
  1325. #ifdef CONFIG_PM_SLEEP
  1326. static int rcar_dmac_sleep_suspend(struct device *dev)
  1327. {
  1328. /*
  1329. * TODO: Wait for the current transfer to complete and stop the device.
  1330. */
  1331. return 0;
  1332. }
  1333. static int rcar_dmac_sleep_resume(struct device *dev)
  1334. {
  1335. /* TODO: Resume transfers, if any. */
  1336. return 0;
  1337. }
  1338. #endif
  1339. #ifdef CONFIG_PM
  1340. static int rcar_dmac_runtime_suspend(struct device *dev)
  1341. {
  1342. return 0;
  1343. }
  1344. static int rcar_dmac_runtime_resume(struct device *dev)
  1345. {
  1346. struct rcar_dmac *dmac = dev_get_drvdata(dev);
  1347. return rcar_dmac_init(dmac);
  1348. }
  1349. #endif
  1350. static const struct dev_pm_ops rcar_dmac_pm = {
  1351. SET_SYSTEM_SLEEP_PM_OPS(rcar_dmac_sleep_suspend, rcar_dmac_sleep_resume)
  1352. SET_RUNTIME_PM_OPS(rcar_dmac_runtime_suspend, rcar_dmac_runtime_resume,
  1353. NULL)
  1354. };
  1355. /* -----------------------------------------------------------------------------
  1356. * Probe and remove
  1357. */
  1358. static int rcar_dmac_chan_probe(struct rcar_dmac *dmac,
  1359. struct rcar_dmac_chan *rchan,
  1360. unsigned int index)
  1361. {
  1362. struct platform_device *pdev = to_platform_device(dmac->dev);
  1363. struct dma_chan *chan = &rchan->chan;
  1364. char pdev_irqname[5];
  1365. char *irqname;
  1366. int irq;
  1367. int ret;
  1368. rchan->index = index;
  1369. rchan->iomem = dmac->iomem + RCAR_DMAC_CHAN_OFFSET(index);
  1370. rchan->mid_rid = -EINVAL;
  1371. spin_lock_init(&rchan->lock);
  1372. INIT_LIST_HEAD(&rchan->desc.free);
  1373. INIT_LIST_HEAD(&rchan->desc.pending);
  1374. INIT_LIST_HEAD(&rchan->desc.active);
  1375. INIT_LIST_HEAD(&rchan->desc.done);
  1376. INIT_LIST_HEAD(&rchan->desc.wait);
  1377. /* Request the channel interrupt. */
  1378. sprintf(pdev_irqname, "ch%u", index);
  1379. irq = platform_get_irq_byname(pdev, pdev_irqname);
  1380. if (irq < 0) {
  1381. dev_err(dmac->dev, "no IRQ specified for channel %u\n", index);
  1382. return -ENODEV;
  1383. }
  1384. irqname = devm_kasprintf(dmac->dev, GFP_KERNEL, "%s:%u",
  1385. dev_name(dmac->dev), index);
  1386. if (!irqname)
  1387. return -ENOMEM;
  1388. ret = devm_request_threaded_irq(dmac->dev, irq, rcar_dmac_isr_channel,
  1389. rcar_dmac_isr_channel_thread, 0,
  1390. irqname, rchan);
  1391. if (ret) {
  1392. dev_err(dmac->dev, "failed to request IRQ %u (%d)\n", irq, ret);
  1393. return ret;
  1394. }
  1395. /*
  1396. * Initialize the DMA engine channel and add it to the DMA engine
  1397. * channels list.
  1398. */
  1399. chan->device = &dmac->engine;
  1400. dma_cookie_init(chan);
  1401. list_add_tail(&chan->device_node, &dmac->engine.channels);
  1402. return 0;
  1403. }
  1404. static int rcar_dmac_parse_of(struct device *dev, struct rcar_dmac *dmac)
  1405. {
  1406. struct device_node *np = dev->of_node;
  1407. int ret;
  1408. ret = of_property_read_u32(np, "dma-channels", &dmac->n_channels);
  1409. if (ret < 0) {
  1410. dev_err(dev, "unable to read dma-channels property\n");
  1411. return ret;
  1412. }
  1413. if (dmac->n_channels <= 0 || dmac->n_channels >= 100) {
  1414. dev_err(dev, "invalid number of channels %u\n",
  1415. dmac->n_channels);
  1416. return -EINVAL;
  1417. }
  1418. return 0;
  1419. }
  1420. static int rcar_dmac_probe(struct platform_device *pdev)
  1421. {
  1422. const enum dma_slave_buswidth widths = DMA_SLAVE_BUSWIDTH_1_BYTE |
  1423. DMA_SLAVE_BUSWIDTH_2_BYTES | DMA_SLAVE_BUSWIDTH_4_BYTES |
  1424. DMA_SLAVE_BUSWIDTH_8_BYTES | DMA_SLAVE_BUSWIDTH_16_BYTES |
  1425. DMA_SLAVE_BUSWIDTH_32_BYTES | DMA_SLAVE_BUSWIDTH_64_BYTES;
  1426. unsigned int channels_offset = 0;
  1427. struct dma_device *engine;
  1428. struct rcar_dmac *dmac;
  1429. struct resource *mem;
  1430. unsigned int i;
  1431. char *irqname;
  1432. int irq;
  1433. int ret;
  1434. dmac = devm_kzalloc(&pdev->dev, sizeof(*dmac), GFP_KERNEL);
  1435. if (!dmac)
  1436. return -ENOMEM;
  1437. dmac->dev = &pdev->dev;
  1438. platform_set_drvdata(pdev, dmac);
  1439. ret = rcar_dmac_parse_of(&pdev->dev, dmac);
  1440. if (ret < 0)
  1441. return ret;
  1442. /*
  1443. * A still unconfirmed hardware bug prevents the IPMMU microTLB 0 to be
  1444. * flushed correctly, resulting in memory corruption. DMAC 0 channel 0
  1445. * is connected to microTLB 0 on currently supported platforms, so we
  1446. * can't use it with the IPMMU. As the IOMMU API operates at the device
  1447. * level we can't disable it selectively, so ignore channel 0 for now if
  1448. * the device is part of an IOMMU group.
  1449. */
  1450. if (pdev->dev.iommu_group) {
  1451. dmac->n_channels--;
  1452. channels_offset = 1;
  1453. }
  1454. dmac->channels = devm_kcalloc(&pdev->dev, dmac->n_channels,
  1455. sizeof(*dmac->channels), GFP_KERNEL);
  1456. if (!dmac->channels)
  1457. return -ENOMEM;
  1458. /* Request resources. */
  1459. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1460. dmac->iomem = devm_ioremap_resource(&pdev->dev, mem);
  1461. if (IS_ERR(dmac->iomem))
  1462. return PTR_ERR(dmac->iomem);
  1463. irq = platform_get_irq_byname(pdev, "error");
  1464. if (irq < 0) {
  1465. dev_err(&pdev->dev, "no error IRQ specified\n");
  1466. return -ENODEV;
  1467. }
  1468. irqname = devm_kasprintf(dmac->dev, GFP_KERNEL, "%s:error",
  1469. dev_name(dmac->dev));
  1470. if (!irqname)
  1471. return -ENOMEM;
  1472. ret = devm_request_irq(&pdev->dev, irq, rcar_dmac_isr_error, 0,
  1473. irqname, dmac);
  1474. if (ret) {
  1475. dev_err(&pdev->dev, "failed to request IRQ %u (%d)\n",
  1476. irq, ret);
  1477. return ret;
  1478. }
  1479. /* Enable runtime PM and initialize the device. */
  1480. pm_runtime_enable(&pdev->dev);
  1481. ret = pm_runtime_get_sync(&pdev->dev);
  1482. if (ret < 0) {
  1483. dev_err(&pdev->dev, "runtime PM get sync failed (%d)\n", ret);
  1484. return ret;
  1485. }
  1486. ret = rcar_dmac_init(dmac);
  1487. pm_runtime_put(&pdev->dev);
  1488. if (ret) {
  1489. dev_err(&pdev->dev, "failed to reset device\n");
  1490. goto error;
  1491. }
  1492. /* Initialize the channels. */
  1493. INIT_LIST_HEAD(&dmac->engine.channels);
  1494. for (i = 0; i < dmac->n_channels; ++i) {
  1495. ret = rcar_dmac_chan_probe(dmac, &dmac->channels[i],
  1496. i + channels_offset);
  1497. if (ret < 0)
  1498. goto error;
  1499. }
  1500. /* Register the DMAC as a DMA provider for DT. */
  1501. ret = of_dma_controller_register(pdev->dev.of_node, rcar_dmac_of_xlate,
  1502. NULL);
  1503. if (ret < 0)
  1504. goto error;
  1505. /*
  1506. * Register the DMA engine device.
  1507. *
  1508. * Default transfer size of 32 bytes requires 32-byte alignment.
  1509. */
  1510. engine = &dmac->engine;
  1511. dma_cap_set(DMA_MEMCPY, engine->cap_mask);
  1512. dma_cap_set(DMA_SLAVE, engine->cap_mask);
  1513. engine->dev = &pdev->dev;
  1514. engine->copy_align = ilog2(RCAR_DMAC_MEMCPY_XFER_SIZE);
  1515. engine->src_addr_widths = widths;
  1516. engine->dst_addr_widths = widths;
  1517. engine->directions = BIT(DMA_MEM_TO_DEV) | BIT(DMA_DEV_TO_MEM);
  1518. engine->residue_granularity = DMA_RESIDUE_GRANULARITY_BURST;
  1519. engine->device_alloc_chan_resources = rcar_dmac_alloc_chan_resources;
  1520. engine->device_free_chan_resources = rcar_dmac_free_chan_resources;
  1521. engine->device_prep_dma_memcpy = rcar_dmac_prep_dma_memcpy;
  1522. engine->device_prep_slave_sg = rcar_dmac_prep_slave_sg;
  1523. engine->device_prep_dma_cyclic = rcar_dmac_prep_dma_cyclic;
  1524. engine->device_config = rcar_dmac_device_config;
  1525. engine->device_terminate_all = rcar_dmac_chan_terminate_all;
  1526. engine->device_tx_status = rcar_dmac_tx_status;
  1527. engine->device_issue_pending = rcar_dmac_issue_pending;
  1528. ret = dma_async_device_register(engine);
  1529. if (ret < 0)
  1530. goto error;
  1531. return 0;
  1532. error:
  1533. of_dma_controller_free(pdev->dev.of_node);
  1534. pm_runtime_disable(&pdev->dev);
  1535. return ret;
  1536. }
  1537. static int rcar_dmac_remove(struct platform_device *pdev)
  1538. {
  1539. struct rcar_dmac *dmac = platform_get_drvdata(pdev);
  1540. of_dma_controller_free(pdev->dev.of_node);
  1541. dma_async_device_unregister(&dmac->engine);
  1542. pm_runtime_disable(&pdev->dev);
  1543. return 0;
  1544. }
  1545. static void rcar_dmac_shutdown(struct platform_device *pdev)
  1546. {
  1547. struct rcar_dmac *dmac = platform_get_drvdata(pdev);
  1548. rcar_dmac_stop(dmac);
  1549. }
  1550. static const struct of_device_id rcar_dmac_of_ids[] = {
  1551. { .compatible = "renesas,rcar-dmac", },
  1552. { /* Sentinel */ }
  1553. };
  1554. MODULE_DEVICE_TABLE(of, rcar_dmac_of_ids);
  1555. static struct platform_driver rcar_dmac_driver = {
  1556. .driver = {
  1557. .pm = &rcar_dmac_pm,
  1558. .name = "rcar-dmac",
  1559. .of_match_table = rcar_dmac_of_ids,
  1560. },
  1561. .probe = rcar_dmac_probe,
  1562. .remove = rcar_dmac_remove,
  1563. .shutdown = rcar_dmac_shutdown,
  1564. };
  1565. module_platform_driver(rcar_dmac_driver);
  1566. MODULE_DESCRIPTION("R-Car Gen2 DMA Controller Driver");
  1567. MODULE_AUTHOR("Laurent Pinchart <laurent.pinchart@ideasonboard.com>");
  1568. MODULE_LICENSE("GPL v2");