divider.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611
  1. /*
  2. * TI Divider Clock
  3. *
  4. * Copyright (C) 2013 Texas Instruments, Inc.
  5. *
  6. * Tero Kristo <t-kristo@ti.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed "as is" WITHOUT ANY WARRANTY of any
  13. * kind, whether express or implied; without even the implied warranty
  14. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. */
  17. #include <linux/clk-provider.h>
  18. #include <linux/slab.h>
  19. #include <linux/err.h>
  20. #include <linux/of.h>
  21. #include <linux/of_address.h>
  22. #include <linux/clk/ti.h>
  23. #include "clock.h"
  24. #undef pr_fmt
  25. #define pr_fmt(fmt) "%s: " fmt, __func__
  26. #define div_mask(d) ((1 << ((d)->width)) - 1)
  27. static unsigned int _get_table_maxdiv(const struct clk_div_table *table)
  28. {
  29. unsigned int maxdiv = 0;
  30. const struct clk_div_table *clkt;
  31. for (clkt = table; clkt->div; clkt++)
  32. if (clkt->div > maxdiv)
  33. maxdiv = clkt->div;
  34. return maxdiv;
  35. }
  36. static unsigned int _get_maxdiv(struct clk_divider *divider)
  37. {
  38. if (divider->flags & CLK_DIVIDER_ONE_BASED)
  39. return div_mask(divider);
  40. if (divider->flags & CLK_DIVIDER_POWER_OF_TWO)
  41. return 1 << div_mask(divider);
  42. if (divider->table)
  43. return _get_table_maxdiv(divider->table);
  44. return div_mask(divider) + 1;
  45. }
  46. static unsigned int _get_table_div(const struct clk_div_table *table,
  47. unsigned int val)
  48. {
  49. const struct clk_div_table *clkt;
  50. for (clkt = table; clkt->div; clkt++)
  51. if (clkt->val == val)
  52. return clkt->div;
  53. return 0;
  54. }
  55. static unsigned int _get_div(struct clk_divider *divider, unsigned int val)
  56. {
  57. if (divider->flags & CLK_DIVIDER_ONE_BASED)
  58. return val;
  59. if (divider->flags & CLK_DIVIDER_POWER_OF_TWO)
  60. return 1 << val;
  61. if (divider->table)
  62. return _get_table_div(divider->table, val);
  63. return val + 1;
  64. }
  65. static unsigned int _get_table_val(const struct clk_div_table *table,
  66. unsigned int div)
  67. {
  68. const struct clk_div_table *clkt;
  69. for (clkt = table; clkt->div; clkt++)
  70. if (clkt->div == div)
  71. return clkt->val;
  72. return 0;
  73. }
  74. static unsigned int _get_val(struct clk_divider *divider, u8 div)
  75. {
  76. if (divider->flags & CLK_DIVIDER_ONE_BASED)
  77. return div;
  78. if (divider->flags & CLK_DIVIDER_POWER_OF_TWO)
  79. return __ffs(div);
  80. if (divider->table)
  81. return _get_table_val(divider->table, div);
  82. return div - 1;
  83. }
  84. static unsigned long ti_clk_divider_recalc_rate(struct clk_hw *hw,
  85. unsigned long parent_rate)
  86. {
  87. struct clk_divider *divider = to_clk_divider(hw);
  88. unsigned int div, val;
  89. val = ti_clk_ll_ops->clk_readl(divider->reg) >> divider->shift;
  90. val &= div_mask(divider);
  91. div = _get_div(divider, val);
  92. if (!div) {
  93. WARN(!(divider->flags & CLK_DIVIDER_ALLOW_ZERO),
  94. "%s: Zero divisor and CLK_DIVIDER_ALLOW_ZERO not set\n",
  95. clk_hw_get_name(hw));
  96. return parent_rate;
  97. }
  98. return DIV_ROUND_UP(parent_rate, div);
  99. }
  100. /*
  101. * The reverse of DIV_ROUND_UP: The maximum number which
  102. * divided by m is r
  103. */
  104. #define MULT_ROUND_UP(r, m) ((r) * (m) + (m) - 1)
  105. static bool _is_valid_table_div(const struct clk_div_table *table,
  106. unsigned int div)
  107. {
  108. const struct clk_div_table *clkt;
  109. for (clkt = table; clkt->div; clkt++)
  110. if (clkt->div == div)
  111. return true;
  112. return false;
  113. }
  114. static bool _is_valid_div(struct clk_divider *divider, unsigned int div)
  115. {
  116. if (divider->flags & CLK_DIVIDER_POWER_OF_TWO)
  117. return is_power_of_2(div);
  118. if (divider->table)
  119. return _is_valid_table_div(divider->table, div);
  120. return true;
  121. }
  122. static int ti_clk_divider_bestdiv(struct clk_hw *hw, unsigned long rate,
  123. unsigned long *best_parent_rate)
  124. {
  125. struct clk_divider *divider = to_clk_divider(hw);
  126. int i, bestdiv = 0;
  127. unsigned long parent_rate, best = 0, now, maxdiv;
  128. unsigned long parent_rate_saved = *best_parent_rate;
  129. if (!rate)
  130. rate = 1;
  131. maxdiv = _get_maxdiv(divider);
  132. if (!(clk_hw_get_flags(hw) & CLK_SET_RATE_PARENT)) {
  133. parent_rate = *best_parent_rate;
  134. bestdiv = DIV_ROUND_UP(parent_rate, rate);
  135. bestdiv = bestdiv == 0 ? 1 : bestdiv;
  136. bestdiv = bestdiv > maxdiv ? maxdiv : bestdiv;
  137. return bestdiv;
  138. }
  139. /*
  140. * The maximum divider we can use without overflowing
  141. * unsigned long in rate * i below
  142. */
  143. maxdiv = min(ULONG_MAX / rate, maxdiv);
  144. for (i = 1; i <= maxdiv; i++) {
  145. if (!_is_valid_div(divider, i))
  146. continue;
  147. if (rate * i == parent_rate_saved) {
  148. /*
  149. * It's the most ideal case if the requested rate can be
  150. * divided from parent clock without needing to change
  151. * parent rate, so return the divider immediately.
  152. */
  153. *best_parent_rate = parent_rate_saved;
  154. return i;
  155. }
  156. parent_rate = clk_hw_round_rate(clk_hw_get_parent(hw),
  157. MULT_ROUND_UP(rate, i));
  158. now = DIV_ROUND_UP(parent_rate, i);
  159. if (now <= rate && now > best) {
  160. bestdiv = i;
  161. best = now;
  162. *best_parent_rate = parent_rate;
  163. }
  164. }
  165. if (!bestdiv) {
  166. bestdiv = _get_maxdiv(divider);
  167. *best_parent_rate =
  168. clk_hw_round_rate(clk_hw_get_parent(hw), 1);
  169. }
  170. return bestdiv;
  171. }
  172. static long ti_clk_divider_round_rate(struct clk_hw *hw, unsigned long rate,
  173. unsigned long *prate)
  174. {
  175. int div;
  176. div = ti_clk_divider_bestdiv(hw, rate, prate);
  177. return DIV_ROUND_UP(*prate, div);
  178. }
  179. static int ti_clk_divider_set_rate(struct clk_hw *hw, unsigned long rate,
  180. unsigned long parent_rate)
  181. {
  182. struct clk_divider *divider;
  183. unsigned int div, value;
  184. u32 val;
  185. if (!hw || !rate)
  186. return -EINVAL;
  187. divider = to_clk_divider(hw);
  188. div = DIV_ROUND_UP(parent_rate, rate);
  189. value = _get_val(divider, div);
  190. if (value > div_mask(divider))
  191. value = div_mask(divider);
  192. if (divider->flags & CLK_DIVIDER_HIWORD_MASK) {
  193. val = div_mask(divider) << (divider->shift + 16);
  194. } else {
  195. val = ti_clk_ll_ops->clk_readl(divider->reg);
  196. val &= ~(div_mask(divider) << divider->shift);
  197. }
  198. val |= value << divider->shift;
  199. ti_clk_ll_ops->clk_writel(val, divider->reg);
  200. return 0;
  201. }
  202. const struct clk_ops ti_clk_divider_ops = {
  203. .recalc_rate = ti_clk_divider_recalc_rate,
  204. .round_rate = ti_clk_divider_round_rate,
  205. .set_rate = ti_clk_divider_set_rate,
  206. };
  207. static struct clk *_register_divider(struct device *dev, const char *name,
  208. const char *parent_name,
  209. unsigned long flags, void __iomem *reg,
  210. u8 shift, u8 width, u8 clk_divider_flags,
  211. const struct clk_div_table *table)
  212. {
  213. struct clk_divider *div;
  214. struct clk *clk;
  215. struct clk_init_data init;
  216. if (clk_divider_flags & CLK_DIVIDER_HIWORD_MASK) {
  217. if (width + shift > 16) {
  218. pr_warn("divider value exceeds LOWORD field\n");
  219. return ERR_PTR(-EINVAL);
  220. }
  221. }
  222. /* allocate the divider */
  223. div = kzalloc(sizeof(*div), GFP_KERNEL);
  224. if (!div) {
  225. pr_err("%s: could not allocate divider clk\n", __func__);
  226. return ERR_PTR(-ENOMEM);
  227. }
  228. init.name = name;
  229. init.ops = &ti_clk_divider_ops;
  230. init.flags = flags | CLK_IS_BASIC;
  231. init.parent_names = (parent_name ? &parent_name : NULL);
  232. init.num_parents = (parent_name ? 1 : 0);
  233. /* struct clk_divider assignments */
  234. div->reg = reg;
  235. div->shift = shift;
  236. div->width = width;
  237. div->flags = clk_divider_flags;
  238. div->hw.init = &init;
  239. div->table = table;
  240. /* register the clock */
  241. clk = clk_register(dev, &div->hw);
  242. if (IS_ERR(clk))
  243. kfree(div);
  244. return clk;
  245. }
  246. static struct clk_div_table *
  247. _get_div_table_from_setup(struct ti_clk_divider *setup, u8 *width)
  248. {
  249. int valid_div = 0;
  250. struct clk_div_table *table;
  251. int i;
  252. int div;
  253. u32 val;
  254. u8 flags;
  255. if (!setup->num_dividers) {
  256. /* Clk divider table not provided, determine min/max divs */
  257. flags = setup->flags;
  258. if (flags & CLKF_INDEX_STARTS_AT_ONE)
  259. val = 1;
  260. else
  261. val = 0;
  262. div = 1;
  263. while (div < setup->max_div) {
  264. if (flags & CLKF_INDEX_POWER_OF_TWO)
  265. div <<= 1;
  266. else
  267. div++;
  268. val++;
  269. }
  270. *width = fls(val);
  271. return NULL;
  272. }
  273. for (i = 0; i < setup->num_dividers; i++)
  274. if (setup->dividers[i])
  275. valid_div++;
  276. table = kzalloc(sizeof(*table) * (valid_div + 1), GFP_KERNEL);
  277. if (!table)
  278. return ERR_PTR(-ENOMEM);
  279. valid_div = 0;
  280. *width = 0;
  281. for (i = 0; i < setup->num_dividers; i++)
  282. if (setup->dividers[i]) {
  283. table[valid_div].div = setup->dividers[i];
  284. table[valid_div].val = i;
  285. valid_div++;
  286. *width = i;
  287. }
  288. *width = fls(*width);
  289. return table;
  290. }
  291. struct clk_hw *ti_clk_build_component_div(struct ti_clk_divider *setup)
  292. {
  293. struct clk_divider *div;
  294. struct clk_omap_reg *reg;
  295. if (!setup)
  296. return NULL;
  297. div = kzalloc(sizeof(*div), GFP_KERNEL);
  298. if (!div)
  299. return ERR_PTR(-ENOMEM);
  300. reg = (struct clk_omap_reg *)&div->reg;
  301. reg->index = setup->module;
  302. reg->offset = setup->reg;
  303. if (setup->flags & CLKF_INDEX_STARTS_AT_ONE)
  304. div->flags |= CLK_DIVIDER_ONE_BASED;
  305. if (setup->flags & CLKF_INDEX_POWER_OF_TWO)
  306. div->flags |= CLK_DIVIDER_POWER_OF_TWO;
  307. div->table = _get_div_table_from_setup(setup, &div->width);
  308. div->shift = setup->bit_shift;
  309. return &div->hw;
  310. }
  311. struct clk *ti_clk_register_divider(struct ti_clk *setup)
  312. {
  313. struct ti_clk_divider *div;
  314. struct clk_omap_reg *reg_setup;
  315. u32 reg;
  316. u8 width;
  317. u32 flags = 0;
  318. u8 div_flags = 0;
  319. struct clk_div_table *table;
  320. struct clk *clk;
  321. div = setup->data;
  322. reg_setup = (struct clk_omap_reg *)&reg;
  323. reg_setup->index = div->module;
  324. reg_setup->offset = div->reg;
  325. if (div->flags & CLKF_INDEX_STARTS_AT_ONE)
  326. div_flags |= CLK_DIVIDER_ONE_BASED;
  327. if (div->flags & CLKF_INDEX_POWER_OF_TWO)
  328. div_flags |= CLK_DIVIDER_POWER_OF_TWO;
  329. if (div->flags & CLKF_SET_RATE_PARENT)
  330. flags |= CLK_SET_RATE_PARENT;
  331. table = _get_div_table_from_setup(div, &width);
  332. if (IS_ERR(table))
  333. return (struct clk *)table;
  334. clk = _register_divider(NULL, setup->name, div->parent,
  335. flags, (void __iomem *)reg, div->bit_shift,
  336. width, div_flags, table);
  337. if (IS_ERR(clk))
  338. kfree(table);
  339. return clk;
  340. }
  341. static struct clk_div_table *
  342. __init ti_clk_get_div_table(struct device_node *node)
  343. {
  344. struct clk_div_table *table;
  345. const __be32 *divspec;
  346. u32 val;
  347. u32 num_div;
  348. u32 valid_div;
  349. int i;
  350. divspec = of_get_property(node, "ti,dividers", &num_div);
  351. if (!divspec)
  352. return NULL;
  353. num_div /= 4;
  354. valid_div = 0;
  355. /* Determine required size for divider table */
  356. for (i = 0; i < num_div; i++) {
  357. of_property_read_u32_index(node, "ti,dividers", i, &val);
  358. if (val)
  359. valid_div++;
  360. }
  361. if (!valid_div) {
  362. pr_err("no valid dividers for %s table\n", node->name);
  363. return ERR_PTR(-EINVAL);
  364. }
  365. table = kzalloc(sizeof(*table) * (valid_div + 1), GFP_KERNEL);
  366. if (!table)
  367. return ERR_PTR(-ENOMEM);
  368. valid_div = 0;
  369. for (i = 0; i < num_div; i++) {
  370. of_property_read_u32_index(node, "ti,dividers", i, &val);
  371. if (val) {
  372. table[valid_div].div = val;
  373. table[valid_div].val = i;
  374. valid_div++;
  375. }
  376. }
  377. return table;
  378. }
  379. static int _get_divider_width(struct device_node *node,
  380. const struct clk_div_table *table,
  381. u8 flags)
  382. {
  383. u32 min_div;
  384. u32 max_div;
  385. u32 val = 0;
  386. u32 div;
  387. if (!table) {
  388. /* Clk divider table not provided, determine min/max divs */
  389. if (of_property_read_u32(node, "ti,min-div", &min_div))
  390. min_div = 1;
  391. if (of_property_read_u32(node, "ti,max-div", &max_div)) {
  392. pr_err("no max-div for %s!\n", node->name);
  393. return -EINVAL;
  394. }
  395. /* Determine bit width for the field */
  396. if (flags & CLK_DIVIDER_ONE_BASED)
  397. val = 1;
  398. div = min_div;
  399. while (div < max_div) {
  400. if (flags & CLK_DIVIDER_POWER_OF_TWO)
  401. div <<= 1;
  402. else
  403. div++;
  404. val++;
  405. }
  406. } else {
  407. div = 0;
  408. while (table[div].div) {
  409. val = table[div].val;
  410. div++;
  411. }
  412. }
  413. return fls(val);
  414. }
  415. static int __init ti_clk_divider_populate(struct device_node *node,
  416. void __iomem **reg, const struct clk_div_table **table,
  417. u32 *flags, u8 *div_flags, u8 *width, u8 *shift)
  418. {
  419. u32 val;
  420. *reg = ti_clk_get_reg_addr(node, 0);
  421. if (IS_ERR(*reg))
  422. return PTR_ERR(*reg);
  423. if (!of_property_read_u32(node, "ti,bit-shift", &val))
  424. *shift = val;
  425. else
  426. *shift = 0;
  427. *flags = 0;
  428. *div_flags = 0;
  429. if (of_property_read_bool(node, "ti,index-starts-at-one"))
  430. *div_flags |= CLK_DIVIDER_ONE_BASED;
  431. if (of_property_read_bool(node, "ti,index-power-of-two"))
  432. *div_flags |= CLK_DIVIDER_POWER_OF_TWO;
  433. if (of_property_read_bool(node, "ti,set-rate-parent"))
  434. *flags |= CLK_SET_RATE_PARENT;
  435. *table = ti_clk_get_div_table(node);
  436. if (IS_ERR(*table))
  437. return PTR_ERR(*table);
  438. *width = _get_divider_width(node, *table, *div_flags);
  439. return 0;
  440. }
  441. /**
  442. * of_ti_divider_clk_setup - Setup function for simple div rate clock
  443. * @node: device node for this clock
  444. *
  445. * Sets up a basic divider clock.
  446. */
  447. static void __init of_ti_divider_clk_setup(struct device_node *node)
  448. {
  449. struct clk *clk;
  450. const char *parent_name;
  451. void __iomem *reg;
  452. u8 clk_divider_flags = 0;
  453. u8 width = 0;
  454. u8 shift = 0;
  455. const struct clk_div_table *table = NULL;
  456. u32 flags = 0;
  457. parent_name = of_clk_get_parent_name(node, 0);
  458. if (ti_clk_divider_populate(node, &reg, &table, &flags,
  459. &clk_divider_flags, &width, &shift))
  460. goto cleanup;
  461. clk = _register_divider(NULL, node->name, parent_name, flags, reg,
  462. shift, width, clk_divider_flags, table);
  463. if (!IS_ERR(clk)) {
  464. of_clk_add_provider(node, of_clk_src_simple_get, clk);
  465. of_ti_clk_autoidle_setup(node);
  466. return;
  467. }
  468. cleanup:
  469. kfree(table);
  470. }
  471. CLK_OF_DECLARE(divider_clk, "ti,divider-clock", of_ti_divider_clk_setup);
  472. static void __init of_ti_composite_divider_clk_setup(struct device_node *node)
  473. {
  474. struct clk_divider *div;
  475. u32 val;
  476. div = kzalloc(sizeof(*div), GFP_KERNEL);
  477. if (!div)
  478. return;
  479. if (ti_clk_divider_populate(node, &div->reg, &div->table, &val,
  480. &div->flags, &div->width, &div->shift) < 0)
  481. goto cleanup;
  482. if (!ti_clk_add_component(node, &div->hw, CLK_COMPONENT_TYPE_DIVIDER))
  483. return;
  484. cleanup:
  485. kfree(div->table);
  486. kfree(div);
  487. }
  488. CLK_OF_DECLARE(ti_composite_divider_clk, "ti,composite-divider-clock",
  489. of_ti_composite_divider_clk_setup);