spear3xx_clock.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668
  1. /*
  2. * SPEAr3xx machines clock framework source file
  3. *
  4. * Copyright (C) 2012 ST Microelectronics
  5. * Viresh Kumar <vireshk@kernel.org>
  6. *
  7. * This file is licensed under the terms of the GNU General Public
  8. * License version 2. This program is licensed "as is" without any
  9. * warranty of any kind, whether express or implied.
  10. */
  11. #include <linux/clk.h>
  12. #include <linux/clkdev.h>
  13. #include <linux/err.h>
  14. #include <linux/io.h>
  15. #include <linux/of_platform.h>
  16. #include <linux/spinlock_types.h>
  17. #include "clk.h"
  18. static DEFINE_SPINLOCK(_lock);
  19. #define PLL1_CTR (misc_base + 0x008)
  20. #define PLL1_FRQ (misc_base + 0x00C)
  21. #define PLL2_CTR (misc_base + 0x014)
  22. #define PLL2_FRQ (misc_base + 0x018)
  23. #define PLL_CLK_CFG (misc_base + 0x020)
  24. /* PLL_CLK_CFG register masks */
  25. #define MCTR_CLK_SHIFT 28
  26. #define MCTR_CLK_MASK 3
  27. #define CORE_CLK_CFG (misc_base + 0x024)
  28. /* CORE CLK CFG register masks */
  29. #define GEN_SYNTH2_3_CLK_SHIFT 18
  30. #define GEN_SYNTH2_3_CLK_MASK 1
  31. #define HCLK_RATIO_SHIFT 10
  32. #define HCLK_RATIO_MASK 2
  33. #define PCLK_RATIO_SHIFT 8
  34. #define PCLK_RATIO_MASK 2
  35. #define PERIP_CLK_CFG (misc_base + 0x028)
  36. /* PERIP_CLK_CFG register masks */
  37. #define UART_CLK_SHIFT 4
  38. #define UART_CLK_MASK 1
  39. #define FIRDA_CLK_SHIFT 5
  40. #define FIRDA_CLK_MASK 2
  41. #define GPT0_CLK_SHIFT 8
  42. #define GPT1_CLK_SHIFT 11
  43. #define GPT2_CLK_SHIFT 12
  44. #define GPT_CLK_MASK 1
  45. #define PERIP1_CLK_ENB (misc_base + 0x02C)
  46. /* PERIP1_CLK_ENB register masks */
  47. #define UART_CLK_ENB 3
  48. #define SSP_CLK_ENB 5
  49. #define I2C_CLK_ENB 7
  50. #define JPEG_CLK_ENB 8
  51. #define FIRDA_CLK_ENB 10
  52. #define GPT1_CLK_ENB 11
  53. #define GPT2_CLK_ENB 12
  54. #define ADC_CLK_ENB 15
  55. #define RTC_CLK_ENB 17
  56. #define GPIO_CLK_ENB 18
  57. #define DMA_CLK_ENB 19
  58. #define SMI_CLK_ENB 21
  59. #define GMAC_CLK_ENB 23
  60. #define USBD_CLK_ENB 24
  61. #define USBH_CLK_ENB 25
  62. #define C3_CLK_ENB 31
  63. #define RAS_CLK_ENB (misc_base + 0x034)
  64. #define RAS_AHB_CLK_ENB 0
  65. #define RAS_PLL1_CLK_ENB 1
  66. #define RAS_APB_CLK_ENB 2
  67. #define RAS_32K_CLK_ENB 3
  68. #define RAS_24M_CLK_ENB 4
  69. #define RAS_48M_CLK_ENB 5
  70. #define RAS_PLL2_CLK_ENB 7
  71. #define RAS_SYNT0_CLK_ENB 8
  72. #define RAS_SYNT1_CLK_ENB 9
  73. #define RAS_SYNT2_CLK_ENB 10
  74. #define RAS_SYNT3_CLK_ENB 11
  75. #define PRSC0_CLK_CFG (misc_base + 0x044)
  76. #define PRSC1_CLK_CFG (misc_base + 0x048)
  77. #define PRSC2_CLK_CFG (misc_base + 0x04C)
  78. #define AMEM_CLK_CFG (misc_base + 0x050)
  79. #define AMEM_CLK_ENB 0
  80. #define CLCD_CLK_SYNT (misc_base + 0x05C)
  81. #define FIRDA_CLK_SYNT (misc_base + 0x060)
  82. #define UART_CLK_SYNT (misc_base + 0x064)
  83. #define GMAC_CLK_SYNT (misc_base + 0x068)
  84. #define GEN0_CLK_SYNT (misc_base + 0x06C)
  85. #define GEN1_CLK_SYNT (misc_base + 0x070)
  86. #define GEN2_CLK_SYNT (misc_base + 0x074)
  87. #define GEN3_CLK_SYNT (misc_base + 0x078)
  88. /* pll rate configuration table, in ascending order of rates */
  89. static struct pll_rate_tbl pll_rtbl[] = {
  90. {.mode = 0, .m = 0x53, .n = 0x0C, .p = 0x1}, /* vco 332 & pll 166 MHz */
  91. {.mode = 0, .m = 0x85, .n = 0x0C, .p = 0x1}, /* vco 532 & pll 266 MHz */
  92. {.mode = 0, .m = 0xA6, .n = 0x0C, .p = 0x1}, /* vco 664 & pll 332 MHz */
  93. };
  94. /* aux rate configuration table, in ascending order of rates */
  95. static struct aux_rate_tbl aux_rtbl[] = {
  96. /* For PLL1 = 332 MHz */
  97. {.xscale = 1, .yscale = 81, .eq = 0}, /* 2.049 MHz */
  98. {.xscale = 1, .yscale = 59, .eq = 0}, /* 2.822 MHz */
  99. {.xscale = 2, .yscale = 81, .eq = 0}, /* 4.098 MHz */
  100. {.xscale = 3, .yscale = 89, .eq = 0}, /* 5.644 MHz */
  101. {.xscale = 4, .yscale = 81, .eq = 0}, /* 8.197 MHz */
  102. {.xscale = 4, .yscale = 59, .eq = 0}, /* 11.254 MHz */
  103. {.xscale = 2, .yscale = 27, .eq = 0}, /* 12.296 MHz */
  104. {.xscale = 2, .yscale = 8, .eq = 0}, /* 41.5 MHz */
  105. {.xscale = 2, .yscale = 4, .eq = 0}, /* 83 MHz */
  106. {.xscale = 1, .yscale = 2, .eq = 1}, /* 166 MHz */
  107. };
  108. /* gpt rate configuration table, in ascending order of rates */
  109. static struct gpt_rate_tbl gpt_rtbl[] = {
  110. /* For pll1 = 332 MHz */
  111. {.mscale = 4, .nscale = 0}, /* 41.5 MHz */
  112. {.mscale = 2, .nscale = 0}, /* 55.3 MHz */
  113. {.mscale = 1, .nscale = 0}, /* 83 MHz */
  114. };
  115. /* clock parents */
  116. static const char *uart0_parents[] = { "pll3_clk", "uart_syn_gclk", };
  117. static const char *firda_parents[] = { "pll3_clk", "firda_syn_gclk",
  118. };
  119. static const char *gpt0_parents[] = { "pll3_clk", "gpt0_syn_clk", };
  120. static const char *gpt1_parents[] = { "pll3_clk", "gpt1_syn_clk", };
  121. static const char *gpt2_parents[] = { "pll3_clk", "gpt2_syn_clk", };
  122. static const char *gen2_3_parents[] = { "pll1_clk", "pll2_clk", };
  123. static const char *ddr_parents[] = { "ahb_clk", "ahbmult2_clk", "none",
  124. "pll2_clk", };
  125. #ifdef CONFIG_MACH_SPEAR300
  126. static void __init spear300_clk_init(void)
  127. {
  128. struct clk *clk;
  129. clk = clk_register_fixed_factor(NULL, "clcd_clk", "ras_pll3_clk", 0,
  130. 1, 1);
  131. clk_register_clkdev(clk, NULL, "60000000.clcd");
  132. clk = clk_register_fixed_factor(NULL, "fsmc_clk", "ras_ahb_clk", 0, 1,
  133. 1);
  134. clk_register_clkdev(clk, NULL, "94000000.flash");
  135. clk = clk_register_fixed_factor(NULL, "sdhci_clk", "ras_ahb_clk", 0, 1,
  136. 1);
  137. clk_register_clkdev(clk, NULL, "70000000.sdhci");
  138. clk = clk_register_fixed_factor(NULL, "gpio1_clk", "ras_apb_clk", 0, 1,
  139. 1);
  140. clk_register_clkdev(clk, NULL, "a9000000.gpio");
  141. clk = clk_register_fixed_factor(NULL, "kbd_clk", "ras_apb_clk", 0, 1,
  142. 1);
  143. clk_register_clkdev(clk, NULL, "a0000000.kbd");
  144. }
  145. #else
  146. static inline void spear300_clk_init(void) { }
  147. #endif
  148. /* array of all spear 310 clock lookups */
  149. #ifdef CONFIG_MACH_SPEAR310
  150. static void __init spear310_clk_init(void)
  151. {
  152. struct clk *clk;
  153. clk = clk_register_fixed_factor(NULL, "emi_clk", "ras_ahb_clk", 0, 1,
  154. 1);
  155. clk_register_clkdev(clk, "emi", NULL);
  156. clk = clk_register_fixed_factor(NULL, "fsmc_clk", "ras_ahb_clk", 0, 1,
  157. 1);
  158. clk_register_clkdev(clk, NULL, "44000000.flash");
  159. clk = clk_register_fixed_factor(NULL, "tdm_clk", "ras_ahb_clk", 0, 1,
  160. 1);
  161. clk_register_clkdev(clk, NULL, "tdm");
  162. clk = clk_register_fixed_factor(NULL, "uart1_clk", "ras_apb_clk", 0, 1,
  163. 1);
  164. clk_register_clkdev(clk, NULL, "b2000000.serial");
  165. clk = clk_register_fixed_factor(NULL, "uart2_clk", "ras_apb_clk", 0, 1,
  166. 1);
  167. clk_register_clkdev(clk, NULL, "b2080000.serial");
  168. clk = clk_register_fixed_factor(NULL, "uart3_clk", "ras_apb_clk", 0, 1,
  169. 1);
  170. clk_register_clkdev(clk, NULL, "b2100000.serial");
  171. clk = clk_register_fixed_factor(NULL, "uart4_clk", "ras_apb_clk", 0, 1,
  172. 1);
  173. clk_register_clkdev(clk, NULL, "b2180000.serial");
  174. clk = clk_register_fixed_factor(NULL, "uart5_clk", "ras_apb_clk", 0, 1,
  175. 1);
  176. clk_register_clkdev(clk, NULL, "b2200000.serial");
  177. }
  178. #else
  179. static inline void spear310_clk_init(void) { }
  180. #endif
  181. /* array of all spear 320 clock lookups */
  182. #ifdef CONFIG_MACH_SPEAR320
  183. #define SPEAR320_CONTROL_REG (soc_config_base + 0x0010)
  184. #define SPEAR320_EXT_CTRL_REG (soc_config_base + 0x0018)
  185. #define SPEAR320_UARTX_PCLK_MASK 0x1
  186. #define SPEAR320_UART2_PCLK_SHIFT 8
  187. #define SPEAR320_UART3_PCLK_SHIFT 9
  188. #define SPEAR320_UART4_PCLK_SHIFT 10
  189. #define SPEAR320_UART5_PCLK_SHIFT 11
  190. #define SPEAR320_UART6_PCLK_SHIFT 12
  191. #define SPEAR320_RS485_PCLK_SHIFT 13
  192. #define SMII_PCLK_SHIFT 18
  193. #define SMII_PCLK_MASK 2
  194. #define SMII_PCLK_VAL_PAD 0x0
  195. #define SMII_PCLK_VAL_PLL2 0x1
  196. #define SMII_PCLK_VAL_SYNTH0 0x2
  197. #define SDHCI_PCLK_SHIFT 15
  198. #define SDHCI_PCLK_MASK 1
  199. #define SDHCI_PCLK_VAL_48M 0x0
  200. #define SDHCI_PCLK_VAL_SYNTH3 0x1
  201. #define I2S_REF_PCLK_SHIFT 8
  202. #define I2S_REF_PCLK_MASK 1
  203. #define I2S_REF_PCLK_SYNTH_VAL 0x1
  204. #define I2S_REF_PCLK_PLL2_VAL 0x0
  205. #define UART1_PCLK_SHIFT 6
  206. #define UART1_PCLK_MASK 1
  207. #define SPEAR320_UARTX_PCLK_VAL_SYNTH1 0x0
  208. #define SPEAR320_UARTX_PCLK_VAL_APB 0x1
  209. static const char *i2s_ref_parents[] = { "ras_pll2_clk", "ras_syn2_gclk", };
  210. static const char *sdhci_parents[] = { "ras_pll3_clk", "ras_syn3_gclk", };
  211. static const char *smii0_parents[] = { "smii_125m_pad", "ras_pll2_clk",
  212. "ras_syn0_gclk", };
  213. static const char *uartx_parents[] = { "ras_syn1_gclk", "ras_apb_clk", };
  214. static void __init spear320_clk_init(void __iomem *soc_config_base,
  215. struct clk *ras_apb_clk)
  216. {
  217. struct clk *clk;
  218. clk = clk_register_fixed_rate(NULL, "smii_125m_pad_clk", NULL,
  219. 0, 125000000);
  220. clk_register_clkdev(clk, "smii_125m_pad", NULL);
  221. clk = clk_register_fixed_factor(NULL, "clcd_clk", "ras_pll3_clk", 0,
  222. 1, 1);
  223. clk_register_clkdev(clk, NULL, "90000000.clcd");
  224. clk = clk_register_fixed_factor(NULL, "emi_clk", "ras_ahb_clk", 0, 1,
  225. 1);
  226. clk_register_clkdev(clk, "emi", NULL);
  227. clk = clk_register_fixed_factor(NULL, "fsmc_clk", "ras_ahb_clk", 0, 1,
  228. 1);
  229. clk_register_clkdev(clk, NULL, "4c000000.flash");
  230. clk = clk_register_fixed_factor(NULL, "i2c1_clk", "ras_ahb_clk", 0, 1,
  231. 1);
  232. clk_register_clkdev(clk, NULL, "a7000000.i2c");
  233. clk = clk_register_fixed_factor(NULL, "pwm_clk", "ras_ahb_clk", 0, 1,
  234. 1);
  235. clk_register_clkdev(clk, NULL, "a8000000.pwm");
  236. clk = clk_register_fixed_factor(NULL, "ssp1_clk", "ras_ahb_clk", 0, 1,
  237. 1);
  238. clk_register_clkdev(clk, NULL, "a5000000.spi");
  239. clk = clk_register_fixed_factor(NULL, "ssp2_clk", "ras_ahb_clk", 0, 1,
  240. 1);
  241. clk_register_clkdev(clk, NULL, "a6000000.spi");
  242. clk = clk_register_fixed_factor(NULL, "can0_clk", "ras_apb_clk", 0, 1,
  243. 1);
  244. clk_register_clkdev(clk, NULL, "c_can_platform.0");
  245. clk = clk_register_fixed_factor(NULL, "can1_clk", "ras_apb_clk", 0, 1,
  246. 1);
  247. clk_register_clkdev(clk, NULL, "c_can_platform.1");
  248. clk = clk_register_fixed_factor(NULL, "i2s_clk", "ras_apb_clk", 0, 1,
  249. 1);
  250. clk_register_clkdev(clk, NULL, "a9400000.i2s");
  251. clk = clk_register_mux(NULL, "i2s_ref_clk", i2s_ref_parents,
  252. ARRAY_SIZE(i2s_ref_parents),
  253. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  254. SPEAR320_CONTROL_REG, I2S_REF_PCLK_SHIFT,
  255. I2S_REF_PCLK_MASK, 0, &_lock);
  256. clk_register_clkdev(clk, "i2s_ref_clk", NULL);
  257. clk = clk_register_fixed_factor(NULL, "i2s_sclk", "i2s_ref_clk",
  258. CLK_SET_RATE_PARENT, 1,
  259. 4);
  260. clk_register_clkdev(clk, "i2s_sclk", NULL);
  261. clk = clk_register_fixed_factor(NULL, "macb1_clk", "ras_apb_clk", 0, 1,
  262. 1);
  263. clk_register_clkdev(clk, "hclk", "aa000000.eth");
  264. clk = clk_register_fixed_factor(NULL, "macb2_clk", "ras_apb_clk", 0, 1,
  265. 1);
  266. clk_register_clkdev(clk, "hclk", "ab000000.eth");
  267. clk = clk_register_mux(NULL, "rs485_clk", uartx_parents,
  268. ARRAY_SIZE(uartx_parents),
  269. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  270. SPEAR320_EXT_CTRL_REG, SPEAR320_RS485_PCLK_SHIFT,
  271. SPEAR320_UARTX_PCLK_MASK, 0, &_lock);
  272. clk_register_clkdev(clk, NULL, "a9300000.serial");
  273. clk = clk_register_mux(NULL, "sdhci_clk", sdhci_parents,
  274. ARRAY_SIZE(sdhci_parents),
  275. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  276. SPEAR320_CONTROL_REG, SDHCI_PCLK_SHIFT, SDHCI_PCLK_MASK,
  277. 0, &_lock);
  278. clk_register_clkdev(clk, NULL, "70000000.sdhci");
  279. clk = clk_register_mux(NULL, "smii_pclk", smii0_parents,
  280. ARRAY_SIZE(smii0_parents), CLK_SET_RATE_NO_REPARENT,
  281. SPEAR320_CONTROL_REG, SMII_PCLK_SHIFT, SMII_PCLK_MASK,
  282. 0, &_lock);
  283. clk_register_clkdev(clk, NULL, "smii_pclk");
  284. clk = clk_register_fixed_factor(NULL, "smii_clk", "smii_pclk", 0, 1, 1);
  285. clk_register_clkdev(clk, NULL, "smii");
  286. clk = clk_register_mux(NULL, "uart1_clk", uartx_parents,
  287. ARRAY_SIZE(uartx_parents),
  288. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  289. SPEAR320_CONTROL_REG, UART1_PCLK_SHIFT, UART1_PCLK_MASK,
  290. 0, &_lock);
  291. clk_register_clkdev(clk, NULL, "a3000000.serial");
  292. /* Enforce ras_apb_clk */
  293. clk_set_parent(clk, ras_apb_clk);
  294. clk = clk_register_mux(NULL, "uart2_clk", uartx_parents,
  295. ARRAY_SIZE(uartx_parents),
  296. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  297. SPEAR320_EXT_CTRL_REG, SPEAR320_UART2_PCLK_SHIFT,
  298. SPEAR320_UARTX_PCLK_MASK, 0, &_lock);
  299. clk_register_clkdev(clk, NULL, "a4000000.serial");
  300. /* Enforce ras_apb_clk */
  301. clk_set_parent(clk, ras_apb_clk);
  302. clk = clk_register_mux(NULL, "uart3_clk", uartx_parents,
  303. ARRAY_SIZE(uartx_parents),
  304. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  305. SPEAR320_EXT_CTRL_REG, SPEAR320_UART3_PCLK_SHIFT,
  306. SPEAR320_UARTX_PCLK_MASK, 0, &_lock);
  307. clk_register_clkdev(clk, NULL, "a9100000.serial");
  308. clk = clk_register_mux(NULL, "uart4_clk", uartx_parents,
  309. ARRAY_SIZE(uartx_parents),
  310. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  311. SPEAR320_EXT_CTRL_REG, SPEAR320_UART4_PCLK_SHIFT,
  312. SPEAR320_UARTX_PCLK_MASK, 0, &_lock);
  313. clk_register_clkdev(clk, NULL, "a9200000.serial");
  314. clk = clk_register_mux(NULL, "uart5_clk", uartx_parents,
  315. ARRAY_SIZE(uartx_parents),
  316. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  317. SPEAR320_EXT_CTRL_REG, SPEAR320_UART5_PCLK_SHIFT,
  318. SPEAR320_UARTX_PCLK_MASK, 0, &_lock);
  319. clk_register_clkdev(clk, NULL, "60000000.serial");
  320. clk = clk_register_mux(NULL, "uart6_clk", uartx_parents,
  321. ARRAY_SIZE(uartx_parents),
  322. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  323. SPEAR320_EXT_CTRL_REG, SPEAR320_UART6_PCLK_SHIFT,
  324. SPEAR320_UARTX_PCLK_MASK, 0, &_lock);
  325. clk_register_clkdev(clk, NULL, "60100000.serial");
  326. }
  327. #else
  328. static inline void spear320_clk_init(void __iomem *sb, struct clk *rc) { }
  329. #endif
  330. void __init spear3xx_clk_init(void __iomem *misc_base, void __iomem *soc_config_base)
  331. {
  332. struct clk *clk, *clk1, *ras_apb_clk;
  333. clk = clk_register_fixed_rate(NULL, "osc_32k_clk", NULL, 0, 32000);
  334. clk_register_clkdev(clk, "osc_32k_clk", NULL);
  335. clk = clk_register_fixed_rate(NULL, "osc_24m_clk", NULL, 0, 24000000);
  336. clk_register_clkdev(clk, "osc_24m_clk", NULL);
  337. /* clock derived from 32 KHz osc clk */
  338. clk = clk_register_gate(NULL, "rtc-spear", "osc_32k_clk", 0,
  339. PERIP1_CLK_ENB, RTC_CLK_ENB, 0, &_lock);
  340. clk_register_clkdev(clk, NULL, "fc900000.rtc");
  341. /* clock derived from 24 MHz osc clk */
  342. clk = clk_register_fixed_rate(NULL, "pll3_clk", "osc_24m_clk", 0,
  343. 48000000);
  344. clk_register_clkdev(clk, "pll3_clk", NULL);
  345. clk = clk_register_fixed_factor(NULL, "wdt_clk", "osc_24m_clk", 0, 1,
  346. 1);
  347. clk_register_clkdev(clk, NULL, "fc880000.wdt");
  348. clk = clk_register_vco_pll("vco1_clk", "pll1_clk", NULL,
  349. "osc_24m_clk", 0, PLL1_CTR, PLL1_FRQ, pll_rtbl,
  350. ARRAY_SIZE(pll_rtbl), &_lock, &clk1, NULL);
  351. clk_register_clkdev(clk, "vco1_clk", NULL);
  352. clk_register_clkdev(clk1, "pll1_clk", NULL);
  353. clk = clk_register_vco_pll("vco2_clk", "pll2_clk", NULL,
  354. "osc_24m_clk", 0, PLL2_CTR, PLL2_FRQ, pll_rtbl,
  355. ARRAY_SIZE(pll_rtbl), &_lock, &clk1, NULL);
  356. clk_register_clkdev(clk, "vco2_clk", NULL);
  357. clk_register_clkdev(clk1, "pll2_clk", NULL);
  358. /* clock derived from pll1 clk */
  359. clk = clk_register_fixed_factor(NULL, "cpu_clk", "pll1_clk",
  360. CLK_SET_RATE_PARENT, 1, 1);
  361. clk_register_clkdev(clk, "cpu_clk", NULL);
  362. clk = clk_register_divider(NULL, "ahb_clk", "pll1_clk",
  363. CLK_SET_RATE_PARENT, CORE_CLK_CFG, HCLK_RATIO_SHIFT,
  364. HCLK_RATIO_MASK, 0, &_lock);
  365. clk_register_clkdev(clk, "ahb_clk", NULL);
  366. clk = clk_register_aux("uart_syn_clk", "uart_syn_gclk", "pll1_clk", 0,
  367. UART_CLK_SYNT, NULL, aux_rtbl, ARRAY_SIZE(aux_rtbl),
  368. &_lock, &clk1);
  369. clk_register_clkdev(clk, "uart_syn_clk", NULL);
  370. clk_register_clkdev(clk1, "uart_syn_gclk", NULL);
  371. clk = clk_register_mux(NULL, "uart0_mclk", uart0_parents,
  372. ARRAY_SIZE(uart0_parents),
  373. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  374. PERIP_CLK_CFG, UART_CLK_SHIFT, UART_CLK_MASK, 0,
  375. &_lock);
  376. clk_register_clkdev(clk, "uart0_mclk", NULL);
  377. clk = clk_register_gate(NULL, "uart0", "uart0_mclk",
  378. CLK_SET_RATE_PARENT, PERIP1_CLK_ENB, UART_CLK_ENB, 0,
  379. &_lock);
  380. clk_register_clkdev(clk, NULL, "d0000000.serial");
  381. clk = clk_register_aux("firda_syn_clk", "firda_syn_gclk", "pll1_clk", 0,
  382. FIRDA_CLK_SYNT, NULL, aux_rtbl, ARRAY_SIZE(aux_rtbl),
  383. &_lock, &clk1);
  384. clk_register_clkdev(clk, "firda_syn_clk", NULL);
  385. clk_register_clkdev(clk1, "firda_syn_gclk", NULL);
  386. clk = clk_register_mux(NULL, "firda_mclk", firda_parents,
  387. ARRAY_SIZE(firda_parents),
  388. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  389. PERIP_CLK_CFG, FIRDA_CLK_SHIFT, FIRDA_CLK_MASK, 0,
  390. &_lock);
  391. clk_register_clkdev(clk, "firda_mclk", NULL);
  392. clk = clk_register_gate(NULL, "firda_clk", "firda_mclk",
  393. CLK_SET_RATE_PARENT, PERIP1_CLK_ENB, FIRDA_CLK_ENB, 0,
  394. &_lock);
  395. clk_register_clkdev(clk, NULL, "firda");
  396. /* gpt clocks */
  397. clk_register_gpt("gpt0_syn_clk", "pll1_clk", 0, PRSC0_CLK_CFG, gpt_rtbl,
  398. ARRAY_SIZE(gpt_rtbl), &_lock);
  399. clk = clk_register_mux(NULL, "gpt0_clk", gpt0_parents,
  400. ARRAY_SIZE(gpt0_parents),
  401. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  402. PERIP_CLK_CFG, GPT0_CLK_SHIFT, GPT_CLK_MASK, 0, &_lock);
  403. clk_register_clkdev(clk, NULL, "gpt0");
  404. clk_register_gpt("gpt1_syn_clk", "pll1_clk", 0, PRSC1_CLK_CFG, gpt_rtbl,
  405. ARRAY_SIZE(gpt_rtbl), &_lock);
  406. clk = clk_register_mux(NULL, "gpt1_mclk", gpt1_parents,
  407. ARRAY_SIZE(gpt1_parents),
  408. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  409. PERIP_CLK_CFG, GPT1_CLK_SHIFT, GPT_CLK_MASK, 0, &_lock);
  410. clk_register_clkdev(clk, "gpt1_mclk", NULL);
  411. clk = clk_register_gate(NULL, "gpt1_clk", "gpt1_mclk",
  412. CLK_SET_RATE_PARENT, PERIP1_CLK_ENB, GPT1_CLK_ENB, 0,
  413. &_lock);
  414. clk_register_clkdev(clk, NULL, "gpt1");
  415. clk_register_gpt("gpt2_syn_clk", "pll1_clk", 0, PRSC2_CLK_CFG, gpt_rtbl,
  416. ARRAY_SIZE(gpt_rtbl), &_lock);
  417. clk = clk_register_mux(NULL, "gpt2_mclk", gpt2_parents,
  418. ARRAY_SIZE(gpt2_parents),
  419. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  420. PERIP_CLK_CFG, GPT2_CLK_SHIFT, GPT_CLK_MASK, 0, &_lock);
  421. clk_register_clkdev(clk, "gpt2_mclk", NULL);
  422. clk = clk_register_gate(NULL, "gpt2_clk", "gpt2_mclk",
  423. CLK_SET_RATE_PARENT, PERIP1_CLK_ENB, GPT2_CLK_ENB, 0,
  424. &_lock);
  425. clk_register_clkdev(clk, NULL, "gpt2");
  426. /* general synths clocks */
  427. clk = clk_register_aux("gen0_syn_clk", "gen0_syn_gclk", "pll1_clk",
  428. 0, GEN0_CLK_SYNT, NULL, aux_rtbl, ARRAY_SIZE(aux_rtbl),
  429. &_lock, &clk1);
  430. clk_register_clkdev(clk, "gen0_syn_clk", NULL);
  431. clk_register_clkdev(clk1, "gen0_syn_gclk", NULL);
  432. clk = clk_register_aux("gen1_syn_clk", "gen1_syn_gclk", "pll1_clk",
  433. 0, GEN1_CLK_SYNT, NULL, aux_rtbl, ARRAY_SIZE(aux_rtbl),
  434. &_lock, &clk1);
  435. clk_register_clkdev(clk, "gen1_syn_clk", NULL);
  436. clk_register_clkdev(clk1, "gen1_syn_gclk", NULL);
  437. clk = clk_register_mux(NULL, "gen2_3_par_clk", gen2_3_parents,
  438. ARRAY_SIZE(gen2_3_parents), CLK_SET_RATE_NO_REPARENT,
  439. CORE_CLK_CFG, GEN_SYNTH2_3_CLK_SHIFT,
  440. GEN_SYNTH2_3_CLK_MASK, 0, &_lock);
  441. clk_register_clkdev(clk, "gen2_3_par_clk", NULL);
  442. clk = clk_register_aux("gen2_syn_clk", "gen2_syn_gclk",
  443. "gen2_3_par_clk", 0, GEN2_CLK_SYNT, NULL, aux_rtbl,
  444. ARRAY_SIZE(aux_rtbl), &_lock, &clk1);
  445. clk_register_clkdev(clk, "gen2_syn_clk", NULL);
  446. clk_register_clkdev(clk1, "gen2_syn_gclk", NULL);
  447. clk = clk_register_aux("gen3_syn_clk", "gen3_syn_gclk",
  448. "gen2_3_par_clk", 0, GEN3_CLK_SYNT, NULL, aux_rtbl,
  449. ARRAY_SIZE(aux_rtbl), &_lock, &clk1);
  450. clk_register_clkdev(clk, "gen3_syn_clk", NULL);
  451. clk_register_clkdev(clk1, "gen3_syn_gclk", NULL);
  452. /* clock derived from pll3 clk */
  453. clk = clk_register_gate(NULL, "usbh_clk", "pll3_clk", 0, PERIP1_CLK_ENB,
  454. USBH_CLK_ENB, 0, &_lock);
  455. clk_register_clkdev(clk, NULL, "e1800000.ehci");
  456. clk_register_clkdev(clk, NULL, "e1900000.ohci");
  457. clk_register_clkdev(clk, NULL, "e2100000.ohci");
  458. clk = clk_register_fixed_factor(NULL, "usbh.0_clk", "usbh_clk", 0, 1,
  459. 1);
  460. clk_register_clkdev(clk, "usbh.0_clk", NULL);
  461. clk = clk_register_fixed_factor(NULL, "usbh.1_clk", "usbh_clk", 0, 1,
  462. 1);
  463. clk_register_clkdev(clk, "usbh.1_clk", NULL);
  464. clk = clk_register_gate(NULL, "usbd_clk", "pll3_clk", 0, PERIP1_CLK_ENB,
  465. USBD_CLK_ENB, 0, &_lock);
  466. clk_register_clkdev(clk, NULL, "e1100000.usbd");
  467. /* clock derived from ahb clk */
  468. clk = clk_register_fixed_factor(NULL, "ahbmult2_clk", "ahb_clk", 0, 2,
  469. 1);
  470. clk_register_clkdev(clk, "ahbmult2_clk", NULL);
  471. clk = clk_register_mux(NULL, "ddr_clk", ddr_parents,
  472. ARRAY_SIZE(ddr_parents), CLK_SET_RATE_NO_REPARENT,
  473. PLL_CLK_CFG, MCTR_CLK_SHIFT, MCTR_CLK_MASK, 0, &_lock);
  474. clk_register_clkdev(clk, "ddr_clk", NULL);
  475. clk = clk_register_divider(NULL, "apb_clk", "ahb_clk",
  476. CLK_SET_RATE_PARENT, CORE_CLK_CFG, PCLK_RATIO_SHIFT,
  477. PCLK_RATIO_MASK, 0, &_lock);
  478. clk_register_clkdev(clk, "apb_clk", NULL);
  479. clk = clk_register_gate(NULL, "amem_clk", "ahb_clk", 0, AMEM_CLK_CFG,
  480. AMEM_CLK_ENB, 0, &_lock);
  481. clk_register_clkdev(clk, "amem_clk", NULL);
  482. clk = clk_register_gate(NULL, "c3_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
  483. C3_CLK_ENB, 0, &_lock);
  484. clk_register_clkdev(clk, NULL, "c3_clk");
  485. clk = clk_register_gate(NULL, "dma_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
  486. DMA_CLK_ENB, 0, &_lock);
  487. clk_register_clkdev(clk, NULL, "fc400000.dma");
  488. clk = clk_register_gate(NULL, "gmac_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
  489. GMAC_CLK_ENB, 0, &_lock);
  490. clk_register_clkdev(clk, NULL, "e0800000.eth");
  491. clk = clk_register_gate(NULL, "i2c0_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
  492. I2C_CLK_ENB, 0, &_lock);
  493. clk_register_clkdev(clk, NULL, "d0180000.i2c");
  494. clk = clk_register_gate(NULL, "jpeg_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
  495. JPEG_CLK_ENB, 0, &_lock);
  496. clk_register_clkdev(clk, NULL, "jpeg");
  497. clk = clk_register_gate(NULL, "smi_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
  498. SMI_CLK_ENB, 0, &_lock);
  499. clk_register_clkdev(clk, NULL, "fc000000.flash");
  500. /* clock derived from apb clk */
  501. clk = clk_register_gate(NULL, "adc_clk", "apb_clk", 0, PERIP1_CLK_ENB,
  502. ADC_CLK_ENB, 0, &_lock);
  503. clk_register_clkdev(clk, NULL, "d0080000.adc");
  504. clk = clk_register_gate(NULL, "gpio0_clk", "apb_clk", 0, PERIP1_CLK_ENB,
  505. GPIO_CLK_ENB, 0, &_lock);
  506. clk_register_clkdev(clk, NULL, "fc980000.gpio");
  507. clk = clk_register_gate(NULL, "ssp0_clk", "apb_clk", 0, PERIP1_CLK_ENB,
  508. SSP_CLK_ENB, 0, &_lock);
  509. clk_register_clkdev(clk, NULL, "d0100000.spi");
  510. /* RAS clk enable */
  511. clk = clk_register_gate(NULL, "ras_ahb_clk", "ahb_clk", 0, RAS_CLK_ENB,
  512. RAS_AHB_CLK_ENB, 0, &_lock);
  513. clk_register_clkdev(clk, "ras_ahb_clk", NULL);
  514. clk = clk_register_gate(NULL, "ras_apb_clk", "apb_clk", 0, RAS_CLK_ENB,
  515. RAS_APB_CLK_ENB, 0, &_lock);
  516. clk_register_clkdev(clk, "ras_apb_clk", NULL);
  517. ras_apb_clk = clk;
  518. clk = clk_register_gate(NULL, "ras_32k_clk", "osc_32k_clk", 0,
  519. RAS_CLK_ENB, RAS_32K_CLK_ENB, 0, &_lock);
  520. clk_register_clkdev(clk, "ras_32k_clk", NULL);
  521. clk = clk_register_gate(NULL, "ras_24m_clk", "osc_24m_clk", 0,
  522. RAS_CLK_ENB, RAS_24M_CLK_ENB, 0, &_lock);
  523. clk_register_clkdev(clk, "ras_24m_clk", NULL);
  524. clk = clk_register_gate(NULL, "ras_pll1_clk", "pll1_clk", 0,
  525. RAS_CLK_ENB, RAS_PLL1_CLK_ENB, 0, &_lock);
  526. clk_register_clkdev(clk, "ras_pll1_clk", NULL);
  527. clk = clk_register_gate(NULL, "ras_pll2_clk", "pll2_clk", 0,
  528. RAS_CLK_ENB, RAS_PLL2_CLK_ENB, 0, &_lock);
  529. clk_register_clkdev(clk, "ras_pll2_clk", NULL);
  530. clk = clk_register_gate(NULL, "ras_pll3_clk", "pll3_clk", 0,
  531. RAS_CLK_ENB, RAS_48M_CLK_ENB, 0, &_lock);
  532. clk_register_clkdev(clk, "ras_pll3_clk", NULL);
  533. clk = clk_register_gate(NULL, "ras_syn0_gclk", "gen0_syn_gclk",
  534. CLK_SET_RATE_PARENT, RAS_CLK_ENB, RAS_SYNT0_CLK_ENB, 0,
  535. &_lock);
  536. clk_register_clkdev(clk, "ras_syn0_gclk", NULL);
  537. clk = clk_register_gate(NULL, "ras_syn1_gclk", "gen1_syn_gclk",
  538. CLK_SET_RATE_PARENT, RAS_CLK_ENB, RAS_SYNT1_CLK_ENB, 0,
  539. &_lock);
  540. clk_register_clkdev(clk, "ras_syn1_gclk", NULL);
  541. clk = clk_register_gate(NULL, "ras_syn2_gclk", "gen2_syn_gclk",
  542. CLK_SET_RATE_PARENT, RAS_CLK_ENB, RAS_SYNT2_CLK_ENB, 0,
  543. &_lock);
  544. clk_register_clkdev(clk, "ras_syn2_gclk", NULL);
  545. clk = clk_register_gate(NULL, "ras_syn3_gclk", "gen3_syn_gclk",
  546. CLK_SET_RATE_PARENT, RAS_CLK_ENB, RAS_SYNT3_CLK_ENB, 0,
  547. &_lock);
  548. clk_register_clkdev(clk, "ras_syn3_gclk", NULL);
  549. if (of_machine_is_compatible("st,spear300"))
  550. spear300_clk_init();
  551. else if (of_machine_is_compatible("st,spear310"))
  552. spear310_clk_init();
  553. else if (of_machine_is_compatible("st,spear320"))
  554. spear320_clk_init(soc_config_base, ras_apb_clk);
  555. }