r8a7796-cpg-mssr.c 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224
  1. /*
  2. * r8a7796 Clock Pulse Generator / Module Standby and Software Reset
  3. *
  4. * Copyright (C) 2016 Glider bvba
  5. *
  6. * Based on r8a7795-cpg-mssr.c
  7. *
  8. * Copyright (C) 2015 Glider bvba
  9. * Copyright (C) 2015 Renesas Electronics Corp.
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; version 2 of the License.
  14. */
  15. #include <linux/device.h>
  16. #include <linux/init.h>
  17. #include <linux/kernel.h>
  18. #include <dt-bindings/clock/r8a7796-cpg-mssr.h>
  19. #include "renesas-cpg-mssr.h"
  20. #include "rcar-gen3-cpg.h"
  21. enum clk_ids {
  22. /* Core Clock Outputs exported to DT */
  23. LAST_DT_CORE_CLK = R8A7796_CLK_OSC,
  24. /* External Input Clocks */
  25. CLK_EXTAL,
  26. CLK_EXTALR,
  27. /* Internal Core Clocks */
  28. CLK_MAIN,
  29. CLK_PLL0,
  30. CLK_PLL1,
  31. CLK_PLL2,
  32. CLK_PLL3,
  33. CLK_PLL4,
  34. CLK_PLL1_DIV2,
  35. CLK_PLL1_DIV4,
  36. CLK_S0,
  37. CLK_S1,
  38. CLK_S2,
  39. CLK_S3,
  40. CLK_SDSRC,
  41. CLK_SSPSRC,
  42. CLK_RINT,
  43. /* Module Clocks */
  44. MOD_CLK_BASE
  45. };
  46. static const struct cpg_core_clk r8a7796_core_clks[] __initconst = {
  47. /* External Clock Inputs */
  48. DEF_INPUT("extal", CLK_EXTAL),
  49. DEF_INPUT("extalr", CLK_EXTALR),
  50. /* Internal Core Clocks */
  51. DEF_BASE(".main", CLK_MAIN, CLK_TYPE_GEN3_MAIN, CLK_EXTAL),
  52. DEF_BASE(".pll0", CLK_PLL0, CLK_TYPE_GEN3_PLL0, CLK_MAIN),
  53. DEF_BASE(".pll1", CLK_PLL1, CLK_TYPE_GEN3_PLL1, CLK_MAIN),
  54. DEF_BASE(".pll2", CLK_PLL2, CLK_TYPE_GEN3_PLL2, CLK_MAIN),
  55. DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN3_PLL3, CLK_MAIN),
  56. DEF_BASE(".pll4", CLK_PLL4, CLK_TYPE_GEN3_PLL4, CLK_MAIN),
  57. DEF_FIXED(".pll1_div2", CLK_PLL1_DIV2, CLK_PLL1, 2, 1),
  58. DEF_FIXED(".pll1_div4", CLK_PLL1_DIV4, CLK_PLL1_DIV2, 2, 1),
  59. DEF_FIXED(".s0", CLK_S0, CLK_PLL1_DIV2, 2, 1),
  60. DEF_FIXED(".s1", CLK_S1, CLK_PLL1_DIV2, 3, 1),
  61. DEF_FIXED(".s2", CLK_S2, CLK_PLL1_DIV2, 4, 1),
  62. DEF_FIXED(".s3", CLK_S3, CLK_PLL1_DIV2, 6, 1),
  63. DEF_FIXED(".sdsrc", CLK_SDSRC, CLK_PLL1_DIV2, 2, 1),
  64. /* Core Clock Outputs */
  65. DEF_FIXED("ztr", R8A7796_CLK_ZTR, CLK_PLL1_DIV2, 6, 1),
  66. DEF_FIXED("ztrd2", R8A7796_CLK_ZTRD2, CLK_PLL1_DIV2, 12, 1),
  67. DEF_FIXED("zt", R8A7796_CLK_ZT, CLK_PLL1_DIV2, 4, 1),
  68. DEF_FIXED("zx", R8A7796_CLK_ZX, CLK_PLL1_DIV2, 2, 1),
  69. DEF_FIXED("s0d1", R8A7796_CLK_S0D1, CLK_S0, 1, 1),
  70. DEF_FIXED("s0d2", R8A7796_CLK_S0D2, CLK_S0, 2, 1),
  71. DEF_FIXED("s0d3", R8A7796_CLK_S0D3, CLK_S0, 3, 1),
  72. DEF_FIXED("s0d4", R8A7796_CLK_S0D4, CLK_S0, 4, 1),
  73. DEF_FIXED("s0d6", R8A7796_CLK_S0D6, CLK_S0, 6, 1),
  74. DEF_FIXED("s0d8", R8A7796_CLK_S0D8, CLK_S0, 8, 1),
  75. DEF_FIXED("s0d12", R8A7796_CLK_S0D12, CLK_S0, 12, 1),
  76. DEF_FIXED("s1d1", R8A7796_CLK_S1D1, CLK_S1, 1, 1),
  77. DEF_FIXED("s1d2", R8A7796_CLK_S1D2, CLK_S1, 2, 1),
  78. DEF_FIXED("s1d4", R8A7796_CLK_S1D4, CLK_S1, 4, 1),
  79. DEF_FIXED("s2d1", R8A7796_CLK_S2D1, CLK_S2, 1, 1),
  80. DEF_FIXED("s2d2", R8A7796_CLK_S2D2, CLK_S2, 2, 1),
  81. DEF_FIXED("s2d4", R8A7796_CLK_S2D4, CLK_S2, 4, 1),
  82. DEF_FIXED("s3d1", R8A7796_CLK_S3D1, CLK_S3, 1, 1),
  83. DEF_FIXED("s3d2", R8A7796_CLK_S3D2, CLK_S3, 2, 1),
  84. DEF_FIXED("s3d4", R8A7796_CLK_S3D4, CLK_S3, 4, 1),
  85. DEF_GEN3_SD("sd0", R8A7796_CLK_SD0, CLK_SDSRC, 0x0074),
  86. DEF_GEN3_SD("sd1", R8A7796_CLK_SD1, CLK_SDSRC, 0x0078),
  87. DEF_GEN3_SD("sd2", R8A7796_CLK_SD2, CLK_SDSRC, 0x0268),
  88. DEF_GEN3_SD("sd3", R8A7796_CLK_SD3, CLK_SDSRC, 0x026c),
  89. DEF_FIXED("cl", R8A7796_CLK_CL, CLK_PLL1_DIV2, 48, 1),
  90. DEF_FIXED("cp", R8A7796_CLK_CP, CLK_EXTAL, 2, 1),
  91. DEF_DIV6_RO("osc", R8A7796_CLK_OSC, CLK_EXTAL, CPG_RCKCR, 8),
  92. DEF_DIV6_RO("r_int", CLK_RINT, CLK_EXTAL, CPG_RCKCR, 32),
  93. DEF_BASE("r", R8A7796_CLK_R, CLK_TYPE_GEN3_R, CLK_RINT),
  94. };
  95. static const struct mssr_mod_clk r8a7796_mod_clks[] __initconst = {
  96. DEF_MOD("cmt3", 300, R8A7796_CLK_R),
  97. DEF_MOD("cmt2", 301, R8A7796_CLK_R),
  98. DEF_MOD("cmt1", 302, R8A7796_CLK_R),
  99. DEF_MOD("cmt0", 303, R8A7796_CLK_R),
  100. DEF_MOD("scif2", 310, R8A7796_CLK_S3D4),
  101. DEF_MOD("sdif3", 311, R8A7796_CLK_SD3),
  102. DEF_MOD("sdif2", 312, R8A7796_CLK_SD2),
  103. DEF_MOD("sdif1", 313, R8A7796_CLK_SD1),
  104. DEF_MOD("sdif0", 314, R8A7796_CLK_SD0),
  105. DEF_MOD("rwdt0", 402, R8A7796_CLK_R),
  106. DEF_MOD("intc-ap", 408, R8A7796_CLK_S3D1),
  107. DEF_MOD("thermal", 522, R8A7796_CLK_CP),
  108. DEF_MOD("etheravb", 812, R8A7796_CLK_S0D6),
  109. DEF_MOD("gpio7", 905, R8A7796_CLK_S3D4),
  110. DEF_MOD("gpio6", 906, R8A7796_CLK_S3D4),
  111. DEF_MOD("gpio5", 907, R8A7796_CLK_S3D4),
  112. DEF_MOD("gpio4", 908, R8A7796_CLK_S3D4),
  113. DEF_MOD("gpio3", 909, R8A7796_CLK_S3D4),
  114. DEF_MOD("gpio2", 910, R8A7796_CLK_S3D4),
  115. DEF_MOD("gpio1", 911, R8A7796_CLK_S3D4),
  116. DEF_MOD("gpio0", 912, R8A7796_CLK_S3D4),
  117. };
  118. static const unsigned int r8a7796_crit_mod_clks[] __initconst = {
  119. MOD_CLK_ID(408), /* INTC-AP (GIC) */
  120. };
  121. /*
  122. * CPG Clock Data
  123. */
  124. /*
  125. * MD EXTAL PLL0 PLL1 PLL2 PLL3 PLL4
  126. * 14 13 19 17 (MHz)
  127. *-------------------------------------------------------------------
  128. * 0 0 0 0 16.66 x 1 x180 x192 x144 x192 x144
  129. * 0 0 0 1 16.66 x 1 x180 x192 x144 x128 x144
  130. * 0 0 1 0 Prohibited setting
  131. * 0 0 1 1 16.66 x 1 x180 x192 x144 x192 x144
  132. * 0 1 0 0 20 x 1 x150 x160 x120 x160 x120
  133. * 0 1 0 1 20 x 1 x150 x160 x120 x106 x120
  134. * 0 1 1 0 Prohibited setting
  135. * 0 1 1 1 20 x 1 x150 x160 x120 x160 x120
  136. * 1 0 0 0 25 x 1 x120 x128 x96 x128 x96
  137. * 1 0 0 1 25 x 1 x120 x128 x96 x84 x96
  138. * 1 0 1 0 Prohibited setting
  139. * 1 0 1 1 25 x 1 x120 x128 x96 x128 x96
  140. * 1 1 0 0 33.33 / 2 x180 x192 x144 x192 x144
  141. * 1 1 0 1 33.33 / 2 x180 x192 x144 x128 x144
  142. * 1 1 1 0 Prohibited setting
  143. * 1 1 1 1 33.33 / 2 x180 x192 x144 x192 x144
  144. */
  145. #define CPG_PLL_CONFIG_INDEX(md) ((((md) & BIT(14)) >> 11) | \
  146. (((md) & BIT(13)) >> 11) | \
  147. (((md) & BIT(19)) >> 18) | \
  148. (((md) & BIT(17)) >> 17))
  149. static const struct rcar_gen3_cpg_pll_config cpg_pll_configs[16] __initconst = {
  150. /* EXTAL div PLL1 mult PLL3 mult */
  151. { 1, 192, 192, },
  152. { 1, 192, 128, },
  153. { 0, /* Prohibited setting */ },
  154. { 1, 192, 192, },
  155. { 1, 160, 160, },
  156. { 1, 160, 106, },
  157. { 0, /* Prohibited setting */ },
  158. { 1, 160, 160, },
  159. { 1, 128, 128, },
  160. { 1, 128, 84, },
  161. { 0, /* Prohibited setting */ },
  162. { 1, 128, 128, },
  163. { 2, 192, 192, },
  164. { 2, 192, 128, },
  165. { 0, /* Prohibited setting */ },
  166. { 2, 192, 192, },
  167. };
  168. static int __init r8a7796_cpg_mssr_init(struct device *dev)
  169. {
  170. const struct rcar_gen3_cpg_pll_config *cpg_pll_config;
  171. u32 cpg_mode = rcar_gen3_read_mode_pins();
  172. cpg_pll_config = &cpg_pll_configs[CPG_PLL_CONFIG_INDEX(cpg_mode)];
  173. if (!cpg_pll_config->extal_div) {
  174. dev_err(dev, "Prohibited setting (cpg_mode=0x%x)\n", cpg_mode);
  175. return -EINVAL;
  176. }
  177. return rcar_gen3_cpg_init(cpg_pll_config, CLK_EXTALR);
  178. }
  179. const struct cpg_mssr_info r8a7796_cpg_mssr_info __initconst = {
  180. /* Core Clocks */
  181. .core_clks = r8a7796_core_clks,
  182. .num_core_clks = ARRAY_SIZE(r8a7796_core_clks),
  183. .last_dt_core_clk = LAST_DT_CORE_CLK,
  184. .num_total_core_clks = MOD_CLK_BASE,
  185. /* Module Clocks */
  186. .mod_clks = r8a7796_mod_clks,
  187. .num_mod_clks = ARRAY_SIZE(r8a7796_mod_clks),
  188. .num_hw_mod_clks = 12 * 32,
  189. /* Critical Module Clocks */
  190. .crit_mod_clks = r8a7796_crit_mod_clks,
  191. .num_crit_mod_clks = ARRAY_SIZE(r8a7796_crit_mod_clks),
  192. /* Callbacks */
  193. .init = r8a7796_cpg_mssr_init,
  194. .cpg_clk_register = rcar_gen3_cpg_clk_register,
  195. };