fsl_sai.h 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157
  1. /*
  2. * Copyright 2012-2013 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. */
  8. #ifndef __FSL_SAI_H
  9. #define __FSL_SAI_H
  10. #include <sound/dmaengine_pcm.h>
  11. #define FSL_SAI_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  12. SNDRV_PCM_FMTBIT_S20_3LE |\
  13. SNDRV_PCM_FMTBIT_S24_LE |\
  14. SNDRV_PCM_FMTBIT_S32_LE)
  15. /* SAI Register Map Register */
  16. #define FSL_SAI_TCSR 0x00 /* SAI Transmit Control */
  17. #define FSL_SAI_TCR1 0x04 /* SAI Transmit Configuration 1 */
  18. #define FSL_SAI_TCR2 0x08 /* SAI Transmit Configuration 2 */
  19. #define FSL_SAI_TCR3 0x0c /* SAI Transmit Configuration 3 */
  20. #define FSL_SAI_TCR4 0x10 /* SAI Transmit Configuration 4 */
  21. #define FSL_SAI_TCR5 0x14 /* SAI Transmit Configuration 5 */
  22. #define FSL_SAI_TDR 0x20 /* SAI Transmit Data */
  23. #define FSL_SAI_TFR 0x40 /* SAI Transmit FIFO */
  24. #define FSL_SAI_TMR 0x60 /* SAI Transmit Mask */
  25. #define FSL_SAI_RCSR 0x80 /* SAI Receive Control */
  26. #define FSL_SAI_RCR1 0x84 /* SAI Receive Configuration 1 */
  27. #define FSL_SAI_RCR2 0x88 /* SAI Receive Configuration 2 */
  28. #define FSL_SAI_RCR3 0x8c /* SAI Receive Configuration 3 */
  29. #define FSL_SAI_RCR4 0x90 /* SAI Receive Configuration 4 */
  30. #define FSL_SAI_RCR5 0x94 /* SAI Receive Configuration 5 */
  31. #define FSL_SAI_RDR 0xa0 /* SAI Receive Data */
  32. #define FSL_SAI_RFR 0xc0 /* SAI Receive FIFO */
  33. #define FSL_SAI_RMR 0xe0 /* SAI Receive Mask */
  34. #define FSL_SAI_xCSR(tx) (tx ? FSL_SAI_TCSR : FSL_SAI_RCSR)
  35. #define FSL_SAI_xCR1(tx) (tx ? FSL_SAI_TCR1 : FSL_SAI_RCR1)
  36. #define FSL_SAI_xCR2(tx) (tx ? FSL_SAI_TCR2 : FSL_SAI_RCR2)
  37. #define FSL_SAI_xCR3(tx) (tx ? FSL_SAI_TCR3 : FSL_SAI_RCR3)
  38. #define FSL_SAI_xCR4(tx) (tx ? FSL_SAI_TCR4 : FSL_SAI_RCR4)
  39. #define FSL_SAI_xCR5(tx) (tx ? FSL_SAI_TCR5 : FSL_SAI_RCR5)
  40. #define FSL_SAI_xDR(tx) (tx ? FSL_SAI_TDR : FSL_SAI_RDR)
  41. #define FSL_SAI_xFR(tx) (tx ? FSL_SAI_TFR : FSL_SAI_RFR)
  42. #define FSL_SAI_xMR(tx) (tx ? FSL_SAI_TMR : FSL_SAI_RMR)
  43. /* SAI Transmit/Receive Control Register */
  44. #define FSL_SAI_CSR_TERE BIT(31)
  45. #define FSL_SAI_CSR_FR BIT(25)
  46. #define FSL_SAI_CSR_SR BIT(24)
  47. #define FSL_SAI_CSR_xF_SHIFT 16
  48. #define FSL_SAI_CSR_xF_W_SHIFT 18
  49. #define FSL_SAI_CSR_xF_MASK (0x1f << FSL_SAI_CSR_xF_SHIFT)
  50. #define FSL_SAI_CSR_xF_W_MASK (0x7 << FSL_SAI_CSR_xF_W_SHIFT)
  51. #define FSL_SAI_CSR_WSF BIT(20)
  52. #define FSL_SAI_CSR_SEF BIT(19)
  53. #define FSL_SAI_CSR_FEF BIT(18)
  54. #define FSL_SAI_CSR_FWF BIT(17)
  55. #define FSL_SAI_CSR_FRF BIT(16)
  56. #define FSL_SAI_CSR_xIE_SHIFT 8
  57. #define FSL_SAI_CSR_xIE_MASK (0x1f << FSL_SAI_CSR_xIE_SHIFT)
  58. #define FSL_SAI_CSR_WSIE BIT(12)
  59. #define FSL_SAI_CSR_SEIE BIT(11)
  60. #define FSL_SAI_CSR_FEIE BIT(10)
  61. #define FSL_SAI_CSR_FWIE BIT(9)
  62. #define FSL_SAI_CSR_FRIE BIT(8)
  63. #define FSL_SAI_CSR_FRDE BIT(0)
  64. /* SAI Transmit and Receive Configuration 1 Register */
  65. #define FSL_SAI_CR1_RFW_MASK 0x1f
  66. /* SAI Transmit and Receive Configuration 2 Register */
  67. #define FSL_SAI_CR2_SYNC BIT(30)
  68. #define FSL_SAI_CR2_MSEL_MASK (0x3 << 26)
  69. #define FSL_SAI_CR2_MSEL_BUS 0
  70. #define FSL_SAI_CR2_MSEL_MCLK1 BIT(26)
  71. #define FSL_SAI_CR2_MSEL_MCLK2 BIT(27)
  72. #define FSL_SAI_CR2_MSEL_MCLK3 (BIT(26) | BIT(27))
  73. #define FSL_SAI_CR2_MSEL(ID) ((ID) << 26)
  74. #define FSL_SAI_CR2_BCP BIT(25)
  75. #define FSL_SAI_CR2_BCD_MSTR BIT(24)
  76. #define FSL_SAI_CR2_DIV_MASK 0xff
  77. /* SAI Transmit and Receive Configuration 3 Register */
  78. #define FSL_SAI_CR3_TRCE BIT(16)
  79. #define FSL_SAI_CR3_WDFL(x) (x)
  80. #define FSL_SAI_CR3_WDFL_MASK 0x1f
  81. /* SAI Transmit and Receive Configuration 4 Register */
  82. #define FSL_SAI_CR4_FRSZ(x) (((x) - 1) << 16)
  83. #define FSL_SAI_CR4_FRSZ_MASK (0x1f << 16)
  84. #define FSL_SAI_CR4_SYWD(x) (((x) - 1) << 8)
  85. #define FSL_SAI_CR4_SYWD_MASK (0x1f << 8)
  86. #define FSL_SAI_CR4_MF BIT(4)
  87. #define FSL_SAI_CR4_FSE BIT(3)
  88. #define FSL_SAI_CR4_FSP BIT(1)
  89. #define FSL_SAI_CR4_FSD_MSTR BIT(0)
  90. /* SAI Transmit and Receive Configuration 5 Register */
  91. #define FSL_SAI_CR5_WNW(x) (((x) - 1) << 24)
  92. #define FSL_SAI_CR5_WNW_MASK (0x1f << 24)
  93. #define FSL_SAI_CR5_W0W(x) (((x) - 1) << 16)
  94. #define FSL_SAI_CR5_W0W_MASK (0x1f << 16)
  95. #define FSL_SAI_CR5_FBT(x) ((x) << 8)
  96. #define FSL_SAI_CR5_FBT_MASK (0x1f << 8)
  97. /* SAI type */
  98. #define FSL_SAI_DMA BIT(0)
  99. #define FSL_SAI_USE_AC97 BIT(1)
  100. #define FSL_SAI_NET BIT(2)
  101. #define FSL_SAI_TRA_SYN BIT(3)
  102. #define FSL_SAI_REC_SYN BIT(4)
  103. #define FSL_SAI_USE_I2S_SLAVE BIT(5)
  104. #define FSL_FMT_TRANSMITTER 0
  105. #define FSL_FMT_RECEIVER 1
  106. /* SAI clock sources */
  107. #define FSL_SAI_CLK_BUS 0
  108. #define FSL_SAI_CLK_MAST1 1
  109. #define FSL_SAI_CLK_MAST2 2
  110. #define FSL_SAI_CLK_MAST3 3
  111. #define FSL_SAI_MCLK_MAX 4
  112. /* SAI data transfer numbers per DMA request */
  113. #define FSL_SAI_MAXBURST_TX 6
  114. #define FSL_SAI_MAXBURST_RX 6
  115. struct fsl_sai {
  116. struct platform_device *pdev;
  117. struct regmap *regmap;
  118. struct clk *bus_clk;
  119. struct clk *mclk_clk[FSL_SAI_MCLK_MAX];
  120. bool is_slave_mode;
  121. bool is_lsb_first;
  122. bool is_dsp_mode;
  123. bool sai_on_imx;
  124. bool synchronous[2];
  125. unsigned int mclk_id[2];
  126. unsigned int mclk_streams;
  127. unsigned int slots;
  128. unsigned int slot_width;
  129. struct snd_dmaengine_dai_dma_data dma_params_rx;
  130. struct snd_dmaengine_dai_dma_data dma_params_tx;
  131. };
  132. #define TX 1
  133. #define RX 0
  134. #endif /* __FSL_SAI_H */