nau8825.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470
  1. /*
  2. * NAU8825 ALSA SoC audio driver
  3. *
  4. * Copyright 2015 Google Inc.
  5. * Author: Anatol Pomozov <anatol.pomozov@chrominium.org>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #ifndef __NAU8825_H__
  12. #define __NAU8825_H__
  13. #define NAU8825_REG_RESET 0x00
  14. #define NAU8825_REG_ENA_CTRL 0x01
  15. #define NAU8825_REG_IIC_ADDR_SET 0x02
  16. #define NAU8825_REG_CLK_DIVIDER 0x03
  17. #define NAU8825_REG_FLL1 0x04
  18. #define NAU8825_REG_FLL2 0x05
  19. #define NAU8825_REG_FLL3 0x06
  20. #define NAU8825_REG_FLL4 0x07
  21. #define NAU8825_REG_FLL5 0x08
  22. #define NAU8825_REG_FLL6 0x09
  23. #define NAU8825_REG_FLL_VCO_RSV 0x0a
  24. #define NAU8825_REG_HSD_CTRL 0x0c
  25. #define NAU8825_REG_JACK_DET_CTRL 0x0d
  26. #define NAU8825_REG_INTERRUPT_MASK 0x0f
  27. #define NAU8825_REG_IRQ_STATUS 0x10
  28. #define NAU8825_REG_INT_CLR_KEY_STATUS 0x11
  29. #define NAU8825_REG_INTERRUPT_DIS_CTRL 0x12
  30. #define NAU8825_REG_SAR_CTRL 0x13
  31. #define NAU8825_REG_KEYDET_CTRL 0x14
  32. #define NAU8825_REG_VDET_THRESHOLD_1 0x15
  33. #define NAU8825_REG_VDET_THRESHOLD_2 0x16
  34. #define NAU8825_REG_VDET_THRESHOLD_3 0x17
  35. #define NAU8825_REG_VDET_THRESHOLD_4 0x18
  36. #define NAU8825_REG_GPIO34_CTRL 0x19
  37. #define NAU8825_REG_GPIO12_CTRL 0x1a
  38. #define NAU8825_REG_TDM_CTRL 0x1b
  39. #define NAU8825_REG_I2S_PCM_CTRL1 0x1c
  40. #define NAU8825_REG_I2S_PCM_CTRL2 0x1d
  41. #define NAU8825_REG_LEFT_TIME_SLOT 0x1e
  42. #define NAU8825_REG_RIGHT_TIME_SLOT 0x1f
  43. #define NAU8825_REG_BIQ_CTRL 0x20
  44. #define NAU8825_REG_BIQ_COF1 0x21
  45. #define NAU8825_REG_BIQ_COF2 0x22
  46. #define NAU8825_REG_BIQ_COF3 0x23
  47. #define NAU8825_REG_BIQ_COF4 0x24
  48. #define NAU8825_REG_BIQ_COF5 0x25
  49. #define NAU8825_REG_BIQ_COF6 0x26
  50. #define NAU8825_REG_BIQ_COF7 0x27
  51. #define NAU8825_REG_BIQ_COF8 0x28
  52. #define NAU8825_REG_BIQ_COF9 0x29
  53. #define NAU8825_REG_BIQ_COF10 0x2a
  54. #define NAU8825_REG_ADC_RATE 0x2b
  55. #define NAU8825_REG_DAC_CTRL1 0x2c
  56. #define NAU8825_REG_DAC_CTRL2 0x2d
  57. #define NAU8825_REG_DAC_DGAIN_CTRL 0x2f
  58. #define NAU8825_REG_ADC_DGAIN_CTRL 0x30
  59. #define NAU8825_REG_MUTE_CTRL 0x31
  60. #define NAU8825_REG_HSVOL_CTRL 0x32
  61. #define NAU8825_REG_DACL_CTRL 0x33
  62. #define NAU8825_REG_DACR_CTRL 0x34
  63. #define NAU8825_REG_ADC_DRC_KNEE_IP12 0x38
  64. #define NAU8825_REG_ADC_DRC_KNEE_IP34 0x39
  65. #define NAU8825_REG_ADC_DRC_SLOPES 0x3a
  66. #define NAU8825_REG_ADC_DRC_ATKDCY 0x3b
  67. #define NAU8825_REG_DAC_DRC_KNEE_IP12 0x45
  68. #define NAU8825_REG_DAC_DRC_KNEE_IP34 0x46
  69. #define NAU8825_REG_DAC_DRC_SLOPES 0x47
  70. #define NAU8825_REG_DAC_DRC_ATKDCY 0x48
  71. #define NAU8825_REG_IMM_MODE_CTRL 0x4c
  72. #define NAU8825_REG_IMM_RMS_L 0x4d
  73. #define NAU8825_REG_IMM_RMS_R 0x4e
  74. #define NAU8825_REG_CLASSG_CTRL 0x50
  75. #define NAU8825_REG_OPT_EFUSE_CTRL 0x51
  76. #define NAU8825_REG_MISC_CTRL 0x55
  77. #define NAU8825_REG_I2C_DEVICE_ID 0x58
  78. #define NAU8825_REG_SARDOUT_RAM_STATUS 0x59
  79. #define NAU8825_REG_BIAS_ADJ 0x66
  80. #define NAU8825_REG_TRIM_SETTINGS 0x68
  81. #define NAU8825_REG_ANALOG_CONTROL_1 0x69
  82. #define NAU8825_REG_ANALOG_CONTROL_2 0x6a
  83. #define NAU8825_REG_ANALOG_ADC_1 0x71
  84. #define NAU8825_REG_ANALOG_ADC_2 0x72
  85. #define NAU8825_REG_RDAC 0x73
  86. #define NAU8825_REG_MIC_BIAS 0x74
  87. #define NAU8825_REG_BOOST 0x76
  88. #define NAU8825_REG_FEPGA 0x77
  89. #define NAU8825_REG_POWER_UP_CONTROL 0x7f
  90. #define NAU8825_REG_CHARGE_PUMP 0x80
  91. #define NAU8825_REG_CHARGE_PUMP_INPUT_READ 0x81
  92. #define NAU8825_REG_GENERAL_STATUS 0x82
  93. #define NAU8825_REG_MAX NAU8825_REG_GENERAL_STATUS
  94. /* 16-bit control register address, and 16-bits control register data */
  95. #define NAU8825_REG_ADDR_LEN 16
  96. #define NAU8825_REG_DATA_LEN 16
  97. /* ENA_CTRL (0x1) */
  98. #define NAU8825_ENABLE_DACR_SFT 10
  99. #define NAU8825_ENABLE_DACR (1 << NAU8825_ENABLE_DACR_SFT)
  100. #define NAU8825_ENABLE_DACL_SFT 9
  101. #define NAU8825_ENABLE_DACL (1 << NAU8825_ENABLE_DACL_SFT)
  102. #define NAU8825_ENABLE_ADC_SFT 8
  103. #define NAU8825_ENABLE_ADC (1 << NAU8825_ENABLE_ADC_SFT)
  104. #define NAU8825_ENABLE_ADC_CLK_SFT 7
  105. #define NAU8825_ENABLE_ADC_CLK (1 << NAU8825_ENABLE_ADC_CLK_SFT)
  106. #define NAU8825_ENABLE_DAC_CLK_SFT 6
  107. #define NAU8825_ENABLE_DAC_CLK (1 << NAU8825_ENABLE_DAC_CLK_SFT)
  108. #define NAU8825_ENABLE_SAR_SFT 1
  109. /* CLK_DIVIDER (0x3) */
  110. #define NAU8825_CLK_SRC_SFT 15
  111. #define NAU8825_CLK_SRC_MASK (1 << NAU8825_CLK_SRC_SFT)
  112. #define NAU8825_CLK_SRC_VCO (1 << NAU8825_CLK_SRC_SFT)
  113. #define NAU8825_CLK_SRC_MCLK (0 << NAU8825_CLK_SRC_SFT)
  114. #define NAU8825_CLK_MCLK_SRC_MASK (0xf << 0)
  115. /* FLL1 (0x04) */
  116. #define NAU8825_FLL_RATIO_MASK (0x7f << 0)
  117. /* FLL3 (0x06) */
  118. #define NAU8825_FLL_INTEGER_MASK (0x3ff << 0)
  119. #define NAU8825_FLL_CLK_SRC_SFT 10
  120. #define NAU8825_FLL_CLK_SRC_MASK (0x3 << NAU8825_FLL_CLK_SRC_SFT)
  121. #define NAU8825_FLL_CLK_SRC_MCLK (0 << NAU8825_FLL_CLK_SRC_SFT)
  122. #define NAU8825_FLL_CLK_SRC_BLK (0x2 << NAU8825_FLL_CLK_SRC_SFT)
  123. #define NAU8825_FLL_CLK_SRC_FS (0x3 << NAU8825_FLL_CLK_SRC_SFT)
  124. /* FLL4 (0x07) */
  125. #define NAU8825_FLL_REF_DIV_SFT 10
  126. #define NAU8825_FLL_REF_DIV_MASK (0x3 << NAU8825_FLL_REF_DIV_SFT)
  127. /* FLL5 (0x08) */
  128. #define NAU8825_FLL_PDB_DAC_EN (0x1 << 15)
  129. #define NAU8825_FLL_LOOP_FTR_EN (0x1 << 14)
  130. #define NAU8825_FLL_CLK_SW_MASK (0x1 << 13)
  131. #define NAU8825_FLL_CLK_SW_N2 (0x1 << 13)
  132. #define NAU8825_FLL_CLK_SW_REF (0x0 << 13)
  133. #define NAU8825_FLL_FTR_SW_MASK (0x1 << 12)
  134. #define NAU8825_FLL_FTR_SW_ACCU (0x1 << 12)
  135. #define NAU8825_FLL_FTR_SW_FILTER (0x0 << 12)
  136. /* FLL6 (0x9) */
  137. #define NAU8825_DCO_EN (0x1 << 15)
  138. #define NAU8825_SDM_EN (0x1 << 14)
  139. /* HSD_CTRL (0xc) */
  140. #define NAU8825_HSD_AUTO_MODE (1 << 6)
  141. /* 0 - open, 1 - short to GND */
  142. #define NAU8825_SPKR_DWN1R (1 << 1)
  143. #define NAU8825_SPKR_DWN1L (1 << 0)
  144. /* JACK_DET_CTRL (0xd) */
  145. #define NAU8825_JACK_DET_RESTART (1 << 9)
  146. #define NAU8825_JACK_DET_DB_BYPASS (1 << 8)
  147. #define NAU8825_JACK_INSERT_DEBOUNCE_SFT 5
  148. #define NAU8825_JACK_INSERT_DEBOUNCE_MASK (0x7 << NAU8825_JACK_INSERT_DEBOUNCE_SFT)
  149. #define NAU8825_JACK_EJECT_DEBOUNCE_SFT 2
  150. #define NAU8825_JACK_EJECT_DEBOUNCE_MASK (0x7 << NAU8825_JACK_EJECT_DEBOUNCE_SFT)
  151. #define NAU8825_JACK_POLARITY (1 << 1) /* 0 - active low, 1 - active high */
  152. /* INTERRUPT_MASK (0xf) */
  153. #define NAU8825_IRQ_OUTPUT_EN (1 << 11)
  154. #define NAU8825_IRQ_HEADSET_COMPLETE_EN (1 << 10)
  155. #define NAU8825_IRQ_RMS_EN (1 << 8)
  156. #define NAU8825_IRQ_KEY_RELEASE_EN (1 << 7)
  157. #define NAU8825_IRQ_KEY_SHORT_PRESS_EN (1 << 5)
  158. #define NAU8825_IRQ_EJECT_EN (1 << 2)
  159. #define NAU8825_IRQ_INSERT_EN (1 << 0)
  160. /* IRQ_STATUS (0x10) */
  161. #define NAU8825_HEADSET_COMPLETION_IRQ (1 << 10)
  162. #define NAU8825_SHORT_CIRCUIT_IRQ (1 << 9)
  163. #define NAU8825_IMPEDANCE_MEAS_IRQ (1 << 8)
  164. #define NAU8825_KEY_IRQ_MASK (0x7 << 5)
  165. #define NAU8825_KEY_RELEASE_IRQ (1 << 7)
  166. #define NAU8825_KEY_LONG_PRESS_IRQ (1 << 6)
  167. #define NAU8825_KEY_SHORT_PRESS_IRQ (1 << 5)
  168. #define NAU8825_MIC_DETECTION_IRQ (1 << 4)
  169. #define NAU8825_JACK_EJECTION_IRQ_MASK (3 << 2)
  170. #define NAU8825_JACK_EJECTION_DETECTED (1 << 2)
  171. #define NAU8825_JACK_INSERTION_IRQ_MASK (3 << 0)
  172. #define NAU8825_JACK_INSERTION_DETECTED (1 << 0)
  173. /* INTERRUPT_DIS_CTRL (0x12) */
  174. #define NAU8825_IRQ_HEADSET_COMPLETE_DIS (1 << 10)
  175. #define NAU8825_IRQ_KEY_RELEASE_DIS (1 << 7)
  176. #define NAU8825_IRQ_KEY_SHORT_PRESS_DIS (1 << 5)
  177. #define NAU8825_IRQ_EJECT_DIS (1 << 2)
  178. #define NAU8825_IRQ_INSERT_DIS (1 << 0)
  179. /* SAR_CTRL (0x13) */
  180. #define NAU8825_SAR_ADC_EN_SFT 12
  181. #define NAU8825_SAR_ADC_EN (1 << NAU8825_SAR_ADC_EN_SFT)
  182. #define NAU8825_SAR_INPUT_MASK (1 << 11)
  183. #define NAU8825_SAR_INPUT_JKSLV (1 << 11)
  184. #define NAU8825_SAR_INPUT_JKR2 (0 << 11)
  185. #define NAU8825_SAR_TRACKING_GAIN_SFT 8
  186. #define NAU8825_SAR_TRACKING_GAIN_MASK (0x7 << NAU8825_SAR_TRACKING_GAIN_SFT)
  187. #define NAU8825_SAR_COMPARE_TIME_SFT 2
  188. #define NAU8825_SAR_COMPARE_TIME_MASK (3 << 2)
  189. #define NAU8825_SAR_SAMPLING_TIME_SFT 0
  190. #define NAU8825_SAR_SAMPLING_TIME_MASK (3 << 0)
  191. /* KEYDET_CTRL (0x14) */
  192. #define NAU8825_KEYDET_SHORTKEY_DEBOUNCE_SFT 12
  193. #define NAU8825_KEYDET_SHORTKEY_DEBOUNCE_MASK (0x3 << NAU8825_KEYDET_SHORTKEY_DEBOUNCE_SFT)
  194. #define NAU8825_KEYDET_LEVELS_NR_SFT 8
  195. #define NAU8825_KEYDET_LEVELS_NR_MASK (0x7 << 8)
  196. #define NAU8825_KEYDET_HYSTERESIS_SFT 0
  197. #define NAU8825_KEYDET_HYSTERESIS_MASK 0xf
  198. /* GPIO12_CTRL (0x1a) */
  199. #define NAU8825_JKDET_PULL_UP (1 << 11) /* 0 - pull down, 1 - pull up */
  200. #define NAU8825_JKDET_PULL_EN (1 << 9) /* 0 - enable pull, 1 - disable */
  201. #define NAU8825_JKDET_OUTPUT_EN (1 << 8) /* 0 - enable input, 1 - enable output */
  202. /* I2S_PCM_CTRL1 (0x1c) */
  203. #define NAU8825_I2S_BP_SFT 7
  204. #define NAU8825_I2S_BP_MASK (1 << NAU8825_I2S_BP_SFT)
  205. #define NAU8825_I2S_BP_INV (1 << NAU8825_I2S_BP_SFT)
  206. #define NAU8825_I2S_PCMB_SFT 6
  207. #define NAU8825_I2S_PCMB_MASK (1 << NAU8825_I2S_PCMB_SFT)
  208. #define NAU8825_I2S_PCMB_EN (1 << NAU8825_I2S_PCMB_SFT)
  209. #define NAU8825_I2S_DL_SFT 2
  210. #define NAU8825_I2S_DL_MASK (0x3 << NAU8825_I2S_DL_SFT)
  211. #define NAU8825_I2S_DL_16 (0 << NAU8825_I2S_DL_SFT)
  212. #define NAU8825_I2S_DL_20 (1 << NAU8825_I2S_DL_SFT)
  213. #define NAU8825_I2S_DL_24 (2 << NAU8825_I2S_DL_SFT)
  214. #define NAU8825_I2S_DL_32 (3 << NAU8825_I2S_DL_SFT)
  215. #define NAU8825_I2S_DF_SFT 0
  216. #define NAU8825_I2S_DF_MASK (0x3 << NAU8825_I2S_DF_SFT)
  217. #define NAU8825_I2S_DF_RIGTH (0 << NAU8825_I2S_DF_SFT)
  218. #define NAU8825_I2S_DF_LEFT (1 << NAU8825_I2S_DF_SFT)
  219. #define NAU8825_I2S_DF_I2S (2 << NAU8825_I2S_DF_SFT)
  220. #define NAU8825_I2S_DF_PCM_AB (3 << NAU8825_I2S_DF_SFT)
  221. /* I2S_PCM_CTRL2 (0x1d) */
  222. #define NAU8825_I2S_TRISTATE (1 << 15) /* 0 - normal mode, 1 - Hi-Z output */
  223. #define NAU8825_I2S_DRV_SFT 12
  224. #define NAU8825_I2S_DRV_MASK (0x3 << NAU8825_I2S_DRV_SFT)
  225. #define NAU8825_I2S_MS_SFT 3
  226. #define NAU8825_I2S_MS_MASK (1 << NAU8825_I2S_MS_SFT)
  227. #define NAU8825_I2S_MS_MASTER (1 << NAU8825_I2S_MS_SFT)
  228. #define NAU8825_I2S_MS_SLAVE (0 << NAU8825_I2S_MS_SFT)
  229. #define NAU8825_I2S_BLK_DIV_MASK 0x7
  230. /* BIQ_CTRL (0x20) */
  231. #define NAU8825_BIQ_WRT_SFT 4
  232. #define NAU8825_BIQ_WRT_EN (1 << NAU8825_BIQ_WRT_SFT)
  233. #define NAU8825_BIQ_PATH_SFT 0
  234. #define NAU8825_BIQ_PATH_MASK (1 << NAU8825_BIQ_PATH_SFT)
  235. #define NAU8825_BIQ_PATH_ADC (0 << NAU8825_BIQ_PATH_SFT)
  236. #define NAU8825_BIQ_PATH_DAC (1 << NAU8825_BIQ_PATH_SFT)
  237. /* ADC_RATE (0x2b) */
  238. #define NAU8825_ADC_SYNC_DOWN_SFT 0
  239. #define NAU8825_ADC_SYNC_DOWN_MASK 0x3
  240. #define NAU8825_ADC_SYNC_DOWN_32 0
  241. #define NAU8825_ADC_SYNC_DOWN_64 1
  242. #define NAU8825_ADC_SYNC_DOWN_128 2
  243. #define NAU8825_ADC_SYNC_DOWN_256 3
  244. /* DAC_CTRL1 (0x2c) */
  245. #define NAU8825_DAC_CLIP_OFF (1 << 7)
  246. #define NAU8825_DAC_OVERSAMPLE_SFT 0
  247. #define NAU8825_DAC_OVERSAMPLE_MASK 0x7
  248. #define NAU8825_DAC_OVERSAMPLE_64 0
  249. #define NAU8825_DAC_OVERSAMPLE_256 1
  250. #define NAU8825_DAC_OVERSAMPLE_128 2
  251. #define NAU8825_DAC_OVERSAMPLE_32 4
  252. /* ADC_DGAIN_CTRL (0x30) */
  253. #define NAU8825_ADC_DIG_VOL_MASK 0xff
  254. /* MUTE_CTRL (0x31) */
  255. #define NAU8825_DAC_ZERO_CROSSING_EN (1 << 9)
  256. #define NAU8825_DAC_SOFT_MUTE (1 << 9)
  257. /* HSVOL_CTRL (0x32) */
  258. #define NAU8825_HP_MUTE (1 << 15)
  259. #define NAU8825_HP_MUTE_AUTO (1 << 14)
  260. #define NAU8825_HPL_MUTE (1 << 13)
  261. #define NAU8825_HPR_MUTE (1 << 12)
  262. #define NAU8825_HPL_VOL_SFT 6
  263. #define NAU8825_HPL_VOL_MASK (0x3f << NAU8825_HPL_VOL_SFT)
  264. #define NAU8825_HPR_VOL_SFT 0
  265. #define NAU8825_HPR_VOL_MASK (0x3f << NAU8825_HPR_VOL_SFT)
  266. #define NAU8825_HP_VOL_MIN 0x36
  267. /* DACL_CTRL (0x33) */
  268. #define NAU8825_DACL_CH_SEL_SFT 9
  269. #define NAU8825_DACL_CH_SEL_MASK (0x1 << NAU8825_DACL_CH_SEL_SFT)
  270. #define NAU8825_DACL_CH_SEL_L (0x0 << NAU8825_DACL_CH_SEL_SFT)
  271. #define NAU8825_DACL_CH_SEL_R (0x1 << NAU8825_DACL_CH_SEL_SFT)
  272. #define NAU8825_DACL_CH_VOL_MASK 0xff
  273. /* DACR_CTRL (0x34) */
  274. #define NAU8825_DACR_CH_SEL_SFT 9
  275. #define NAU8825_DACR_CH_SEL_MASK (0x1 << NAU8825_DACR_CH_SEL_SFT)
  276. #define NAU8825_DACR_CH_SEL_L (0x0 << NAU8825_DACR_CH_SEL_SFT)
  277. #define NAU8825_DACR_CH_SEL_R (0x1 << NAU8825_DACR_CH_SEL_SFT)
  278. #define NAU8825_DACR_CH_VOL_MASK 0xff
  279. /* IMM_MODE_CTRL (0x4C) */
  280. #define NAU8825_IMM_THD_SFT 8
  281. #define NAU8825_IMM_THD_MASK (0x3f << NAU8825_IMM_THD_SFT)
  282. #define NAU8825_IMM_GEN_VOL_SFT 6
  283. #define NAU8825_IMM_GEN_VOL_MASK (0x3 << NAU8825_IMM_GEN_VOL_SFT)
  284. #define NAU8825_IMM_GEN_VOL_1_2nd (0x0 << NAU8825_IMM_GEN_VOL_SFT)
  285. #define NAU8825_IMM_GEN_VOL_1_4th (0x1 << NAU8825_IMM_GEN_VOL_SFT)
  286. #define NAU8825_IMM_GEN_VOL_1_8th (0x2 << NAU8825_IMM_GEN_VOL_SFT)
  287. #define NAU8825_IMM_GEN_VOL_1_16th (0x3 << NAU8825_IMM_GEN_VOL_SFT)
  288. #define NAU8825_IMM_CYC_SFT 4
  289. #define NAU8825_IMM_CYC_MASK (0x3 << NAU8825_IMM_CYC_SFT)
  290. #define NAU8825_IMM_CYC_1024 (0x0 << NAU8825_IMM_CYC_SFT)
  291. #define NAU8825_IMM_CYC_2048 (0x1 << NAU8825_IMM_CYC_SFT)
  292. #define NAU8825_IMM_CYC_4096 (0x2 << NAU8825_IMM_CYC_SFT)
  293. #define NAU8825_IMM_CYC_8192 (0x3 << NAU8825_IMM_CYC_SFT)
  294. #define NAU8825_IMM_EN (1 << 3)
  295. #define NAU8825_IMM_DAC_SRC_MASK 0x7
  296. #define NAU8825_IMM_DAC_SRC_BIQ 0x0
  297. #define NAU8825_IMM_DAC_SRC_DRC 0x1
  298. #define NAU8825_IMM_DAC_SRC_MIX 0x2
  299. #define NAU8825_IMM_DAC_SRC_SIN 0x3
  300. /* CLASSG_CTRL (0x50) */
  301. #define NAU8825_CLASSG_TIMER_SFT 8
  302. #define NAU8825_CLASSG_TIMER_MASK (0x3f << NAU8825_CLASSG_TIMER_SFT)
  303. #define NAU8825_CLASSG_TIMER_1ms (0x1 << NAU8825_CLASSG_TIMER_SFT)
  304. #define NAU8825_CLASSG_TIMER_2ms (0x2 << NAU8825_CLASSG_TIMER_SFT)
  305. #define NAU8825_CLASSG_TIMER_8ms (0x4 << NAU8825_CLASSG_TIMER_SFT)
  306. #define NAU8825_CLASSG_TIMER_16ms (0x8 << NAU8825_CLASSG_TIMER_SFT)
  307. #define NAU8825_CLASSG_TIMER_32ms (0x10 << NAU8825_CLASSG_TIMER_SFT)
  308. #define NAU8825_CLASSG_TIMER_64ms (0x20 << NAU8825_CLASSG_TIMER_SFT)
  309. #define NAU8825_CLASSG_LDAC_EN (0x1 << 2)
  310. #define NAU8825_CLASSG_RDAC_EN (0x1 << 1)
  311. #define NAU8825_CLASSG_EN (1 << 0)
  312. /* I2C_DEVICE_ID (0x58) */
  313. #define NAU8825_GPIO2JD1 (1 << 7)
  314. #define NAU8825_SOFTWARE_ID_MASK 0x3
  315. #define NAU8825_SOFTWARE_ID_NAU8825 0x0
  316. /* BIAS_ADJ (0x66) */
  317. #define NAU8825_BIAS_HPR_IMP (1 << 15)
  318. #define NAU8825_BIAS_HPL_IMP (1 << 14)
  319. #define NAU8825_BIAS_TESTDAC_SFT 8
  320. #define NAU8825_BIAS_TESTDAC_EN (0x3 << NAU8825_BIAS_TESTDAC_SFT)
  321. #define NAU8825_BIAS_TESTDACR_EN (0x2 << NAU8825_BIAS_TESTDAC_SFT)
  322. #define NAU8825_BIAS_TESTDACL_EN (0x1 << NAU8825_BIAS_TESTDAC_SFT)
  323. #define NAU8825_BIAS_VMID (1 << 6)
  324. #define NAU8825_BIAS_VMID_SEL_SFT 4
  325. #define NAU8825_BIAS_VMID_SEL_MASK (3 << NAU8825_BIAS_VMID_SEL_SFT)
  326. /* ANALOG_CONTROL_2 (0x6a) */
  327. #define NAU8825_HP_NON_CLASSG_CURRENT_2xADJ (1 << 12)
  328. #define NAU8825_DAC_CAPACITOR_MSB (1 << 1)
  329. #define NAU8825_DAC_CAPACITOR_LSB (1 << 0)
  330. /* ANALOG_ADC_2 (0x72) */
  331. #define NAU8825_ADC_VREFSEL_MASK (0x3 << 8)
  332. #define NAU8825_ADC_VREFSEL_ANALOG (0 << 8)
  333. #define NAU8825_ADC_VREFSEL_VMID (1 << 8)
  334. #define NAU8825_ADC_VREFSEL_VMID_PLUS_0_5DB (2 << 8)
  335. #define NAU8825_ADC_VREFSEL_VMID_PLUS_1DB (3 << 8)
  336. #define NAU8825_POWERUP_ADCL (1 << 6)
  337. /* RDAC (0x73) */
  338. #define NAU8825_RDAC_FS_BCLK_ENB (1 << 15)
  339. #define NAU8825_RDAC_EN_SFT 12
  340. #define NAU8825_RDAC_EN (0x3 << NAU8825_RDAC_EN_SFT)
  341. #define NAU8825_RDAC_CLK_EN_SFT 8
  342. #define NAU8825_RDAC_CLK_EN (0x3 << NAU8825_RDAC_CLK_EN_SFT)
  343. #define NAU8825_RDAC_CLK_DELAY_SFT 4
  344. #define NAU8825_RDAC_CLK_DELAY_MASK (0x7 << NAU8825_RDAC_CLK_DELAY_SFT)
  345. #define NAU8825_RDAC_VREF_SFT 2
  346. #define NAU8825_RDAC_VREF_MASK (0x3 << NAU8825_RDAC_VREF_SFT)
  347. /* MIC_BIAS (0x74) */
  348. #define NAU8825_MICBIAS_JKSLV (1 << 14)
  349. #define NAU8825_MICBIAS_JKR2 (1 << 12)
  350. #define NAU8825_MICBIAS_POWERUP_SFT 8
  351. #define NAU8825_MICBIAS_VOLTAGE_SFT 0
  352. #define NAU8825_MICBIAS_VOLTAGE_MASK 0x7
  353. /* BOOST (0x76) */
  354. #define NAU8825_PRECHARGE_DIS (1 << 13)
  355. #define NAU8825_GLOBAL_BIAS_EN (1 << 12)
  356. #define NAU8825_HP_BOOST_DIS (1 << 9)
  357. #define NAU8825_HP_BOOST_G_DIS (1 << 8)
  358. #define NAU8825_SHORT_SHUTDOWN_EN (1 << 6)
  359. /* POWER_UP_CONTROL (0x7f) */
  360. #define NAU8825_POWERUP_INTEGR_R (1 << 5)
  361. #define NAU8825_POWERUP_INTEGR_L (1 << 4)
  362. #define NAU8825_POWERUP_DRV_IN_R (1 << 3)
  363. #define NAU8825_POWERUP_DRV_IN_L (1 << 2)
  364. #define NAU8825_POWERUP_HP_DRV_R (1 << 1)
  365. #define NAU8825_POWERUP_HP_DRV_L (1 << 0)
  366. /* CHARGE_PUMP (0x80) */
  367. #define NAU8825_JAMNODCLOW (1 << 10)
  368. #define NAU8825_POWER_DOWN_DACR (1 << 9)
  369. #define NAU8825_POWER_DOWN_DACL (1 << 8)
  370. #define NAU8825_CHANRGE_PUMP_EN (1 << 5)
  371. /* System Clock Source */
  372. enum {
  373. NAU8825_CLK_DIS = 0,
  374. NAU8825_CLK_MCLK,
  375. NAU8825_CLK_INTERNAL,
  376. NAU8825_CLK_FLL_MCLK,
  377. NAU8825_CLK_FLL_BLK,
  378. NAU8825_CLK_FLL_FS,
  379. };
  380. /* Cross talk detection state */
  381. enum {
  382. NAU8825_XTALK_PREPARE = 0,
  383. NAU8825_XTALK_HPR_R2L,
  384. NAU8825_XTALK_HPL_R2L,
  385. NAU8825_XTALK_IMM,
  386. NAU8825_XTALK_DONE,
  387. };
  388. struct nau8825 {
  389. struct device *dev;
  390. struct regmap *regmap;
  391. struct snd_soc_dapm_context *dapm;
  392. struct snd_soc_jack *jack;
  393. struct clk *mclk;
  394. struct work_struct xtalk_work;
  395. struct semaphore xtalk_sem;
  396. int irq;
  397. int mclk_freq; /* 0 - mclk is disabled */
  398. int button_pressed;
  399. int micbias_voltage;
  400. int vref_impedance;
  401. bool jkdet_enable;
  402. bool jkdet_pull_enable;
  403. bool jkdet_pull_up;
  404. int jkdet_polarity;
  405. int sar_threshold_num;
  406. int sar_threshold[8];
  407. int sar_hysteresis;
  408. int sar_voltage;
  409. int sar_compare_time;
  410. int sar_sampling_time;
  411. int key_debounce;
  412. int jack_insert_debounce;
  413. int jack_eject_debounce;
  414. int high_imped;
  415. int xtalk_state;
  416. int xtalk_event;
  417. int xtalk_event_mask;
  418. bool xtalk_protect;
  419. int imp_rms[NAU8825_XTALK_IMM];
  420. };
  421. int nau8825_enable_jack_detect(struct snd_soc_codec *codec,
  422. struct snd_soc_jack *jack);
  423. #endif /* __NAU8825_H__ */