cs42l51.h 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169
  1. /*
  2. * cs42l51.h
  3. *
  4. * ASoC Driver for Cirrus Logic CS42L51 codecs
  5. *
  6. * Copyright (c) 2010 Arnaud Patard <apatard@mandriva.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #ifndef _CS42L51_H
  19. #define _CS42L51_H
  20. struct device;
  21. extern const struct regmap_config cs42l51_regmap;
  22. int cs42l51_probe(struct device *dev, struct regmap *regmap);
  23. extern const struct of_device_id cs42l51_of_match[];
  24. #define CS42L51_CHIP_ID 0x1B
  25. #define CS42L51_CHIP_REV_A 0x00
  26. #define CS42L51_CHIP_REV_B 0x01
  27. #define CS42L51_CHIP_REV_MASK 0x07
  28. #define CS42L51_CHIP_REV_ID 0x01
  29. #define CS42L51_MK_CHIP_REV(a, b) ((a)<<3|(b))
  30. #define CS42L51_POWER_CTL1 0x02
  31. #define CS42L51_POWER_CTL1_PDN_DACB (1<<6)
  32. #define CS42L51_POWER_CTL1_PDN_DACA (1<<5)
  33. #define CS42L51_POWER_CTL1_PDN_PGAB (1<<4)
  34. #define CS42L51_POWER_CTL1_PDN_PGAA (1<<3)
  35. #define CS42L51_POWER_CTL1_PDN_ADCB (1<<2)
  36. #define CS42L51_POWER_CTL1_PDN_ADCA (1<<1)
  37. #define CS42L51_POWER_CTL1_PDN (1<<0)
  38. #define CS42L51_MIC_POWER_CTL 0x03
  39. #define CS42L51_MIC_POWER_CTL_AUTO (1<<7)
  40. #define CS42L51_MIC_POWER_CTL_SPEED(x) (((x)&3)<<5)
  41. #define CS42L51_QSM_MODE 3
  42. #define CS42L51_HSM_MODE 2
  43. #define CS42L51_SSM_MODE 1
  44. #define CS42L51_DSM_MODE 0
  45. #define CS42L51_MIC_POWER_CTL_3ST_SP (1<<4)
  46. #define CS42L51_MIC_POWER_CTL_PDN_MICB (1<<3)
  47. #define CS42L51_MIC_POWER_CTL_PDN_MICA (1<<2)
  48. #define CS42L51_MIC_POWER_CTL_PDN_BIAS (1<<1)
  49. #define CS42L51_MIC_POWER_CTL_MCLK_DIV2 (1<<0)
  50. #define CS42L51_INTF_CTL 0x04
  51. #define CS42L51_INTF_CTL_LOOPBACK (1<<7)
  52. #define CS42L51_INTF_CTL_MASTER (1<<6)
  53. #define CS42L51_INTF_CTL_DAC_FORMAT(x) (((x)&7)<<3)
  54. #define CS42L51_DAC_DIF_LJ24 0x00
  55. #define CS42L51_DAC_DIF_I2S 0x01
  56. #define CS42L51_DAC_DIF_RJ24 0x02
  57. #define CS42L51_DAC_DIF_RJ20 0x03
  58. #define CS42L51_DAC_DIF_RJ18 0x04
  59. #define CS42L51_DAC_DIF_RJ16 0x05
  60. #define CS42L51_INTF_CTL_ADC_I2S (1<<2)
  61. #define CS42L51_INTF_CTL_DIGMIX (1<<1)
  62. #define CS42L51_INTF_CTL_MICMIX (1<<0)
  63. #define CS42L51_MIC_CTL 0x05
  64. #define CS42L51_MIC_CTL_ADC_SNGVOL (1<<7)
  65. #define CS42L51_MIC_CTL_ADCD_DBOOST (1<<6)
  66. #define CS42L51_MIC_CTL_ADCA_DBOOST (1<<5)
  67. #define CS42L51_MIC_CTL_MICBIAS_SEL (1<<4)
  68. #define CS42L51_MIC_CTL_MICBIAS_LVL(x) (((x)&3)<<2)
  69. #define CS42L51_MIC_CTL_MICB_BOOST (1<<1)
  70. #define CS42L51_MIC_CTL_MICA_BOOST (1<<0)
  71. #define CS42L51_ADC_CTL 0x06
  72. #define CS42L51_ADC_CTL_ADCB_HPFEN (1<<7)
  73. #define CS42L51_ADC_CTL_ADCB_HPFRZ (1<<6)
  74. #define CS42L51_ADC_CTL_ADCA_HPFEN (1<<5)
  75. #define CS42L51_ADC_CTL_ADCA_HPFRZ (1<<4)
  76. #define CS42L51_ADC_CTL_SOFTB (1<<3)
  77. #define CS42L51_ADC_CTL_ZCROSSB (1<<2)
  78. #define CS42L51_ADC_CTL_SOFTA (1<<1)
  79. #define CS42L51_ADC_CTL_ZCROSSA (1<<0)
  80. #define CS42L51_ADC_INPUT 0x07
  81. #define CS42L51_ADC_INPUT_AINB_MUX(x) (((x)&3)<<6)
  82. #define CS42L51_ADC_INPUT_AINA_MUX(x) (((x)&3)<<4)
  83. #define CS42L51_ADC_INPUT_INV_ADCB (1<<3)
  84. #define CS42L51_ADC_INPUT_INV_ADCA (1<<2)
  85. #define CS42L51_ADC_INPUT_ADCB_MUTE (1<<1)
  86. #define CS42L51_ADC_INPUT_ADCA_MUTE (1<<0)
  87. #define CS42L51_DAC_OUT_CTL 0x08
  88. #define CS42L51_DAC_OUT_CTL_HP_GAIN(x) (((x)&7)<<5)
  89. #define CS42L51_DAC_OUT_CTL_DAC_SNGVOL (1<<4)
  90. #define CS42L51_DAC_OUT_CTL_INV_PCMB (1<<3)
  91. #define CS42L51_DAC_OUT_CTL_INV_PCMA (1<<2)
  92. #define CS42L51_DAC_OUT_CTL_DACB_MUTE (1<<1)
  93. #define CS42L51_DAC_OUT_CTL_DACA_MUTE (1<<0)
  94. #define CS42L51_DAC_CTL 0x09
  95. #define CS42L51_DAC_CTL_DATA_SEL(x) (((x)&3)<<6)
  96. #define CS42L51_DAC_CTL_FREEZE (1<<5)
  97. #define CS42L51_DAC_CTL_DEEMPH (1<<3)
  98. #define CS42L51_DAC_CTL_AMUTE (1<<2)
  99. #define CS42L51_DAC_CTL_DACSZ(x) (((x)&3)<<0)
  100. #define CS42L51_ALC_PGA_CTL 0x0A
  101. #define CS42L51_ALC_PGB_CTL 0x0B
  102. #define CS42L51_ALC_PGX_ALCX_SRDIS (1<<7)
  103. #define CS42L51_ALC_PGX_ALCX_ZCDIS (1<<6)
  104. #define CS42L51_ALC_PGX_PGX_VOL(x) (((x)&0x1f)<<0)
  105. #define CS42L51_ADCA_ATT 0x0C
  106. #define CS42L51_ADCB_ATT 0x0D
  107. #define CS42L51_ADCA_VOL 0x0E
  108. #define CS42L51_ADCB_VOL 0x0F
  109. #define CS42L51_PCMA_VOL 0x10
  110. #define CS42L51_PCMB_VOL 0x11
  111. #define CS42L51_MIX_MUTE_ADCMIX (1<<7)
  112. #define CS42L51_MIX_VOLUME(x) (((x)&0x7f)<<0)
  113. #define CS42L51_BEEP_FREQ 0x12
  114. #define CS42L51_BEEP_VOL 0x13
  115. #define CS42L51_BEEP_CONF 0x14
  116. #define CS42L51_TONE_CTL 0x15
  117. #define CS42L51_TONE_CTL_TREB(x) (((x)&0xf)<<4)
  118. #define CS42L51_TONE_CTL_BASS(x) (((x)&0xf)<<0)
  119. #define CS42L51_AOUTA_VOL 0x16
  120. #define CS42L51_AOUTB_VOL 0x17
  121. #define CS42L51_PCM_MIXER 0x18
  122. #define CS42L51_LIMIT_THRES_DIS 0x19
  123. #define CS42L51_LIMIT_REL 0x1A
  124. #define CS42L51_LIMIT_ATT 0x1B
  125. #define CS42L51_ALC_EN 0x1C
  126. #define CS42L51_ALC_REL 0x1D
  127. #define CS42L51_ALC_THRES 0x1E
  128. #define CS42L51_NOISE_CONF 0x1F
  129. #define CS42L51_STATUS 0x20
  130. #define CS42L51_STATUS_SP_CLKERR (1<<6)
  131. #define CS42L51_STATUS_SPEA_OVFL (1<<5)
  132. #define CS42L51_STATUS_SPEB_OVFL (1<<4)
  133. #define CS42L51_STATUS_PCMA_OVFL (1<<3)
  134. #define CS42L51_STATUS_PCMB_OVFL (1<<2)
  135. #define CS42L51_STATUS_ADCA_OVFL (1<<1)
  136. #define CS42L51_STATUS_ADCB_OVFL (1<<0)
  137. #define CS42L51_CHARGE_FREQ 0x21
  138. #define CS42L51_FIRSTREG 0x01
  139. /*
  140. * Hack: with register 0x21, it makes 33 registers. Looks like someone in the
  141. * i2c layer doesn't like i2c smbus block read of 33 regs. Workaround by using
  142. * 32 regs
  143. */
  144. #define CS42L51_LASTREG 0x20
  145. #define CS42L51_NUMREGS (CS42L51_LASTREG - CS42L51_FIRSTREG + 1)
  146. #endif