pinctrl-amd.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927
  1. /*
  2. * GPIO driver for AMD
  3. *
  4. * Copyright (c) 2014,2015 AMD Corporation.
  5. * Authors: Ken Xue <Ken.Xue@amd.com>
  6. * Wu, Jeff <Jeff.Wu@amd.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms and conditions of the GNU General Public License,
  10. * version 2, as published by the Free Software Foundation.
  11. */
  12. #include <linux/err.h>
  13. #include <linux/bug.h>
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/spinlock.h>
  17. #include <linux/compiler.h>
  18. #include <linux/types.h>
  19. #include <linux/errno.h>
  20. #include <linux/log2.h>
  21. #include <linux/io.h>
  22. #include <linux/gpio.h>
  23. #include <linux/slab.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/mutex.h>
  26. #include <linux/acpi.h>
  27. #include <linux/seq_file.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/list.h>
  30. #include <linux/bitops.h>
  31. #include <linux/pinctrl/pinconf.h>
  32. #include <linux/pinctrl/pinconf-generic.h>
  33. #include "core.h"
  34. #include "pinctrl-utils.h"
  35. #include "pinctrl-amd.h"
  36. static int amd_gpio_direction_input(struct gpio_chip *gc, unsigned offset)
  37. {
  38. unsigned long flags;
  39. u32 pin_reg;
  40. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  41. spin_lock_irqsave(&gpio_dev->lock, flags);
  42. pin_reg = readl(gpio_dev->base + offset * 4);
  43. pin_reg &= ~BIT(OUTPUT_ENABLE_OFF);
  44. writel(pin_reg, gpio_dev->base + offset * 4);
  45. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  46. return 0;
  47. }
  48. static int amd_gpio_direction_output(struct gpio_chip *gc, unsigned offset,
  49. int value)
  50. {
  51. u32 pin_reg;
  52. unsigned long flags;
  53. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  54. spin_lock_irqsave(&gpio_dev->lock, flags);
  55. pin_reg = readl(gpio_dev->base + offset * 4);
  56. pin_reg |= BIT(OUTPUT_ENABLE_OFF);
  57. if (value)
  58. pin_reg |= BIT(OUTPUT_VALUE_OFF);
  59. else
  60. pin_reg &= ~BIT(OUTPUT_VALUE_OFF);
  61. writel(pin_reg, gpio_dev->base + offset * 4);
  62. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  63. return 0;
  64. }
  65. static int amd_gpio_get_value(struct gpio_chip *gc, unsigned offset)
  66. {
  67. u32 pin_reg;
  68. unsigned long flags;
  69. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  70. spin_lock_irqsave(&gpio_dev->lock, flags);
  71. pin_reg = readl(gpio_dev->base + offset * 4);
  72. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  73. return !!(pin_reg & BIT(PIN_STS_OFF));
  74. }
  75. static void amd_gpio_set_value(struct gpio_chip *gc, unsigned offset, int value)
  76. {
  77. u32 pin_reg;
  78. unsigned long flags;
  79. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  80. spin_lock_irqsave(&gpio_dev->lock, flags);
  81. pin_reg = readl(gpio_dev->base + offset * 4);
  82. if (value)
  83. pin_reg |= BIT(OUTPUT_VALUE_OFF);
  84. else
  85. pin_reg &= ~BIT(OUTPUT_VALUE_OFF);
  86. writel(pin_reg, gpio_dev->base + offset * 4);
  87. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  88. }
  89. static int amd_gpio_set_debounce(struct gpio_chip *gc, unsigned offset,
  90. unsigned debounce)
  91. {
  92. u32 time;
  93. u32 pin_reg;
  94. int ret = 0;
  95. unsigned long flags;
  96. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  97. spin_lock_irqsave(&gpio_dev->lock, flags);
  98. pin_reg = readl(gpio_dev->base + offset * 4);
  99. if (debounce) {
  100. pin_reg |= DB_TYPE_REMOVE_GLITCH << DB_CNTRL_OFF;
  101. pin_reg &= ~DB_TMR_OUT_MASK;
  102. /*
  103. Debounce Debounce Timer Max
  104. TmrLarge TmrOutUnit Unit Debounce
  105. Time
  106. 0 0 61 usec (2 RtcClk) 976 usec
  107. 0 1 244 usec (8 RtcClk) 3.9 msec
  108. 1 0 15.6 msec (512 RtcClk) 250 msec
  109. 1 1 62.5 msec (2048 RtcClk) 1 sec
  110. */
  111. if (debounce < 61) {
  112. pin_reg |= 1;
  113. pin_reg &= ~BIT(DB_TMR_OUT_UNIT_OFF);
  114. pin_reg &= ~BIT(DB_TMR_LARGE_OFF);
  115. } else if (debounce < 976) {
  116. time = debounce / 61;
  117. pin_reg |= time & DB_TMR_OUT_MASK;
  118. pin_reg &= ~BIT(DB_TMR_OUT_UNIT_OFF);
  119. pin_reg &= ~BIT(DB_TMR_LARGE_OFF);
  120. } else if (debounce < 3900) {
  121. time = debounce / 244;
  122. pin_reg |= time & DB_TMR_OUT_MASK;
  123. pin_reg |= BIT(DB_TMR_OUT_UNIT_OFF);
  124. pin_reg &= ~BIT(DB_TMR_LARGE_OFF);
  125. } else if (debounce < 250000) {
  126. time = debounce / 15600;
  127. pin_reg |= time & DB_TMR_OUT_MASK;
  128. pin_reg &= ~BIT(DB_TMR_OUT_UNIT_OFF);
  129. pin_reg |= BIT(DB_TMR_LARGE_OFF);
  130. } else if (debounce < 1000000) {
  131. time = debounce / 62500;
  132. pin_reg |= time & DB_TMR_OUT_MASK;
  133. pin_reg |= BIT(DB_TMR_OUT_UNIT_OFF);
  134. pin_reg |= BIT(DB_TMR_LARGE_OFF);
  135. } else {
  136. pin_reg &= ~DB_CNTRl_MASK;
  137. ret = -EINVAL;
  138. }
  139. } else {
  140. pin_reg &= ~BIT(DB_TMR_OUT_UNIT_OFF);
  141. pin_reg &= ~BIT(DB_TMR_LARGE_OFF);
  142. pin_reg &= ~DB_TMR_OUT_MASK;
  143. pin_reg &= ~DB_CNTRl_MASK;
  144. }
  145. writel(pin_reg, gpio_dev->base + offset * 4);
  146. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  147. return ret;
  148. }
  149. #ifdef CONFIG_DEBUG_FS
  150. static void amd_gpio_dbg_show(struct seq_file *s, struct gpio_chip *gc)
  151. {
  152. u32 pin_reg;
  153. unsigned long flags;
  154. unsigned int bank, i, pin_num;
  155. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  156. char *level_trig;
  157. char *active_level;
  158. char *interrupt_enable;
  159. char *interrupt_mask;
  160. char *wake_cntrl0;
  161. char *wake_cntrl1;
  162. char *wake_cntrl2;
  163. char *pin_sts;
  164. char *pull_up_sel;
  165. char *pull_up_enable;
  166. char *pull_down_enable;
  167. char *output_value;
  168. char *output_enable;
  169. for (bank = 0; bank < AMD_GPIO_TOTAL_BANKS; bank++) {
  170. seq_printf(s, "GPIO bank%d\t", bank);
  171. switch (bank) {
  172. case 0:
  173. i = 0;
  174. pin_num = AMD_GPIO_PINS_BANK0;
  175. break;
  176. case 1:
  177. i = 64;
  178. pin_num = AMD_GPIO_PINS_BANK1 + i;
  179. break;
  180. case 2:
  181. i = 128;
  182. pin_num = AMD_GPIO_PINS_BANK2 + i;
  183. break;
  184. }
  185. for (; i < pin_num; i++) {
  186. seq_printf(s, "pin%d\t", i);
  187. spin_lock_irqsave(&gpio_dev->lock, flags);
  188. pin_reg = readl(gpio_dev->base + i * 4);
  189. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  190. if (pin_reg & BIT(INTERRUPT_ENABLE_OFF)) {
  191. interrupt_enable = "interrupt is enabled|";
  192. if (!(pin_reg & BIT(ACTIVE_LEVEL_OFF))
  193. && !(pin_reg & BIT(ACTIVE_LEVEL_OFF+1)))
  194. active_level = "Active low|";
  195. else if (pin_reg & BIT(ACTIVE_LEVEL_OFF)
  196. && !(pin_reg & BIT(ACTIVE_LEVEL_OFF+1)))
  197. active_level = "Active high|";
  198. else if (!(pin_reg & BIT(ACTIVE_LEVEL_OFF))
  199. && pin_reg & BIT(ACTIVE_LEVEL_OFF+1))
  200. active_level = "Active on both|";
  201. else
  202. active_level = "Unknow Active level|";
  203. if (pin_reg & BIT(LEVEL_TRIG_OFF))
  204. level_trig = "Level trigger|";
  205. else
  206. level_trig = "Edge trigger|";
  207. } else {
  208. interrupt_enable =
  209. "interrupt is disabled|";
  210. active_level = " ";
  211. level_trig = " ";
  212. }
  213. if (pin_reg & BIT(INTERRUPT_MASK_OFF))
  214. interrupt_mask =
  215. "interrupt is unmasked|";
  216. else
  217. interrupt_mask =
  218. "interrupt is masked|";
  219. if (pin_reg & BIT(WAKE_CNTRL_OFF))
  220. wake_cntrl0 = "enable wakeup in S0i3 state|";
  221. else
  222. wake_cntrl0 = "disable wakeup in S0i3 state|";
  223. if (pin_reg & BIT(WAKE_CNTRL_OFF))
  224. wake_cntrl1 = "enable wakeup in S3 state|";
  225. else
  226. wake_cntrl1 = "disable wakeup in S3 state|";
  227. if (pin_reg & BIT(WAKE_CNTRL_OFF))
  228. wake_cntrl2 = "enable wakeup in S4/S5 state|";
  229. else
  230. wake_cntrl2 = "disable wakeup in S4/S5 state|";
  231. if (pin_reg & BIT(PULL_UP_ENABLE_OFF)) {
  232. pull_up_enable = "pull-up is enabled|";
  233. if (pin_reg & BIT(PULL_UP_SEL_OFF))
  234. pull_up_sel = "8k pull-up|";
  235. else
  236. pull_up_sel = "4k pull-up|";
  237. } else {
  238. pull_up_enable = "pull-up is disabled|";
  239. pull_up_sel = " ";
  240. }
  241. if (pin_reg & BIT(PULL_DOWN_ENABLE_OFF))
  242. pull_down_enable = "pull-down is enabled|";
  243. else
  244. pull_down_enable = "Pull-down is disabled|";
  245. if (pin_reg & BIT(OUTPUT_ENABLE_OFF)) {
  246. pin_sts = " ";
  247. output_enable = "output is enabled|";
  248. if (pin_reg & BIT(OUTPUT_VALUE_OFF))
  249. output_value = "output is high|";
  250. else
  251. output_value = "output is low|";
  252. } else {
  253. output_enable = "output is disabled|";
  254. output_value = " ";
  255. if (pin_reg & BIT(PIN_STS_OFF))
  256. pin_sts = "input is high|";
  257. else
  258. pin_sts = "input is low|";
  259. }
  260. seq_printf(s, "%s %s %s %s %s %s\n"
  261. " %s %s %s %s %s %s %s 0x%x\n",
  262. level_trig, active_level, interrupt_enable,
  263. interrupt_mask, wake_cntrl0, wake_cntrl1,
  264. wake_cntrl2, pin_sts, pull_up_sel,
  265. pull_up_enable, pull_down_enable,
  266. output_value, output_enable, pin_reg);
  267. }
  268. }
  269. }
  270. #else
  271. #define amd_gpio_dbg_show NULL
  272. #endif
  273. static void amd_gpio_irq_enable(struct irq_data *d)
  274. {
  275. u32 pin_reg;
  276. unsigned long flags;
  277. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  278. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  279. spin_lock_irqsave(&gpio_dev->lock, flags);
  280. pin_reg = readl(gpio_dev->base + (d->hwirq)*4);
  281. pin_reg |= BIT(INTERRUPT_ENABLE_OFF);
  282. pin_reg |= BIT(INTERRUPT_MASK_OFF);
  283. writel(pin_reg, gpio_dev->base + (d->hwirq)*4);
  284. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  285. }
  286. static void amd_gpio_irq_disable(struct irq_data *d)
  287. {
  288. u32 pin_reg;
  289. unsigned long flags;
  290. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  291. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  292. spin_lock_irqsave(&gpio_dev->lock, flags);
  293. pin_reg = readl(gpio_dev->base + (d->hwirq)*4);
  294. pin_reg &= ~BIT(INTERRUPT_ENABLE_OFF);
  295. pin_reg &= ~BIT(INTERRUPT_MASK_OFF);
  296. writel(pin_reg, gpio_dev->base + (d->hwirq)*4);
  297. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  298. }
  299. static void amd_gpio_irq_mask(struct irq_data *d)
  300. {
  301. u32 pin_reg;
  302. unsigned long flags;
  303. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  304. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  305. spin_lock_irqsave(&gpio_dev->lock, flags);
  306. pin_reg = readl(gpio_dev->base + (d->hwirq)*4);
  307. pin_reg &= ~BIT(INTERRUPT_MASK_OFF);
  308. writel(pin_reg, gpio_dev->base + (d->hwirq)*4);
  309. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  310. }
  311. static void amd_gpio_irq_unmask(struct irq_data *d)
  312. {
  313. u32 pin_reg;
  314. unsigned long flags;
  315. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  316. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  317. spin_lock_irqsave(&gpio_dev->lock, flags);
  318. pin_reg = readl(gpio_dev->base + (d->hwirq)*4);
  319. pin_reg |= BIT(INTERRUPT_MASK_OFF);
  320. writel(pin_reg, gpio_dev->base + (d->hwirq)*4);
  321. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  322. }
  323. static void amd_gpio_irq_eoi(struct irq_data *d)
  324. {
  325. u32 reg;
  326. unsigned long flags;
  327. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  328. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  329. spin_lock_irqsave(&gpio_dev->lock, flags);
  330. reg = readl(gpio_dev->base + WAKE_INT_MASTER_REG);
  331. reg |= EOI_MASK;
  332. writel(reg, gpio_dev->base + WAKE_INT_MASTER_REG);
  333. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  334. }
  335. static int amd_gpio_irq_set_type(struct irq_data *d, unsigned int type)
  336. {
  337. int ret = 0;
  338. u32 pin_reg;
  339. unsigned long flags, irq_flags;
  340. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  341. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  342. spin_lock_irqsave(&gpio_dev->lock, flags);
  343. pin_reg = readl(gpio_dev->base + (d->hwirq)*4);
  344. /* Ignore the settings coming from the client and
  345. * read the values from the ACPI tables
  346. * while setting the trigger type
  347. */
  348. irq_flags = irq_get_trigger_type(d->irq);
  349. if (irq_flags != IRQ_TYPE_NONE)
  350. type = irq_flags;
  351. switch (type & IRQ_TYPE_SENSE_MASK) {
  352. case IRQ_TYPE_EDGE_RISING:
  353. pin_reg &= ~BIT(LEVEL_TRIG_OFF);
  354. pin_reg &= ~(ACTIVE_LEVEL_MASK << ACTIVE_LEVEL_OFF);
  355. pin_reg |= ACTIVE_HIGH << ACTIVE_LEVEL_OFF;
  356. pin_reg |= DB_TYPE_REMOVE_GLITCH << DB_CNTRL_OFF;
  357. irq_set_handler_locked(d, handle_edge_irq);
  358. break;
  359. case IRQ_TYPE_EDGE_FALLING:
  360. pin_reg &= ~BIT(LEVEL_TRIG_OFF);
  361. pin_reg &= ~(ACTIVE_LEVEL_MASK << ACTIVE_LEVEL_OFF);
  362. pin_reg |= ACTIVE_LOW << ACTIVE_LEVEL_OFF;
  363. pin_reg |= DB_TYPE_REMOVE_GLITCH << DB_CNTRL_OFF;
  364. irq_set_handler_locked(d, handle_edge_irq);
  365. break;
  366. case IRQ_TYPE_EDGE_BOTH:
  367. pin_reg &= ~BIT(LEVEL_TRIG_OFF);
  368. pin_reg &= ~(ACTIVE_LEVEL_MASK << ACTIVE_LEVEL_OFF);
  369. pin_reg |= BOTH_EADGE << ACTIVE_LEVEL_OFF;
  370. pin_reg |= DB_TYPE_REMOVE_GLITCH << DB_CNTRL_OFF;
  371. irq_set_handler_locked(d, handle_edge_irq);
  372. break;
  373. case IRQ_TYPE_LEVEL_HIGH:
  374. pin_reg |= LEVEL_TRIGGER << LEVEL_TRIG_OFF;
  375. pin_reg &= ~(ACTIVE_LEVEL_MASK << ACTIVE_LEVEL_OFF);
  376. pin_reg |= ACTIVE_HIGH << ACTIVE_LEVEL_OFF;
  377. pin_reg &= ~(DB_CNTRl_MASK << DB_CNTRL_OFF);
  378. pin_reg |= DB_TYPE_PRESERVE_LOW_GLITCH << DB_CNTRL_OFF;
  379. irq_set_handler_locked(d, handle_level_irq);
  380. break;
  381. case IRQ_TYPE_LEVEL_LOW:
  382. pin_reg |= LEVEL_TRIGGER << LEVEL_TRIG_OFF;
  383. pin_reg &= ~(ACTIVE_LEVEL_MASK << ACTIVE_LEVEL_OFF);
  384. pin_reg |= ACTIVE_LOW << ACTIVE_LEVEL_OFF;
  385. pin_reg &= ~(DB_CNTRl_MASK << DB_CNTRL_OFF);
  386. pin_reg |= DB_TYPE_PRESERVE_HIGH_GLITCH << DB_CNTRL_OFF;
  387. irq_set_handler_locked(d, handle_level_irq);
  388. break;
  389. case IRQ_TYPE_NONE:
  390. break;
  391. default:
  392. dev_err(&gpio_dev->pdev->dev, "Invalid type value\n");
  393. ret = -EINVAL;
  394. }
  395. pin_reg |= CLR_INTR_STAT << INTERRUPT_STS_OFF;
  396. writel(pin_reg, gpio_dev->base + (d->hwirq)*4);
  397. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  398. return ret;
  399. }
  400. static void amd_irq_ack(struct irq_data *d)
  401. {
  402. /*
  403. * based on HW design,there is no need to ack HW
  404. * before handle current irq. But this routine is
  405. * necessary for handle_edge_irq
  406. */
  407. }
  408. static struct irq_chip amd_gpio_irqchip = {
  409. .name = "amd_gpio",
  410. .irq_ack = amd_irq_ack,
  411. .irq_enable = amd_gpio_irq_enable,
  412. .irq_disable = amd_gpio_irq_disable,
  413. .irq_mask = amd_gpio_irq_mask,
  414. .irq_unmask = amd_gpio_irq_unmask,
  415. .irq_eoi = amd_gpio_irq_eoi,
  416. .irq_set_type = amd_gpio_irq_set_type,
  417. };
  418. static void amd_gpio_irq_handler(struct irq_desc *desc)
  419. {
  420. u32 i;
  421. u32 off;
  422. u32 reg;
  423. u32 pin_reg;
  424. u64 reg64;
  425. int handled = 0;
  426. unsigned int irq;
  427. unsigned long flags;
  428. struct irq_chip *chip = irq_desc_get_chip(desc);
  429. struct gpio_chip *gc = irq_desc_get_handler_data(desc);
  430. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  431. chained_irq_enter(chip, desc);
  432. /*enable GPIO interrupt again*/
  433. spin_lock_irqsave(&gpio_dev->lock, flags);
  434. reg = readl(gpio_dev->base + WAKE_INT_STATUS_REG1);
  435. reg64 = reg;
  436. reg64 = reg64 << 32;
  437. reg = readl(gpio_dev->base + WAKE_INT_STATUS_REG0);
  438. reg64 |= reg;
  439. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  440. /*
  441. * first 46 bits indicates interrupt status.
  442. * one bit represents four interrupt sources.
  443. */
  444. for (off = 0; off < 46 ; off++) {
  445. if (reg64 & BIT(off)) {
  446. for (i = 0; i < 4; i++) {
  447. pin_reg = readl(gpio_dev->base +
  448. (off * 4 + i) * 4);
  449. if ((pin_reg & BIT(INTERRUPT_STS_OFF)) ||
  450. (pin_reg & BIT(WAKE_STS_OFF))) {
  451. irq = irq_find_mapping(gc->irqdomain,
  452. off * 4 + i);
  453. generic_handle_irq(irq);
  454. writel(pin_reg,
  455. gpio_dev->base
  456. + (off * 4 + i) * 4);
  457. handled++;
  458. }
  459. }
  460. }
  461. }
  462. if (handled == 0)
  463. handle_bad_irq(desc);
  464. spin_lock_irqsave(&gpio_dev->lock, flags);
  465. reg = readl(gpio_dev->base + WAKE_INT_MASTER_REG);
  466. reg |= EOI_MASK;
  467. writel(reg, gpio_dev->base + WAKE_INT_MASTER_REG);
  468. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  469. chained_irq_exit(chip, desc);
  470. }
  471. static int amd_get_groups_count(struct pinctrl_dev *pctldev)
  472. {
  473. struct amd_gpio *gpio_dev = pinctrl_dev_get_drvdata(pctldev);
  474. return gpio_dev->ngroups;
  475. }
  476. static const char *amd_get_group_name(struct pinctrl_dev *pctldev,
  477. unsigned group)
  478. {
  479. struct amd_gpio *gpio_dev = pinctrl_dev_get_drvdata(pctldev);
  480. return gpio_dev->groups[group].name;
  481. }
  482. static int amd_get_group_pins(struct pinctrl_dev *pctldev,
  483. unsigned group,
  484. const unsigned **pins,
  485. unsigned *num_pins)
  486. {
  487. struct amd_gpio *gpio_dev = pinctrl_dev_get_drvdata(pctldev);
  488. *pins = gpio_dev->groups[group].pins;
  489. *num_pins = gpio_dev->groups[group].npins;
  490. return 0;
  491. }
  492. static const struct pinctrl_ops amd_pinctrl_ops = {
  493. .get_groups_count = amd_get_groups_count,
  494. .get_group_name = amd_get_group_name,
  495. .get_group_pins = amd_get_group_pins,
  496. #ifdef CONFIG_OF
  497. .dt_node_to_map = pinconf_generic_dt_node_to_map_group,
  498. .dt_free_map = pinctrl_utils_free_map,
  499. #endif
  500. };
  501. static int amd_pinconf_get(struct pinctrl_dev *pctldev,
  502. unsigned int pin,
  503. unsigned long *config)
  504. {
  505. u32 pin_reg;
  506. unsigned arg;
  507. unsigned long flags;
  508. struct amd_gpio *gpio_dev = pinctrl_dev_get_drvdata(pctldev);
  509. enum pin_config_param param = pinconf_to_config_param(*config);
  510. spin_lock_irqsave(&gpio_dev->lock, flags);
  511. pin_reg = readl(gpio_dev->base + pin*4);
  512. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  513. switch (param) {
  514. case PIN_CONFIG_INPUT_DEBOUNCE:
  515. arg = pin_reg & DB_TMR_OUT_MASK;
  516. break;
  517. case PIN_CONFIG_BIAS_PULL_DOWN:
  518. arg = (pin_reg >> PULL_DOWN_ENABLE_OFF) & BIT(0);
  519. break;
  520. case PIN_CONFIG_BIAS_PULL_UP:
  521. arg = (pin_reg >> PULL_UP_SEL_OFF) & (BIT(0) | BIT(1));
  522. break;
  523. case PIN_CONFIG_DRIVE_STRENGTH:
  524. arg = (pin_reg >> DRV_STRENGTH_SEL_OFF) & DRV_STRENGTH_SEL_MASK;
  525. break;
  526. default:
  527. dev_err(&gpio_dev->pdev->dev, "Invalid config param %04x\n",
  528. param);
  529. return -ENOTSUPP;
  530. }
  531. *config = pinconf_to_config_packed(param, arg);
  532. return 0;
  533. }
  534. static int amd_pinconf_set(struct pinctrl_dev *pctldev, unsigned int pin,
  535. unsigned long *configs, unsigned num_configs)
  536. {
  537. int i;
  538. u32 arg;
  539. int ret = 0;
  540. u32 pin_reg;
  541. unsigned long flags;
  542. enum pin_config_param param;
  543. struct amd_gpio *gpio_dev = pinctrl_dev_get_drvdata(pctldev);
  544. spin_lock_irqsave(&gpio_dev->lock, flags);
  545. for (i = 0; i < num_configs; i++) {
  546. param = pinconf_to_config_param(configs[i]);
  547. arg = pinconf_to_config_argument(configs[i]);
  548. pin_reg = readl(gpio_dev->base + pin*4);
  549. switch (param) {
  550. case PIN_CONFIG_INPUT_DEBOUNCE:
  551. pin_reg &= ~DB_TMR_OUT_MASK;
  552. pin_reg |= arg & DB_TMR_OUT_MASK;
  553. break;
  554. case PIN_CONFIG_BIAS_PULL_DOWN:
  555. pin_reg &= ~BIT(PULL_DOWN_ENABLE_OFF);
  556. pin_reg |= (arg & BIT(0)) << PULL_DOWN_ENABLE_OFF;
  557. break;
  558. case PIN_CONFIG_BIAS_PULL_UP:
  559. pin_reg &= ~BIT(PULL_UP_SEL_OFF);
  560. pin_reg |= (arg & BIT(0)) << PULL_UP_SEL_OFF;
  561. pin_reg &= ~BIT(PULL_UP_ENABLE_OFF);
  562. pin_reg |= ((arg>>1) & BIT(0)) << PULL_UP_ENABLE_OFF;
  563. break;
  564. case PIN_CONFIG_DRIVE_STRENGTH:
  565. pin_reg &= ~(DRV_STRENGTH_SEL_MASK
  566. << DRV_STRENGTH_SEL_OFF);
  567. pin_reg |= (arg & DRV_STRENGTH_SEL_MASK)
  568. << DRV_STRENGTH_SEL_OFF;
  569. break;
  570. default:
  571. dev_err(&gpio_dev->pdev->dev,
  572. "Invalid config param %04x\n", param);
  573. ret = -ENOTSUPP;
  574. }
  575. writel(pin_reg, gpio_dev->base + pin*4);
  576. }
  577. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  578. return ret;
  579. }
  580. static int amd_pinconf_group_get(struct pinctrl_dev *pctldev,
  581. unsigned int group,
  582. unsigned long *config)
  583. {
  584. const unsigned *pins;
  585. unsigned npins;
  586. int ret;
  587. ret = amd_get_group_pins(pctldev, group, &pins, &npins);
  588. if (ret)
  589. return ret;
  590. if (amd_pinconf_get(pctldev, pins[0], config))
  591. return -ENOTSUPP;
  592. return 0;
  593. }
  594. static int amd_pinconf_group_set(struct pinctrl_dev *pctldev,
  595. unsigned group, unsigned long *configs,
  596. unsigned num_configs)
  597. {
  598. const unsigned *pins;
  599. unsigned npins;
  600. int i, ret;
  601. ret = amd_get_group_pins(pctldev, group, &pins, &npins);
  602. if (ret)
  603. return ret;
  604. for (i = 0; i < npins; i++) {
  605. if (amd_pinconf_set(pctldev, pins[i], configs, num_configs))
  606. return -ENOTSUPP;
  607. }
  608. return 0;
  609. }
  610. static const struct pinconf_ops amd_pinconf_ops = {
  611. .pin_config_get = amd_pinconf_get,
  612. .pin_config_set = amd_pinconf_set,
  613. .pin_config_group_get = amd_pinconf_group_get,
  614. .pin_config_group_set = amd_pinconf_group_set,
  615. };
  616. #ifdef CONFIG_PM_SLEEP
  617. static bool amd_gpio_should_save(struct amd_gpio *gpio_dev, unsigned int pin)
  618. {
  619. const struct pin_desc *pd = pin_desc_get(gpio_dev->pctrl, pin);
  620. if (!pd)
  621. return false;
  622. /*
  623. * Only restore the pin if it is actually in use by the kernel (or
  624. * by userspace).
  625. */
  626. if (pd->mux_owner || pd->gpio_owner ||
  627. gpiochip_line_is_irq(&gpio_dev->gc, pin))
  628. return true;
  629. return false;
  630. }
  631. int amd_gpio_suspend(struct device *dev)
  632. {
  633. struct platform_device *pdev = to_platform_device(dev);
  634. struct amd_gpio *gpio_dev = platform_get_drvdata(pdev);
  635. struct pinctrl_desc *desc = gpio_dev->pctrl->desc;
  636. int i;
  637. for (i = 0; i < desc->npins; i++) {
  638. int pin = desc->pins[i].number;
  639. if (!amd_gpio_should_save(gpio_dev, pin))
  640. continue;
  641. gpio_dev->saved_regs[i] = readl(gpio_dev->base + pin*4);
  642. }
  643. return 0;
  644. }
  645. int amd_gpio_resume(struct device *dev)
  646. {
  647. struct platform_device *pdev = to_platform_device(dev);
  648. struct amd_gpio *gpio_dev = platform_get_drvdata(pdev);
  649. struct pinctrl_desc *desc = gpio_dev->pctrl->desc;
  650. int i;
  651. for (i = 0; i < desc->npins; i++) {
  652. int pin = desc->pins[i].number;
  653. if (!amd_gpio_should_save(gpio_dev, pin))
  654. continue;
  655. writel(gpio_dev->saved_regs[i], gpio_dev->base + pin*4);
  656. }
  657. return 0;
  658. }
  659. static const struct dev_pm_ops amd_gpio_pm_ops = {
  660. SET_LATE_SYSTEM_SLEEP_PM_OPS(amd_gpio_suspend,
  661. amd_gpio_resume)
  662. };
  663. #endif
  664. static struct pinctrl_desc amd_pinctrl_desc = {
  665. .pins = kerncz_pins,
  666. .npins = ARRAY_SIZE(kerncz_pins),
  667. .pctlops = &amd_pinctrl_ops,
  668. .confops = &amd_pinconf_ops,
  669. .owner = THIS_MODULE,
  670. };
  671. static int amd_gpio_probe(struct platform_device *pdev)
  672. {
  673. int ret = 0;
  674. int irq_base;
  675. struct resource *res;
  676. struct amd_gpio *gpio_dev;
  677. gpio_dev = devm_kzalloc(&pdev->dev,
  678. sizeof(struct amd_gpio), GFP_KERNEL);
  679. if (!gpio_dev)
  680. return -ENOMEM;
  681. spin_lock_init(&gpio_dev->lock);
  682. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  683. if (!res) {
  684. dev_err(&pdev->dev, "Failed to get gpio io resource.\n");
  685. return -EINVAL;
  686. }
  687. gpio_dev->base = devm_ioremap_nocache(&pdev->dev, res->start,
  688. resource_size(res));
  689. if (!gpio_dev->base)
  690. return -ENOMEM;
  691. irq_base = platform_get_irq(pdev, 0);
  692. if (irq_base < 0) {
  693. dev_err(&pdev->dev, "Failed to get gpio IRQ.\n");
  694. return -EINVAL;
  695. }
  696. #ifdef CONFIG_PM_SLEEP
  697. gpio_dev->saved_regs = devm_kcalloc(&pdev->dev, amd_pinctrl_desc.npins,
  698. sizeof(*gpio_dev->saved_regs),
  699. GFP_KERNEL);
  700. if (!gpio_dev->saved_regs)
  701. return -ENOMEM;
  702. #endif
  703. gpio_dev->pdev = pdev;
  704. gpio_dev->gc.direction_input = amd_gpio_direction_input;
  705. gpio_dev->gc.direction_output = amd_gpio_direction_output;
  706. gpio_dev->gc.get = amd_gpio_get_value;
  707. gpio_dev->gc.set = amd_gpio_set_value;
  708. gpio_dev->gc.set_debounce = amd_gpio_set_debounce;
  709. gpio_dev->gc.dbg_show = amd_gpio_dbg_show;
  710. gpio_dev->gc.base = 0;
  711. gpio_dev->gc.label = pdev->name;
  712. gpio_dev->gc.owner = THIS_MODULE;
  713. gpio_dev->gc.parent = &pdev->dev;
  714. gpio_dev->gc.ngpio = TOTAL_NUMBER_OF_PINS;
  715. #if defined(CONFIG_OF_GPIO)
  716. gpio_dev->gc.of_node = pdev->dev.of_node;
  717. #endif
  718. gpio_dev->groups = kerncz_groups;
  719. gpio_dev->ngroups = ARRAY_SIZE(kerncz_groups);
  720. amd_pinctrl_desc.name = dev_name(&pdev->dev);
  721. gpio_dev->pctrl = devm_pinctrl_register(&pdev->dev, &amd_pinctrl_desc,
  722. gpio_dev);
  723. if (IS_ERR(gpio_dev->pctrl)) {
  724. dev_err(&pdev->dev, "Couldn't register pinctrl driver\n");
  725. return PTR_ERR(gpio_dev->pctrl);
  726. }
  727. ret = gpiochip_add_data(&gpio_dev->gc, gpio_dev);
  728. if (ret)
  729. return ret;
  730. ret = gpiochip_add_pin_range(&gpio_dev->gc, dev_name(&pdev->dev),
  731. 0, 0, TOTAL_NUMBER_OF_PINS);
  732. if (ret) {
  733. dev_err(&pdev->dev, "Failed to add pin range\n");
  734. goto out2;
  735. }
  736. ret = gpiochip_irqchip_add(&gpio_dev->gc,
  737. &amd_gpio_irqchip,
  738. 0,
  739. handle_simple_irq,
  740. IRQ_TYPE_NONE);
  741. if (ret) {
  742. dev_err(&pdev->dev, "could not add irqchip\n");
  743. ret = -ENODEV;
  744. goto out2;
  745. }
  746. gpiochip_set_chained_irqchip(&gpio_dev->gc,
  747. &amd_gpio_irqchip,
  748. irq_base,
  749. amd_gpio_irq_handler);
  750. platform_set_drvdata(pdev, gpio_dev);
  751. dev_dbg(&pdev->dev, "amd gpio driver loaded\n");
  752. return ret;
  753. out2:
  754. gpiochip_remove(&gpio_dev->gc);
  755. return ret;
  756. }
  757. static int amd_gpio_remove(struct platform_device *pdev)
  758. {
  759. struct amd_gpio *gpio_dev;
  760. gpio_dev = platform_get_drvdata(pdev);
  761. gpiochip_remove(&gpio_dev->gc);
  762. return 0;
  763. }
  764. static const struct acpi_device_id amd_gpio_acpi_match[] = {
  765. { "AMD0030", 0 },
  766. { "AMDI0030", 0},
  767. { },
  768. };
  769. MODULE_DEVICE_TABLE(acpi, amd_gpio_acpi_match);
  770. static struct platform_driver amd_gpio_driver = {
  771. .driver = {
  772. .name = "amd_gpio",
  773. .acpi_match_table = ACPI_PTR(amd_gpio_acpi_match),
  774. #ifdef CONFIG_PM_SLEEP
  775. .pm = &amd_gpio_pm_ops,
  776. #endif
  777. },
  778. .probe = amd_gpio_probe,
  779. .remove = amd_gpio_remove,
  780. };
  781. module_platform_driver(amd_gpio_driver);
  782. MODULE_LICENSE("GPL v2");
  783. MODULE_AUTHOR("Ken Xue <Ken.Xue@amd.com>, Jeff Wu <Jeff.Wu@amd.com>");
  784. MODULE_DESCRIPTION("AMD GPIO pinctrl driver");