pxa2xx-cpufreq.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453
  1. /*
  2. * Copyright (C) 2002,2003 Intrinsyc Software
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; either version 2 of the License, or
  7. * (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  17. *
  18. * History:
  19. * 31-Jul-2002 : Initial version [FB]
  20. * 29-Jan-2003 : added PXA255 support [FB]
  21. * 20-Apr-2003 : ported to v2.5 (Dustin McIntire, Sensoria Corp.)
  22. *
  23. * Note:
  24. * This driver may change the memory bus clock rate, but will not do any
  25. * platform specific access timing changes... for example if you have flash
  26. * memory connected to CS0, you will need to register a platform specific
  27. * notifier which will adjust the memory access strobes to maintain a
  28. * minimum strobe width.
  29. *
  30. */
  31. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  32. #include <linux/kernel.h>
  33. #include <linux/module.h>
  34. #include <linux/sched.h>
  35. #include <linux/init.h>
  36. #include <linux/cpufreq.h>
  37. #include <linux/err.h>
  38. #include <linux/regulator/consumer.h>
  39. #include <linux/io.h>
  40. #include <mach/pxa2xx-regs.h>
  41. #include <mach/smemc.h>
  42. #ifdef DEBUG
  43. static unsigned int freq_debug;
  44. module_param(freq_debug, uint, 0);
  45. MODULE_PARM_DESC(freq_debug, "Set the debug messages to on=1/off=0");
  46. #else
  47. #define freq_debug 0
  48. #endif
  49. static struct regulator *vcc_core;
  50. static unsigned int pxa27x_maxfreq;
  51. module_param(pxa27x_maxfreq, uint, 0);
  52. MODULE_PARM_DESC(pxa27x_maxfreq, "Set the pxa27x maxfreq in MHz"
  53. "(typically 624=>pxa270, 416=>pxa271, 520=>pxa272)");
  54. struct pxa_freqs {
  55. unsigned int khz;
  56. unsigned int membus;
  57. unsigned int cccr;
  58. unsigned int div2;
  59. unsigned int cclkcfg;
  60. int vmin;
  61. int vmax;
  62. };
  63. /* Define the refresh period in mSec for the SDRAM and the number of rows */
  64. #define SDRAM_TREF 64 /* standard 64ms SDRAM */
  65. static unsigned int sdram_rows;
  66. #define CCLKCFG_TURBO 0x1
  67. #define CCLKCFG_FCS 0x2
  68. #define CCLKCFG_HALFTURBO 0x4
  69. #define CCLKCFG_FASTBUS 0x8
  70. #define MDREFR_DB2_MASK (MDREFR_K2DB2 | MDREFR_K1DB2)
  71. #define MDREFR_DRI_MASK 0xFFF
  72. #define MDCNFG_DRAC2(mdcnfg) (((mdcnfg) >> 21) & 0x3)
  73. #define MDCNFG_DRAC0(mdcnfg) (((mdcnfg) >> 5) & 0x3)
  74. /*
  75. * PXA255 definitions
  76. */
  77. /* Use the run mode frequencies for the CPUFREQ_POLICY_PERFORMANCE policy */
  78. #define CCLKCFG CCLKCFG_TURBO | CCLKCFG_FCS
  79. static const struct pxa_freqs pxa255_run_freqs[] =
  80. {
  81. /* CPU MEMBUS CCCR DIV2 CCLKCFG run turbo PXbus SDRAM */
  82. { 99500, 99500, 0x121, 1, CCLKCFG, -1, -1}, /* 99, 99, 50, 50 */
  83. {132700, 132700, 0x123, 1, CCLKCFG, -1, -1}, /* 133, 133, 66, 66 */
  84. {199100, 99500, 0x141, 0, CCLKCFG, -1, -1}, /* 199, 199, 99, 99 */
  85. {265400, 132700, 0x143, 1, CCLKCFG, -1, -1}, /* 265, 265, 133, 66 */
  86. {331800, 165900, 0x145, 1, CCLKCFG, -1, -1}, /* 331, 331, 166, 83 */
  87. {398100, 99500, 0x161, 0, CCLKCFG, -1, -1}, /* 398, 398, 196, 99 */
  88. };
  89. /* Use the turbo mode frequencies for the CPUFREQ_POLICY_POWERSAVE policy */
  90. static const struct pxa_freqs pxa255_turbo_freqs[] =
  91. {
  92. /* CPU MEMBUS CCCR DIV2 CCLKCFG run turbo PXbus SDRAM */
  93. { 99500, 99500, 0x121, 1, CCLKCFG, -1, -1}, /* 99, 99, 50, 50 */
  94. {199100, 99500, 0x221, 0, CCLKCFG, -1, -1}, /* 99, 199, 50, 99 */
  95. {298500, 99500, 0x321, 0, CCLKCFG, -1, -1}, /* 99, 287, 50, 99 */
  96. {298600, 99500, 0x1c1, 0, CCLKCFG, -1, -1}, /* 199, 287, 99, 99 */
  97. {398100, 99500, 0x241, 0, CCLKCFG, -1, -1}, /* 199, 398, 99, 99 */
  98. };
  99. #define NUM_PXA25x_RUN_FREQS ARRAY_SIZE(pxa255_run_freqs)
  100. #define NUM_PXA25x_TURBO_FREQS ARRAY_SIZE(pxa255_turbo_freqs)
  101. static struct cpufreq_frequency_table
  102. pxa255_run_freq_table[NUM_PXA25x_RUN_FREQS+1];
  103. static struct cpufreq_frequency_table
  104. pxa255_turbo_freq_table[NUM_PXA25x_TURBO_FREQS+1];
  105. static unsigned int pxa255_turbo_table;
  106. module_param(pxa255_turbo_table, uint, 0);
  107. MODULE_PARM_DESC(pxa255_turbo_table, "Selects the frequency table (0 = run table, !0 = turbo table)");
  108. /*
  109. * PXA270 definitions
  110. *
  111. * For the PXA27x:
  112. * Control variables are A, L, 2N for CCCR; B, HT, T for CLKCFG.
  113. *
  114. * A = 0 => memory controller clock from table 3-7,
  115. * A = 1 => memory controller clock = system bus clock
  116. * Run mode frequency = 13 MHz * L
  117. * Turbo mode frequency = 13 MHz * L * N
  118. * System bus frequency = 13 MHz * L / (B + 1)
  119. *
  120. * In CCCR:
  121. * A = 1
  122. * L = 16 oscillator to run mode ratio
  123. * 2N = 6 2 * (turbo mode to run mode ratio)
  124. *
  125. * In CCLKCFG:
  126. * B = 1 Fast bus mode
  127. * HT = 0 Half-Turbo mode
  128. * T = 1 Turbo mode
  129. *
  130. * For now, just support some of the combinations in table 3-7 of
  131. * PXA27x Processor Family Developer's Manual to simplify frequency
  132. * change sequences.
  133. */
  134. #define PXA27x_CCCR(A, L, N2) (A << 25 | N2 << 7 | L)
  135. #define CCLKCFG2(B, HT, T) \
  136. (CCLKCFG_FCS | \
  137. ((B) ? CCLKCFG_FASTBUS : 0) | \
  138. ((HT) ? CCLKCFG_HALFTURBO : 0) | \
  139. ((T) ? CCLKCFG_TURBO : 0))
  140. static struct pxa_freqs pxa27x_freqs[] = {
  141. {104000, 104000, PXA27x_CCCR(1, 8, 2), 0, CCLKCFG2(1, 0, 1), 900000, 1705000 },
  142. {156000, 104000, PXA27x_CCCR(1, 8, 3), 0, CCLKCFG2(1, 0, 1), 1000000, 1705000 },
  143. {208000, 208000, PXA27x_CCCR(0, 16, 2), 1, CCLKCFG2(0, 0, 1), 1180000, 1705000 },
  144. {312000, 208000, PXA27x_CCCR(1, 16, 3), 1, CCLKCFG2(1, 0, 1), 1250000, 1705000 },
  145. {416000, 208000, PXA27x_CCCR(1, 16, 4), 1, CCLKCFG2(1, 0, 1), 1350000, 1705000 },
  146. {520000, 208000, PXA27x_CCCR(1, 16, 5), 1, CCLKCFG2(1, 0, 1), 1450000, 1705000 },
  147. {624000, 208000, PXA27x_CCCR(1, 16, 6), 1, CCLKCFG2(1, 0, 1), 1550000, 1705000 }
  148. };
  149. #define NUM_PXA27x_FREQS ARRAY_SIZE(pxa27x_freqs)
  150. static struct cpufreq_frequency_table
  151. pxa27x_freq_table[NUM_PXA27x_FREQS+1];
  152. extern unsigned get_clk_frequency_khz(int info);
  153. #ifdef CONFIG_REGULATOR
  154. static int pxa_cpufreq_change_voltage(const struct pxa_freqs *pxa_freq)
  155. {
  156. int ret = 0;
  157. int vmin, vmax;
  158. if (!cpu_is_pxa27x())
  159. return 0;
  160. vmin = pxa_freq->vmin;
  161. vmax = pxa_freq->vmax;
  162. if ((vmin == -1) || (vmax == -1))
  163. return 0;
  164. ret = regulator_set_voltage(vcc_core, vmin, vmax);
  165. if (ret)
  166. pr_err("Failed to set vcc_core in [%dmV..%dmV]\n", vmin, vmax);
  167. return ret;
  168. }
  169. static void __init pxa_cpufreq_init_voltages(void)
  170. {
  171. vcc_core = regulator_get(NULL, "vcc_core");
  172. if (IS_ERR(vcc_core)) {
  173. pr_info("Didn't find vcc_core regulator\n");
  174. vcc_core = NULL;
  175. } else {
  176. pr_info("Found vcc_core regulator\n");
  177. }
  178. }
  179. #else
  180. static int pxa_cpufreq_change_voltage(const struct pxa_freqs *pxa_freq)
  181. {
  182. return 0;
  183. }
  184. static void __init pxa_cpufreq_init_voltages(void) { }
  185. #endif
  186. static void find_freq_tables(struct cpufreq_frequency_table **freq_table,
  187. const struct pxa_freqs **pxa_freqs)
  188. {
  189. if (cpu_is_pxa25x()) {
  190. if (!pxa255_turbo_table) {
  191. *pxa_freqs = pxa255_run_freqs;
  192. *freq_table = pxa255_run_freq_table;
  193. } else {
  194. *pxa_freqs = pxa255_turbo_freqs;
  195. *freq_table = pxa255_turbo_freq_table;
  196. }
  197. } else if (cpu_is_pxa27x()) {
  198. *pxa_freqs = pxa27x_freqs;
  199. *freq_table = pxa27x_freq_table;
  200. } else {
  201. BUG();
  202. }
  203. }
  204. static void pxa27x_guess_max_freq(void)
  205. {
  206. if (!pxa27x_maxfreq) {
  207. pxa27x_maxfreq = 416000;
  208. pr_info("PXA CPU 27x max frequency not defined (pxa27x_maxfreq), assuming pxa271 with %dkHz maxfreq\n",
  209. pxa27x_maxfreq);
  210. } else {
  211. pxa27x_maxfreq *= 1000;
  212. }
  213. }
  214. static void init_sdram_rows(void)
  215. {
  216. uint32_t mdcnfg = __raw_readl(MDCNFG);
  217. unsigned int drac2 = 0, drac0 = 0;
  218. if (mdcnfg & (MDCNFG_DE2 | MDCNFG_DE3))
  219. drac2 = MDCNFG_DRAC2(mdcnfg);
  220. if (mdcnfg & (MDCNFG_DE0 | MDCNFG_DE1))
  221. drac0 = MDCNFG_DRAC0(mdcnfg);
  222. sdram_rows = 1 << (11 + max(drac0, drac2));
  223. }
  224. static u32 mdrefr_dri(unsigned int freq)
  225. {
  226. u32 interval = freq * SDRAM_TREF / sdram_rows;
  227. return (interval - (cpu_is_pxa27x() ? 31 : 0)) / 32;
  228. }
  229. static unsigned int pxa_cpufreq_get(unsigned int cpu)
  230. {
  231. return get_clk_frequency_khz(0);
  232. }
  233. static int pxa_set_target(struct cpufreq_policy *policy, unsigned int idx)
  234. {
  235. struct cpufreq_frequency_table *pxa_freqs_table;
  236. const struct pxa_freqs *pxa_freq_settings;
  237. unsigned long flags;
  238. unsigned int new_freq_cpu, new_freq_mem;
  239. unsigned int unused, preset_mdrefr, postset_mdrefr, cclkcfg;
  240. int ret = 0;
  241. /* Get the current policy */
  242. find_freq_tables(&pxa_freqs_table, &pxa_freq_settings);
  243. new_freq_cpu = pxa_freq_settings[idx].khz;
  244. new_freq_mem = pxa_freq_settings[idx].membus;
  245. if (freq_debug)
  246. pr_debug("Changing CPU frequency to %d Mhz, (SDRAM %d Mhz)\n",
  247. new_freq_cpu / 1000, (pxa_freq_settings[idx].div2) ?
  248. (new_freq_mem / 2000) : (new_freq_mem / 1000));
  249. if (vcc_core && new_freq_cpu > policy->cur) {
  250. ret = pxa_cpufreq_change_voltage(&pxa_freq_settings[idx]);
  251. if (ret)
  252. return ret;
  253. }
  254. /* Calculate the next MDREFR. If we're slowing down the SDRAM clock
  255. * we need to preset the smaller DRI before the change. If we're
  256. * speeding up we need to set the larger DRI value after the change.
  257. */
  258. preset_mdrefr = postset_mdrefr = __raw_readl(MDREFR);
  259. if ((preset_mdrefr & MDREFR_DRI_MASK) > mdrefr_dri(new_freq_mem)) {
  260. preset_mdrefr = (preset_mdrefr & ~MDREFR_DRI_MASK);
  261. preset_mdrefr |= mdrefr_dri(new_freq_mem);
  262. }
  263. postset_mdrefr =
  264. (postset_mdrefr & ~MDREFR_DRI_MASK) | mdrefr_dri(new_freq_mem);
  265. /* If we're dividing the memory clock by two for the SDRAM clock, this
  266. * must be set prior to the change. Clearing the divide must be done
  267. * after the change.
  268. */
  269. if (pxa_freq_settings[idx].div2) {
  270. preset_mdrefr |= MDREFR_DB2_MASK;
  271. postset_mdrefr |= MDREFR_DB2_MASK;
  272. } else {
  273. postset_mdrefr &= ~MDREFR_DB2_MASK;
  274. }
  275. local_irq_save(flags);
  276. /* Set new the CCCR and prepare CCLKCFG */
  277. writel(pxa_freq_settings[idx].cccr, CCCR);
  278. cclkcfg = pxa_freq_settings[idx].cclkcfg;
  279. asm volatile(" \n\
  280. ldr r4, [%1] /* load MDREFR */ \n\
  281. b 2f \n\
  282. .align 5 \n\
  283. 1: \n\
  284. str %3, [%1] /* preset the MDREFR */ \n\
  285. mcr p14, 0, %2, c6, c0, 0 /* set CCLKCFG[FCS] */ \n\
  286. str %4, [%1] /* postset the MDREFR */ \n\
  287. \n\
  288. b 3f \n\
  289. 2: b 1b \n\
  290. 3: nop \n\
  291. "
  292. : "=&r" (unused)
  293. : "r" (MDREFR), "r" (cclkcfg),
  294. "r" (preset_mdrefr), "r" (postset_mdrefr)
  295. : "r4", "r5");
  296. local_irq_restore(flags);
  297. /*
  298. * Even if voltage setting fails, we don't report it, as the frequency
  299. * change succeeded. The voltage reduction is not a critical failure,
  300. * only power savings will suffer from this.
  301. *
  302. * Note: if the voltage change fails, and a return value is returned, a
  303. * bug is triggered (seems a deadlock). Should anybody find out where,
  304. * the "return 0" should become a "return ret".
  305. */
  306. if (vcc_core && new_freq_cpu < policy->cur)
  307. ret = pxa_cpufreq_change_voltage(&pxa_freq_settings[idx]);
  308. return 0;
  309. }
  310. static int pxa_cpufreq_init(struct cpufreq_policy *policy)
  311. {
  312. int i;
  313. unsigned int freq;
  314. struct cpufreq_frequency_table *pxa255_freq_table;
  315. const struct pxa_freqs *pxa255_freqs;
  316. /* try to guess pxa27x cpu */
  317. if (cpu_is_pxa27x())
  318. pxa27x_guess_max_freq();
  319. pxa_cpufreq_init_voltages();
  320. init_sdram_rows();
  321. /* set default policy and cpuinfo */
  322. policy->cpuinfo.transition_latency = 1000; /* FIXME: 1 ms, assumed */
  323. /* Generate pxa25x the run cpufreq_frequency_table struct */
  324. for (i = 0; i < NUM_PXA25x_RUN_FREQS; i++) {
  325. pxa255_run_freq_table[i].frequency = pxa255_run_freqs[i].khz;
  326. pxa255_run_freq_table[i].driver_data = i;
  327. }
  328. pxa255_run_freq_table[i].frequency = CPUFREQ_TABLE_END;
  329. /* Generate pxa25x the turbo cpufreq_frequency_table struct */
  330. for (i = 0; i < NUM_PXA25x_TURBO_FREQS; i++) {
  331. pxa255_turbo_freq_table[i].frequency =
  332. pxa255_turbo_freqs[i].khz;
  333. pxa255_turbo_freq_table[i].driver_data = i;
  334. }
  335. pxa255_turbo_freq_table[i].frequency = CPUFREQ_TABLE_END;
  336. pxa255_turbo_table = !!pxa255_turbo_table;
  337. /* Generate the pxa27x cpufreq_frequency_table struct */
  338. for (i = 0; i < NUM_PXA27x_FREQS; i++) {
  339. freq = pxa27x_freqs[i].khz;
  340. if (freq > pxa27x_maxfreq)
  341. break;
  342. pxa27x_freq_table[i].frequency = freq;
  343. pxa27x_freq_table[i].driver_data = i;
  344. }
  345. pxa27x_freq_table[i].driver_data = i;
  346. pxa27x_freq_table[i].frequency = CPUFREQ_TABLE_END;
  347. /*
  348. * Set the policy's minimum and maximum frequencies from the tables
  349. * just constructed. This sets cpuinfo.mxx_freq, min and max.
  350. */
  351. if (cpu_is_pxa25x()) {
  352. find_freq_tables(&pxa255_freq_table, &pxa255_freqs);
  353. pr_info("using %s frequency table\n",
  354. pxa255_turbo_table ? "turbo" : "run");
  355. cpufreq_table_validate_and_show(policy, pxa255_freq_table);
  356. }
  357. else if (cpu_is_pxa27x()) {
  358. cpufreq_table_validate_and_show(policy, pxa27x_freq_table);
  359. }
  360. pr_info("frequency change support initialized\n");
  361. return 0;
  362. }
  363. static struct cpufreq_driver pxa_cpufreq_driver = {
  364. .flags = CPUFREQ_NEED_INITIAL_FREQ_CHECK,
  365. .verify = cpufreq_generic_frequency_table_verify,
  366. .target_index = pxa_set_target,
  367. .init = pxa_cpufreq_init,
  368. .get = pxa_cpufreq_get,
  369. .name = "PXA2xx",
  370. };
  371. static int __init pxa_cpu_init(void)
  372. {
  373. int ret = -ENODEV;
  374. if (cpu_is_pxa25x() || cpu_is_pxa27x())
  375. ret = cpufreq_register_driver(&pxa_cpufreq_driver);
  376. return ret;
  377. }
  378. static void __exit pxa_cpu_exit(void)
  379. {
  380. cpufreq_unregister_driver(&pxa_cpufreq_driver);
  381. }
  382. MODULE_AUTHOR("Intrinsyc Software Inc.");
  383. MODULE_DESCRIPTION("CPU frequency changing driver for the PXA architecture");
  384. MODULE_LICENSE("GPL");
  385. module_init(pxa_cpu_init);
  386. module_exit(pxa_cpu_exit);