clk-efm32gg.c 3.3 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788
  1. /*
  2. * Copyright (C) 2013 Pengutronix
  3. * Uwe Kleine-Koenig <u.kleine-koenig@pengutronix.de>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it under
  6. * the terms of the GNU General Public License version 2 as published by the
  7. * Free Software Foundation.
  8. */
  9. #include <linux/io.h>
  10. #include <linux/clk-provider.h>
  11. #include <linux/of.h>
  12. #include <linux/of_address.h>
  13. #include <linux/slab.h>
  14. #include <dt-bindings/clock/efm32-cmu.h>
  15. #define CMU_HFPERCLKEN0 0x44
  16. #define CMU_MAX_CLKS 37
  17. static struct clk_hw_onecell_data *clk_data;
  18. static void __init efm32gg_cmu_init(struct device_node *np)
  19. {
  20. int i;
  21. void __iomem *base;
  22. struct clk_hw **hws;
  23. clk_data = kzalloc(sizeof(*clk_data) +
  24. sizeof(*clk_data->hws) * CMU_MAX_CLKS, GFP_KERNEL);
  25. if (!clk_data)
  26. return;
  27. hws = clk_data->hws;
  28. for (i = 0; i < CMU_MAX_CLKS; ++i)
  29. hws[i] = ERR_PTR(-ENOENT);
  30. base = of_iomap(np, 0);
  31. if (!base) {
  32. pr_warn("Failed to map address range for efm32gg,cmu node\n");
  33. return;
  34. }
  35. hws[clk_HFXO] = clk_hw_register_fixed_rate(NULL, "HFXO", NULL, 0,
  36. 48000000);
  37. hws[clk_HFPERCLKUSART0] = clk_hw_register_gate(NULL, "HFPERCLK.USART0",
  38. "HFXO", 0, base + CMU_HFPERCLKEN0, 0, 0, NULL);
  39. hws[clk_HFPERCLKUSART1] = clk_hw_register_gate(NULL, "HFPERCLK.USART1",
  40. "HFXO", 0, base + CMU_HFPERCLKEN0, 1, 0, NULL);
  41. hws[clk_HFPERCLKUSART2] = clk_hw_register_gate(NULL, "HFPERCLK.USART2",
  42. "HFXO", 0, base + CMU_HFPERCLKEN0, 2, 0, NULL);
  43. hws[clk_HFPERCLKUART0] = clk_hw_register_gate(NULL, "HFPERCLK.UART0",
  44. "HFXO", 0, base + CMU_HFPERCLKEN0, 3, 0, NULL);
  45. hws[clk_HFPERCLKUART1] = clk_hw_register_gate(NULL, "HFPERCLK.UART1",
  46. "HFXO", 0, base + CMU_HFPERCLKEN0, 4, 0, NULL);
  47. hws[clk_HFPERCLKTIMER0] = clk_hw_register_gate(NULL, "HFPERCLK.TIMER0",
  48. "HFXO", 0, base + CMU_HFPERCLKEN0, 5, 0, NULL);
  49. hws[clk_HFPERCLKTIMER1] = clk_hw_register_gate(NULL, "HFPERCLK.TIMER1",
  50. "HFXO", 0, base + CMU_HFPERCLKEN0, 6, 0, NULL);
  51. hws[clk_HFPERCLKTIMER2] = clk_hw_register_gate(NULL, "HFPERCLK.TIMER2",
  52. "HFXO", 0, base + CMU_HFPERCLKEN0, 7, 0, NULL);
  53. hws[clk_HFPERCLKTIMER3] = clk_hw_register_gate(NULL, "HFPERCLK.TIMER3",
  54. "HFXO", 0, base + CMU_HFPERCLKEN0, 8, 0, NULL);
  55. hws[clk_HFPERCLKACMP0] = clk_hw_register_gate(NULL, "HFPERCLK.ACMP0",
  56. "HFXO", 0, base + CMU_HFPERCLKEN0, 9, 0, NULL);
  57. hws[clk_HFPERCLKACMP1] = clk_hw_register_gate(NULL, "HFPERCLK.ACMP1",
  58. "HFXO", 0, base + CMU_HFPERCLKEN0, 10, 0, NULL);
  59. hws[clk_HFPERCLKI2C0] = clk_hw_register_gate(NULL, "HFPERCLK.I2C0",
  60. "HFXO", 0, base + CMU_HFPERCLKEN0, 11, 0, NULL);
  61. hws[clk_HFPERCLKI2C1] = clk_hw_register_gate(NULL, "HFPERCLK.I2C1",
  62. "HFXO", 0, base + CMU_HFPERCLKEN0, 12, 0, NULL);
  63. hws[clk_HFPERCLKGPIO] = clk_hw_register_gate(NULL, "HFPERCLK.GPIO",
  64. "HFXO", 0, base + CMU_HFPERCLKEN0, 13, 0, NULL);
  65. hws[clk_HFPERCLKVCMP] = clk_hw_register_gate(NULL, "HFPERCLK.VCMP",
  66. "HFXO", 0, base + CMU_HFPERCLKEN0, 14, 0, NULL);
  67. hws[clk_HFPERCLKPRS] = clk_hw_register_gate(NULL, "HFPERCLK.PRS",
  68. "HFXO", 0, base + CMU_HFPERCLKEN0, 15, 0, NULL);
  69. hws[clk_HFPERCLKADC0] = clk_hw_register_gate(NULL, "HFPERCLK.ADC0",
  70. "HFXO", 0, base + CMU_HFPERCLKEN0, 16, 0, NULL);
  71. hws[clk_HFPERCLKDAC0] = clk_hw_register_gate(NULL, "HFPERCLK.DAC0",
  72. "HFXO", 0, base + CMU_HFPERCLKEN0, 17, 0, NULL);
  73. of_clk_add_hw_provider(np, of_clk_hw_onecell_get, clk_data);
  74. }
  75. CLK_OF_DECLARE(efm32ggcmu, "efm32gg,cmu", efm32gg_cmu_init);