pata_cs5520.c 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311
  1. /*
  2. * IDE tuning and bus mastering support for the CS5510/CS5520
  3. * chipsets
  4. *
  5. * The CS5510/CS5520 are slightly unusual devices. Unlike the
  6. * typical IDE controllers they do bus mastering with the drive in
  7. * PIO mode and smarter silicon.
  8. *
  9. * The practical upshot of this is that we must always tune the
  10. * drive for the right PIO mode. We must also ignore all the blacklists
  11. * and the drive bus mastering DMA information. Also to confuse matters
  12. * further we can do DMA on PIO only drives.
  13. *
  14. * DMA on the 5510 also requires we disable_hlt() during DMA on early
  15. * revisions.
  16. *
  17. * *** This driver is strictly experimental ***
  18. *
  19. * (c) Copyright Red Hat Inc 2002
  20. *
  21. * This program is free software; you can redistribute it and/or modify it
  22. * under the terms of the GNU General Public License as published by the
  23. * Free Software Foundation; either version 2, or (at your option) any
  24. * later version.
  25. *
  26. * This program is distributed in the hope that it will be useful, but
  27. * WITHOUT ANY WARRANTY; without even the implied warranty of
  28. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  29. * General Public License for more details.
  30. *
  31. * Documentation:
  32. * Not publicly available.
  33. */
  34. #include <linux/kernel.h>
  35. #include <linux/module.h>
  36. #include <linux/pci.h>
  37. #include <linux/blkdev.h>
  38. #include <linux/delay.h>
  39. #include <scsi/scsi_host.h>
  40. #include <linux/libata.h>
  41. #define DRV_NAME "pata_cs5520"
  42. #define DRV_VERSION "0.6.6"
  43. struct pio_clocks
  44. {
  45. int address;
  46. int assert;
  47. int recovery;
  48. };
  49. static const struct pio_clocks cs5520_pio_clocks[]={
  50. {3, 6, 11},
  51. {2, 5, 6},
  52. {1, 4, 3},
  53. {1, 3, 2},
  54. {1, 2, 1}
  55. };
  56. /**
  57. * cs5520_set_timings - program PIO timings
  58. * @ap: ATA port
  59. * @adev: ATA device
  60. *
  61. * Program the PIO mode timings for the controller according to the pio
  62. * clocking table.
  63. */
  64. static void cs5520_set_timings(struct ata_port *ap, struct ata_device *adev, int pio)
  65. {
  66. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  67. int slave = adev->devno;
  68. pio -= XFER_PIO_0;
  69. /* Channel command timing */
  70. pci_write_config_byte(pdev, 0x62 + ap->port_no,
  71. (cs5520_pio_clocks[pio].recovery << 4) |
  72. (cs5520_pio_clocks[pio].assert));
  73. /* FIXME: should these use address ? */
  74. /* Read command timing */
  75. pci_write_config_byte(pdev, 0x64 + 4*ap->port_no + slave,
  76. (cs5520_pio_clocks[pio].recovery << 4) |
  77. (cs5520_pio_clocks[pio].assert));
  78. /* Write command timing */
  79. pci_write_config_byte(pdev, 0x66 + 4*ap->port_no + slave,
  80. (cs5520_pio_clocks[pio].recovery << 4) |
  81. (cs5520_pio_clocks[pio].assert));
  82. }
  83. /**
  84. * cs5520_set_piomode - program PIO timings
  85. * @ap: ATA port
  86. * @adev: ATA device
  87. *
  88. * Program the PIO mode timings for the controller according to the pio
  89. * clocking table.
  90. */
  91. static void cs5520_set_piomode(struct ata_port *ap, struct ata_device *adev)
  92. {
  93. cs5520_set_timings(ap, adev, adev->pio_mode);
  94. }
  95. static struct scsi_host_template cs5520_sht = {
  96. ATA_BMDMA_SHT(DRV_NAME),
  97. .sg_tablesize = LIBATA_DUMB_MAX_PRD,
  98. };
  99. static struct ata_port_operations cs5520_port_ops = {
  100. .inherits = &ata_bmdma_port_ops,
  101. .qc_prep = ata_bmdma_dumb_qc_prep,
  102. .cable_detect = ata_cable_40wire,
  103. .set_piomode = cs5520_set_piomode,
  104. };
  105. static int cs5520_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
  106. {
  107. static const unsigned int cmd_port[] = { 0x1F0, 0x170 };
  108. static const unsigned int ctl_port[] = { 0x3F6, 0x376 };
  109. struct ata_port_info pi = {
  110. .flags = ATA_FLAG_SLAVE_POSS,
  111. .pio_mask = ATA_PIO4,
  112. .port_ops = &cs5520_port_ops,
  113. };
  114. const struct ata_port_info *ppi[2];
  115. u8 pcicfg;
  116. void __iomem *iomap[5];
  117. struct ata_host *host;
  118. struct ata_ioports *ioaddr;
  119. int i, rc;
  120. rc = pcim_enable_device(pdev);
  121. if (rc)
  122. return rc;
  123. /* IDE port enable bits */
  124. pci_read_config_byte(pdev, 0x60, &pcicfg);
  125. /* Check if the ATA ports are enabled */
  126. if ((pcicfg & 3) == 0)
  127. return -ENODEV;
  128. ppi[0] = ppi[1] = &ata_dummy_port_info;
  129. if (pcicfg & 1)
  130. ppi[0] = &pi;
  131. if (pcicfg & 2)
  132. ppi[1] = &pi;
  133. if ((pcicfg & 0x40) == 0) {
  134. dev_warn(&pdev->dev, "DMA mode disabled. Enabling.\n");
  135. pci_write_config_byte(pdev, 0x60, pcicfg | 0x40);
  136. }
  137. pi.mwdma_mask = id->driver_data;
  138. host = ata_host_alloc_pinfo(&pdev->dev, ppi, 2);
  139. if (!host)
  140. return -ENOMEM;
  141. /* Perform set up for DMA */
  142. if (pci_enable_device_io(pdev)) {
  143. printk(KERN_ERR DRV_NAME ": unable to configure BAR2.\n");
  144. return -ENODEV;
  145. }
  146. if (dma_set_mask(&pdev->dev, DMA_BIT_MASK(32))) {
  147. printk(KERN_ERR DRV_NAME ": unable to configure DMA mask.\n");
  148. return -ENODEV;
  149. }
  150. if (dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32))) {
  151. printk(KERN_ERR DRV_NAME ": unable to configure consistent DMA mask.\n");
  152. return -ENODEV;
  153. }
  154. /* Map IO ports and initialize host accordingly */
  155. iomap[0] = devm_ioport_map(&pdev->dev, cmd_port[0], 8);
  156. iomap[1] = devm_ioport_map(&pdev->dev, ctl_port[0], 1);
  157. iomap[2] = devm_ioport_map(&pdev->dev, cmd_port[1], 8);
  158. iomap[3] = devm_ioport_map(&pdev->dev, ctl_port[1], 1);
  159. iomap[4] = pcim_iomap(pdev, 2, 0);
  160. if (!iomap[0] || !iomap[1] || !iomap[2] || !iomap[3] || !iomap[4])
  161. return -ENOMEM;
  162. ioaddr = &host->ports[0]->ioaddr;
  163. ioaddr->cmd_addr = iomap[0];
  164. ioaddr->ctl_addr = iomap[1];
  165. ioaddr->altstatus_addr = iomap[1];
  166. ioaddr->bmdma_addr = iomap[4];
  167. ata_sff_std_ports(ioaddr);
  168. ata_port_desc(host->ports[0],
  169. "cmd 0x%x ctl 0x%x", cmd_port[0], ctl_port[0]);
  170. ata_port_pbar_desc(host->ports[0], 4, 0, "bmdma");
  171. ioaddr = &host->ports[1]->ioaddr;
  172. ioaddr->cmd_addr = iomap[2];
  173. ioaddr->ctl_addr = iomap[3];
  174. ioaddr->altstatus_addr = iomap[3];
  175. ioaddr->bmdma_addr = iomap[4] + 8;
  176. ata_sff_std_ports(ioaddr);
  177. ata_port_desc(host->ports[1],
  178. "cmd 0x%x ctl 0x%x", cmd_port[1], ctl_port[1]);
  179. ata_port_pbar_desc(host->ports[1], 4, 8, "bmdma");
  180. /* activate the host */
  181. pci_set_master(pdev);
  182. rc = ata_host_start(host);
  183. if (rc)
  184. return rc;
  185. for (i = 0; i < 2; i++) {
  186. static const int irq[] = { 14, 15 };
  187. struct ata_port *ap = host->ports[i];
  188. if (ata_port_is_dummy(ap))
  189. continue;
  190. rc = devm_request_irq(&pdev->dev, irq[ap->port_no],
  191. ata_bmdma_interrupt, 0, DRV_NAME, host);
  192. if (rc)
  193. return rc;
  194. ata_port_desc(ap, "irq %d", irq[i]);
  195. }
  196. return ata_host_register(host, &cs5520_sht);
  197. }
  198. #ifdef CONFIG_PM_SLEEP
  199. /**
  200. * cs5520_reinit_one - device resume
  201. * @pdev: PCI device
  202. *
  203. * Do any reconfiguration work needed by a resume from RAM. We need
  204. * to restore DMA mode support on BIOSen which disabled it
  205. */
  206. static int cs5520_reinit_one(struct pci_dev *pdev)
  207. {
  208. struct ata_host *host = pci_get_drvdata(pdev);
  209. u8 pcicfg;
  210. int rc;
  211. rc = ata_pci_device_do_resume(pdev);
  212. if (rc)
  213. return rc;
  214. pci_read_config_byte(pdev, 0x60, &pcicfg);
  215. if ((pcicfg & 0x40) == 0)
  216. pci_write_config_byte(pdev, 0x60, pcicfg | 0x40);
  217. ata_host_resume(host);
  218. return 0;
  219. }
  220. /**
  221. * cs5520_pci_device_suspend - device suspend
  222. * @pdev: PCI device
  223. *
  224. * We have to cut and waste bits from the standard method because
  225. * the 5520 is a bit odd and not just a pure ATA device. As a result
  226. * we must not disable it. The needed code is short and this avoids
  227. * chip specific mess in the core code.
  228. */
  229. static int cs5520_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
  230. {
  231. struct ata_host *host = pci_get_drvdata(pdev);
  232. int rc = 0;
  233. rc = ata_host_suspend(host, mesg);
  234. if (rc)
  235. return rc;
  236. pci_save_state(pdev);
  237. return 0;
  238. }
  239. #endif /* CONFIG_PM_SLEEP */
  240. /* For now keep DMA off. We can set it for all but A rev CS5510 once the
  241. core ATA code can handle it */
  242. static const struct pci_device_id pata_cs5520[] = {
  243. { PCI_VDEVICE(CYRIX, PCI_DEVICE_ID_CYRIX_5510), },
  244. { PCI_VDEVICE(CYRIX, PCI_DEVICE_ID_CYRIX_5520), },
  245. { },
  246. };
  247. static struct pci_driver cs5520_pci_driver = {
  248. .name = DRV_NAME,
  249. .id_table = pata_cs5520,
  250. .probe = cs5520_init_one,
  251. .remove = ata_pci_remove_one,
  252. #ifdef CONFIG_PM_SLEEP
  253. .suspend = cs5520_pci_device_suspend,
  254. .resume = cs5520_reinit_one,
  255. #endif
  256. };
  257. module_pci_driver(cs5520_pci_driver);
  258. MODULE_AUTHOR("Alan Cox");
  259. MODULE_DESCRIPTION("low-level driver for Cyrix CS5510/5520");
  260. MODULE_LICENSE("GPL");
  261. MODULE_DEVICE_TABLE(pci, pata_cs5520);
  262. MODULE_VERSION(DRV_VERSION);