ppc-opc.c 221 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994
  1. /* ppc-opc.c -- PowerPC opcode list
  2. Copyright 1994, 1995, 1996, 1997, 1998, 2000, 2001, 2002, 2003, 2004,
  3. 2005 Free Software Foundation, Inc.
  4. Written by Ian Lance Taylor, Cygnus Support
  5. This file is part of GDB, GAS, and the GNU binutils.
  6. GDB, GAS, and the GNU binutils are free software; you can redistribute
  7. them and/or modify them under the terms of the GNU General Public
  8. License as published by the Free Software Foundation; either version
  9. 2, or (at your option) any later version.
  10. GDB, GAS, and the GNU binutils are distributed in the hope that they
  11. will be useful, but WITHOUT ANY WARRANTY; without even the implied
  12. warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See
  13. the GNU General Public License for more details.
  14. You should have received a copy of the GNU General Public License
  15. along with this file; see the file COPYING. If not, write to the Free
  16. Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA
  17. 02110-1301, USA. */
  18. #include <linux/stddef.h>
  19. #include <linux/kernel.h>
  20. #include <linux/bug.h>
  21. #include "nonstdio.h"
  22. #include "ppc.h"
  23. #define ATTRIBUTE_UNUSED
  24. #define _(x) x
  25. /* This file holds the PowerPC opcode table. The opcode table
  26. includes almost all of the extended instruction mnemonics. This
  27. permits the disassembler to use them, and simplifies the assembler
  28. logic, at the cost of increasing the table size. The table is
  29. strictly constant data, so the compiler should be able to put it in
  30. the .text section.
  31. This file also holds the operand table. All knowledge about
  32. inserting operands into instructions and vice-versa is kept in this
  33. file. */
  34. /* Local insertion and extraction functions. */
  35. static unsigned long insert_bat (unsigned long, long, int, const char **);
  36. static long extract_bat (unsigned long, int, int *);
  37. static unsigned long insert_bba (unsigned long, long, int, const char **);
  38. static long extract_bba (unsigned long, int, int *);
  39. static unsigned long insert_bd (unsigned long, long, int, const char **);
  40. static long extract_bd (unsigned long, int, int *);
  41. static unsigned long insert_bdm (unsigned long, long, int, const char **);
  42. static long extract_bdm (unsigned long, int, int *);
  43. static unsigned long insert_bdp (unsigned long, long, int, const char **);
  44. static long extract_bdp (unsigned long, int, int *);
  45. static unsigned long insert_bo (unsigned long, long, int, const char **);
  46. static long extract_bo (unsigned long, int, int *);
  47. static unsigned long insert_boe (unsigned long, long, int, const char **);
  48. static long extract_boe (unsigned long, int, int *);
  49. static unsigned long insert_dq (unsigned long, long, int, const char **);
  50. static long extract_dq (unsigned long, int, int *);
  51. static unsigned long insert_ds (unsigned long, long, int, const char **);
  52. static long extract_ds (unsigned long, int, int *);
  53. static unsigned long insert_de (unsigned long, long, int, const char **);
  54. static long extract_de (unsigned long, int, int *);
  55. static unsigned long insert_des (unsigned long, long, int, const char **);
  56. static long extract_des (unsigned long, int, int *);
  57. static unsigned long insert_fxm (unsigned long, long, int, const char **);
  58. static long extract_fxm (unsigned long, int, int *);
  59. static unsigned long insert_li (unsigned long, long, int, const char **);
  60. static long extract_li (unsigned long, int, int *);
  61. static unsigned long insert_mbe (unsigned long, long, int, const char **);
  62. static long extract_mbe (unsigned long, int, int *);
  63. static unsigned long insert_mb6 (unsigned long, long, int, const char **);
  64. static long extract_mb6 (unsigned long, int, int *);
  65. static unsigned long insert_nb (unsigned long, long, int, const char **);
  66. static long extract_nb (unsigned long, int, int *);
  67. static unsigned long insert_nsi (unsigned long, long, int, const char **);
  68. static long extract_nsi (unsigned long, int, int *);
  69. static unsigned long insert_ral (unsigned long, long, int, const char **);
  70. static unsigned long insert_ram (unsigned long, long, int, const char **);
  71. static unsigned long insert_raq (unsigned long, long, int, const char **);
  72. static unsigned long insert_ras (unsigned long, long, int, const char **);
  73. static unsigned long insert_rbs (unsigned long, long, int, const char **);
  74. static long extract_rbs (unsigned long, int, int *);
  75. static unsigned long insert_rsq (unsigned long, long, int, const char **);
  76. static unsigned long insert_rtq (unsigned long, long, int, const char **);
  77. static unsigned long insert_sh6 (unsigned long, long, int, const char **);
  78. static long extract_sh6 (unsigned long, int, int *);
  79. static unsigned long insert_spr (unsigned long, long, int, const char **);
  80. static long extract_spr (unsigned long, int, int *);
  81. static unsigned long insert_sprg (unsigned long, long, int, const char **);
  82. static long extract_sprg (unsigned long, int, int *);
  83. static unsigned long insert_tbr (unsigned long, long, int, const char **);
  84. static long extract_tbr (unsigned long, int, int *);
  85. static unsigned long insert_ev2 (unsigned long, long, int, const char **);
  86. static long extract_ev2 (unsigned long, int, int *);
  87. static unsigned long insert_ev4 (unsigned long, long, int, const char **);
  88. static long extract_ev4 (unsigned long, int, int *);
  89. static unsigned long insert_ev8 (unsigned long, long, int, const char **);
  90. static long extract_ev8 (unsigned long, int, int *);
  91. /* The operands table.
  92. The fields are bits, shift, insert, extract, flags.
  93. We used to put parens around the various additions, like the one
  94. for BA just below. However, that caused trouble with feeble
  95. compilers with a limit on depth of a parenthesized expression, like
  96. (reportedly) the compiler in Microsoft Developer Studio 5. So we
  97. omit the parens, since the macros are never used in a context where
  98. the addition will be ambiguous. */
  99. const struct powerpc_operand powerpc_operands[] =
  100. {
  101. /* The zero index is used to indicate the end of the list of
  102. operands. */
  103. #define UNUSED 0
  104. { 0, 0, NULL, NULL, 0 },
  105. /* The BA field in an XL form instruction. */
  106. #define BA UNUSED + 1
  107. #define BA_MASK (0x1f << 16)
  108. { 5, 16, NULL, NULL, PPC_OPERAND_CR },
  109. /* The BA field in an XL form instruction when it must be the same
  110. as the BT field in the same instruction. */
  111. #define BAT BA + 1
  112. { 5, 16, insert_bat, extract_bat, PPC_OPERAND_FAKE },
  113. /* The BB field in an XL form instruction. */
  114. #define BB BAT + 1
  115. #define BB_MASK (0x1f << 11)
  116. { 5, 11, NULL, NULL, PPC_OPERAND_CR },
  117. /* The BB field in an XL form instruction when it must be the same
  118. as the BA field in the same instruction. */
  119. #define BBA BB + 1
  120. { 5, 11, insert_bba, extract_bba, PPC_OPERAND_FAKE },
  121. /* The BD field in a B form instruction. The lower two bits are
  122. forced to zero. */
  123. #define BD BBA + 1
  124. { 16, 0, insert_bd, extract_bd, PPC_OPERAND_RELATIVE | PPC_OPERAND_SIGNED },
  125. /* The BD field in a B form instruction when absolute addressing is
  126. used. */
  127. #define BDA BD + 1
  128. { 16, 0, insert_bd, extract_bd, PPC_OPERAND_ABSOLUTE | PPC_OPERAND_SIGNED },
  129. /* The BD field in a B form instruction when the - modifier is used.
  130. This sets the y bit of the BO field appropriately. */
  131. #define BDM BDA + 1
  132. { 16, 0, insert_bdm, extract_bdm,
  133. PPC_OPERAND_RELATIVE | PPC_OPERAND_SIGNED },
  134. /* The BD field in a B form instruction when the - modifier is used
  135. and absolute address is used. */
  136. #define BDMA BDM + 1
  137. { 16, 0, insert_bdm, extract_bdm,
  138. PPC_OPERAND_ABSOLUTE | PPC_OPERAND_SIGNED },
  139. /* The BD field in a B form instruction when the + modifier is used.
  140. This sets the y bit of the BO field appropriately. */
  141. #define BDP BDMA + 1
  142. { 16, 0, insert_bdp, extract_bdp,
  143. PPC_OPERAND_RELATIVE | PPC_OPERAND_SIGNED },
  144. /* The BD field in a B form instruction when the + modifier is used
  145. and absolute addressing is used. */
  146. #define BDPA BDP + 1
  147. { 16, 0, insert_bdp, extract_bdp,
  148. PPC_OPERAND_ABSOLUTE | PPC_OPERAND_SIGNED },
  149. /* The BF field in an X or XL form instruction. */
  150. #define BF BDPA + 1
  151. { 3, 23, NULL, NULL, PPC_OPERAND_CR },
  152. /* An optional BF field. This is used for comparison instructions,
  153. in which an omitted BF field is taken as zero. */
  154. #define OBF BF + 1
  155. { 3, 23, NULL, NULL, PPC_OPERAND_CR | PPC_OPERAND_OPTIONAL },
  156. /* The BFA field in an X or XL form instruction. */
  157. #define BFA OBF + 1
  158. { 3, 18, NULL, NULL, PPC_OPERAND_CR },
  159. /* The BI field in a B form or XL form instruction. */
  160. #define BI BFA + 1
  161. #define BI_MASK (0x1f << 16)
  162. { 5, 16, NULL, NULL, PPC_OPERAND_CR },
  163. /* The BO field in a B form instruction. Certain values are
  164. illegal. */
  165. #define BO BI + 1
  166. #define BO_MASK (0x1f << 21)
  167. { 5, 21, insert_bo, extract_bo, 0 },
  168. /* The BO field in a B form instruction when the + or - modifier is
  169. used. This is like the BO field, but it must be even. */
  170. #define BOE BO + 1
  171. { 5, 21, insert_boe, extract_boe, 0 },
  172. #define BH BOE + 1
  173. { 2, 11, NULL, NULL, PPC_OPERAND_OPTIONAL },
  174. /* The BT field in an X or XL form instruction. */
  175. #define BT BH + 1
  176. { 5, 21, NULL, NULL, PPC_OPERAND_CR },
  177. /* The condition register number portion of the BI field in a B form
  178. or XL form instruction. This is used for the extended
  179. conditional branch mnemonics, which set the lower two bits of the
  180. BI field. This field is optional. */
  181. #define CR BT + 1
  182. { 3, 18, NULL, NULL, PPC_OPERAND_CR | PPC_OPERAND_OPTIONAL },
  183. /* The CRB field in an X form instruction. */
  184. #define CRB CR + 1
  185. { 5, 6, NULL, NULL, 0 },
  186. /* The CRFD field in an X form instruction. */
  187. #define CRFD CRB + 1
  188. { 3, 23, NULL, NULL, PPC_OPERAND_CR },
  189. /* The CRFS field in an X form instruction. */
  190. #define CRFS CRFD + 1
  191. { 3, 0, NULL, NULL, PPC_OPERAND_CR },
  192. /* The CT field in an X form instruction. */
  193. #define CT CRFS + 1
  194. { 5, 21, NULL, NULL, PPC_OPERAND_OPTIONAL },
  195. /* The D field in a D form instruction. This is a displacement off
  196. a register, and implies that the next operand is a register in
  197. parentheses. */
  198. #define D CT + 1
  199. { 16, 0, NULL, NULL, PPC_OPERAND_PARENS | PPC_OPERAND_SIGNED },
  200. /* The DE field in a DE form instruction. This is like D, but is 12
  201. bits only. */
  202. #define DE D + 1
  203. { 14, 0, insert_de, extract_de, PPC_OPERAND_PARENS },
  204. /* The DES field in a DES form instruction. This is like DS, but is 14
  205. bits only (12 stored.) */
  206. #define DES DE + 1
  207. { 14, 0, insert_des, extract_des, PPC_OPERAND_PARENS | PPC_OPERAND_SIGNED },
  208. /* The DQ field in a DQ form instruction. This is like D, but the
  209. lower four bits are forced to zero. */
  210. #define DQ DES + 1
  211. { 16, 0, insert_dq, extract_dq,
  212. PPC_OPERAND_PARENS | PPC_OPERAND_SIGNED | PPC_OPERAND_DQ },
  213. /* The DS field in a DS form instruction. This is like D, but the
  214. lower two bits are forced to zero. */
  215. #define DS DQ + 1
  216. { 16, 0, insert_ds, extract_ds,
  217. PPC_OPERAND_PARENS | PPC_OPERAND_SIGNED | PPC_OPERAND_DS },
  218. /* The E field in a wrteei instruction. */
  219. #define E DS + 1
  220. { 1, 15, NULL, NULL, 0 },
  221. /* The FL1 field in a POWER SC form instruction. */
  222. #define FL1 E + 1
  223. { 4, 12, NULL, NULL, 0 },
  224. /* The FL2 field in a POWER SC form instruction. */
  225. #define FL2 FL1 + 1
  226. { 3, 2, NULL, NULL, 0 },
  227. /* The FLM field in an XFL form instruction. */
  228. #define FLM FL2 + 1
  229. { 8, 17, NULL, NULL, 0 },
  230. /* The FRA field in an X or A form instruction. */
  231. #define FRA FLM + 1
  232. #define FRA_MASK (0x1f << 16)
  233. { 5, 16, NULL, NULL, PPC_OPERAND_FPR },
  234. /* The FRB field in an X or A form instruction. */
  235. #define FRB FRA + 1
  236. #define FRB_MASK (0x1f << 11)
  237. { 5, 11, NULL, NULL, PPC_OPERAND_FPR },
  238. /* The FRC field in an A form instruction. */
  239. #define FRC FRB + 1
  240. #define FRC_MASK (0x1f << 6)
  241. { 5, 6, NULL, NULL, PPC_OPERAND_FPR },
  242. /* The FRS field in an X form instruction or the FRT field in a D, X
  243. or A form instruction. */
  244. #define FRS FRC + 1
  245. #define FRT FRS
  246. { 5, 21, NULL, NULL, PPC_OPERAND_FPR },
  247. /* The FXM field in an XFX instruction. */
  248. #define FXM FRS + 1
  249. #define FXM_MASK (0xff << 12)
  250. { 8, 12, insert_fxm, extract_fxm, 0 },
  251. /* Power4 version for mfcr. */
  252. #define FXM4 FXM + 1
  253. { 8, 12, insert_fxm, extract_fxm, PPC_OPERAND_OPTIONAL },
  254. /* The L field in a D or X form instruction. */
  255. #define L FXM4 + 1
  256. { 1, 21, NULL, NULL, PPC_OPERAND_OPTIONAL },
  257. /* The LEV field in a POWER SVC form instruction. */
  258. #define SVC_LEV L + 1
  259. { 7, 5, NULL, NULL, 0 },
  260. /* The LEV field in an SC form instruction. */
  261. #define LEV SVC_LEV + 1
  262. { 7, 5, NULL, NULL, PPC_OPERAND_OPTIONAL },
  263. /* The LI field in an I form instruction. The lower two bits are
  264. forced to zero. */
  265. #define LI LEV + 1
  266. { 26, 0, insert_li, extract_li, PPC_OPERAND_RELATIVE | PPC_OPERAND_SIGNED },
  267. /* The LI field in an I form instruction when used as an absolute
  268. address. */
  269. #define LIA LI + 1
  270. { 26, 0, insert_li, extract_li, PPC_OPERAND_ABSOLUTE | PPC_OPERAND_SIGNED },
  271. /* The LS field in an X (sync) form instruction. */
  272. #define LS LIA + 1
  273. { 2, 21, NULL, NULL, PPC_OPERAND_OPTIONAL },
  274. /* The MB field in an M form instruction. */
  275. #define MB LS + 1
  276. #define MB_MASK (0x1f << 6)
  277. { 5, 6, NULL, NULL, 0 },
  278. /* The ME field in an M form instruction. */
  279. #define ME MB + 1
  280. #define ME_MASK (0x1f << 1)
  281. { 5, 1, NULL, NULL, 0 },
  282. /* The MB and ME fields in an M form instruction expressed a single
  283. operand which is a bitmask indicating which bits to select. This
  284. is a two operand form using PPC_OPERAND_NEXT. See the
  285. description in opcode/ppc.h for what this means. */
  286. #define MBE ME + 1
  287. { 5, 6, NULL, NULL, PPC_OPERAND_OPTIONAL | PPC_OPERAND_NEXT },
  288. { 32, 0, insert_mbe, extract_mbe, 0 },
  289. /* The MB or ME field in an MD or MDS form instruction. The high
  290. bit is wrapped to the low end. */
  291. #define MB6 MBE + 2
  292. #define ME6 MB6
  293. #define MB6_MASK (0x3f << 5)
  294. { 6, 5, insert_mb6, extract_mb6, 0 },
  295. /* The MO field in an mbar instruction. */
  296. #define MO MB6 + 1
  297. { 5, 21, NULL, NULL, PPC_OPERAND_OPTIONAL },
  298. /* The NB field in an X form instruction. The value 32 is stored as
  299. 0. */
  300. #define NB MO + 1
  301. { 6, 11, insert_nb, extract_nb, 0 },
  302. /* The NSI field in a D form instruction. This is the same as the
  303. SI field, only negated. */
  304. #define NSI NB + 1
  305. { 16, 0, insert_nsi, extract_nsi,
  306. PPC_OPERAND_NEGATIVE | PPC_OPERAND_SIGNED },
  307. /* The RA field in an D, DS, DQ, X, XO, M, or MDS form instruction. */
  308. #define RA NSI + 1
  309. #define RA_MASK (0x1f << 16)
  310. { 5, 16, NULL, NULL, PPC_OPERAND_GPR },
  311. /* As above, but 0 in the RA field means zero, not r0. */
  312. #define RA0 RA + 1
  313. { 5, 16, NULL, NULL, PPC_OPERAND_GPR_0 },
  314. /* The RA field in the DQ form lq instruction, which has special
  315. value restrictions. */
  316. #define RAQ RA0 + 1
  317. { 5, 16, insert_raq, NULL, PPC_OPERAND_GPR_0 },
  318. /* The RA field in a D or X form instruction which is an updating
  319. load, which means that the RA field may not be zero and may not
  320. equal the RT field. */
  321. #define RAL RAQ + 1
  322. { 5, 16, insert_ral, NULL, PPC_OPERAND_GPR_0 },
  323. /* The RA field in an lmw instruction, which has special value
  324. restrictions. */
  325. #define RAM RAL + 1
  326. { 5, 16, insert_ram, NULL, PPC_OPERAND_GPR_0 },
  327. /* The RA field in a D or X form instruction which is an updating
  328. store or an updating floating point load, which means that the RA
  329. field may not be zero. */
  330. #define RAS RAM + 1
  331. { 5, 16, insert_ras, NULL, PPC_OPERAND_GPR_0 },
  332. /* The RA field of the tlbwe instruction, which is optional. */
  333. #define RAOPT RAS + 1
  334. { 5, 16, NULL, NULL, PPC_OPERAND_GPR | PPC_OPERAND_OPTIONAL },
  335. /* The RB field in an X, XO, M, or MDS form instruction. */
  336. #define RB RAOPT + 1
  337. #define RB_MASK (0x1f << 11)
  338. { 5, 11, NULL, NULL, PPC_OPERAND_GPR },
  339. /* The RB field in an X form instruction when it must be the same as
  340. the RS field in the instruction. This is used for extended
  341. mnemonics like mr. */
  342. #define RBS RB + 1
  343. { 5, 1, insert_rbs, extract_rbs, PPC_OPERAND_FAKE },
  344. /* The RS field in a D, DS, X, XFX, XS, M, MD or MDS form
  345. instruction or the RT field in a D, DS, X, XFX or XO form
  346. instruction. */
  347. #define RS RBS + 1
  348. #define RT RS
  349. #define RT_MASK (0x1f << 21)
  350. { 5, 21, NULL, NULL, PPC_OPERAND_GPR },
  351. /* The RS field of the DS form stq instruction, which has special
  352. value restrictions. */
  353. #define RSQ RS + 1
  354. { 5, 21, insert_rsq, NULL, PPC_OPERAND_GPR_0 },
  355. /* The RT field of the DQ form lq instruction, which has special
  356. value restrictions. */
  357. #define RTQ RSQ + 1
  358. { 5, 21, insert_rtq, NULL, PPC_OPERAND_GPR_0 },
  359. /* The RS field of the tlbwe instruction, which is optional. */
  360. #define RSO RTQ + 1
  361. #define RTO RSO
  362. { 5, 21, NULL, NULL, PPC_OPERAND_GPR | PPC_OPERAND_OPTIONAL },
  363. /* The SH field in an X or M form instruction. */
  364. #define SH RSO + 1
  365. #define SH_MASK (0x1f << 11)
  366. { 5, 11, NULL, NULL, 0 },
  367. /* The SH field in an MD form instruction. This is split. */
  368. #define SH6 SH + 1
  369. #define SH6_MASK ((0x1f << 11) | (1 << 1))
  370. { 6, 1, insert_sh6, extract_sh6, 0 },
  371. /* The SH field of the tlbwe instruction, which is optional. */
  372. #define SHO SH6 + 1
  373. { 5, 11,NULL, NULL, PPC_OPERAND_OPTIONAL },
  374. /* The SI field in a D form instruction. */
  375. #define SI SHO + 1
  376. { 16, 0, NULL, NULL, PPC_OPERAND_SIGNED },
  377. /* The SI field in a D form instruction when we accept a wide range
  378. of positive values. */
  379. #define SISIGNOPT SI + 1
  380. { 16, 0, NULL, NULL, PPC_OPERAND_SIGNED | PPC_OPERAND_SIGNOPT },
  381. /* The SPR field in an XFX form instruction. This is flipped--the
  382. lower 5 bits are stored in the upper 5 and vice- versa. */
  383. #define SPR SISIGNOPT + 1
  384. #define PMR SPR
  385. #define SPR_MASK (0x3ff << 11)
  386. { 10, 11, insert_spr, extract_spr, 0 },
  387. /* The BAT index number in an XFX form m[ft]ibat[lu] instruction. */
  388. #define SPRBAT SPR + 1
  389. #define SPRBAT_MASK (0x3 << 17)
  390. { 2, 17, NULL, NULL, 0 },
  391. /* The SPRG register number in an XFX form m[ft]sprg instruction. */
  392. #define SPRG SPRBAT + 1
  393. { 5, 16, insert_sprg, extract_sprg, 0 },
  394. /* The SR field in an X form instruction. */
  395. #define SR SPRG + 1
  396. { 4, 16, NULL, NULL, 0 },
  397. /* The STRM field in an X AltiVec form instruction. */
  398. #define STRM SR + 1
  399. #define STRM_MASK (0x3 << 21)
  400. { 2, 21, NULL, NULL, 0 },
  401. /* The SV field in a POWER SC form instruction. */
  402. #define SV STRM + 1
  403. { 14, 2, NULL, NULL, 0 },
  404. /* The TBR field in an XFX form instruction. This is like the SPR
  405. field, but it is optional. */
  406. #define TBR SV + 1
  407. { 10, 11, insert_tbr, extract_tbr, PPC_OPERAND_OPTIONAL },
  408. /* The TO field in a D or X form instruction. */
  409. #define TO TBR + 1
  410. #define TO_MASK (0x1f << 21)
  411. { 5, 21, NULL, NULL, 0 },
  412. /* The U field in an X form instruction. */
  413. #define U TO + 1
  414. { 4, 12, NULL, NULL, 0 },
  415. /* The UI field in a D form instruction. */
  416. #define UI U + 1
  417. { 16, 0, NULL, NULL, 0 },
  418. /* The VA field in a VA, VX or VXR form instruction. */
  419. #define VA UI + 1
  420. #define VA_MASK (0x1f << 16)
  421. { 5, 16, NULL, NULL, PPC_OPERAND_VR },
  422. /* The VB field in a VA, VX or VXR form instruction. */
  423. #define VB VA + 1
  424. #define VB_MASK (0x1f << 11)
  425. { 5, 11, NULL, NULL, PPC_OPERAND_VR },
  426. /* The VC field in a VA form instruction. */
  427. #define VC VB + 1
  428. #define VC_MASK (0x1f << 6)
  429. { 5, 6, NULL, NULL, PPC_OPERAND_VR },
  430. /* The VD or VS field in a VA, VX, VXR or X form instruction. */
  431. #define VD VC + 1
  432. #define VS VD
  433. #define VD_MASK (0x1f << 21)
  434. { 5, 21, NULL, NULL, PPC_OPERAND_VR },
  435. /* The SIMM field in a VX form instruction. */
  436. #define SIMM VD + 1
  437. { 5, 16, NULL, NULL, PPC_OPERAND_SIGNED},
  438. /* The UIMM field in a VX form instruction. */
  439. #define UIMM SIMM + 1
  440. { 5, 16, NULL, NULL, 0 },
  441. /* The SHB field in a VA form instruction. */
  442. #define SHB UIMM + 1
  443. { 4, 6, NULL, NULL, 0 },
  444. /* The other UIMM field in a EVX form instruction. */
  445. #define EVUIMM SHB + 1
  446. { 5, 11, NULL, NULL, 0 },
  447. /* The other UIMM field in a half word EVX form instruction. */
  448. #define EVUIMM_2 EVUIMM + 1
  449. { 32, 11, insert_ev2, extract_ev2, PPC_OPERAND_PARENS },
  450. /* The other UIMM field in a word EVX form instruction. */
  451. #define EVUIMM_4 EVUIMM_2 + 1
  452. { 32, 11, insert_ev4, extract_ev4, PPC_OPERAND_PARENS },
  453. /* The other UIMM field in a double EVX form instruction. */
  454. #define EVUIMM_8 EVUIMM_4 + 1
  455. { 32, 11, insert_ev8, extract_ev8, PPC_OPERAND_PARENS },
  456. /* The WS field. */
  457. #define WS EVUIMM_8 + 1
  458. #define WS_MASK (0x7 << 11)
  459. { 3, 11, NULL, NULL, 0 },
  460. /* The L field in an mtmsrd or A form instruction. */
  461. #define MTMSRD_L WS + 1
  462. #define A_L MTMSRD_L
  463. { 1, 16, NULL, NULL, PPC_OPERAND_OPTIONAL },
  464. /* The DCM field in a Z form instruction. */
  465. #define DCM MTMSRD_L + 1
  466. { 6, 16, NULL, NULL, 0 },
  467. /* Likewise, the DGM field in a Z form instruction. */
  468. #define DGM DCM + 1
  469. { 6, 16, NULL, NULL, 0 },
  470. #define TE DGM + 1
  471. { 5, 11, NULL, NULL, 0 },
  472. #define RMC TE + 1
  473. { 2, 21, NULL, NULL, 0 },
  474. #define R RMC + 1
  475. { 1, 15, NULL, NULL, 0 },
  476. #define SP R + 1
  477. { 2, 11, NULL, NULL, 0 },
  478. #define S SP + 1
  479. { 1, 11, NULL, NULL, 0 },
  480. /* SH field starting at bit position 16. */
  481. #define SH16 S + 1
  482. { 6, 10, NULL, NULL, 0 },
  483. /* The L field in an X form with the RT field fixed instruction. */
  484. #define XRT_L SH16 + 1
  485. { 2, 21, NULL, NULL, PPC_OPERAND_OPTIONAL },
  486. /* The EH field in larx instruction. */
  487. #define EH XRT_L + 1
  488. { 1, 0, NULL, NULL, PPC_OPERAND_OPTIONAL },
  489. };
  490. /* The functions used to insert and extract complicated operands. */
  491. /* The BA field in an XL form instruction when it must be the same as
  492. the BT field in the same instruction. This operand is marked FAKE.
  493. The insertion function just copies the BT field into the BA field,
  494. and the extraction function just checks that the fields are the
  495. same. */
  496. static unsigned long
  497. insert_bat (unsigned long insn,
  498. long value ATTRIBUTE_UNUSED,
  499. int dialect ATTRIBUTE_UNUSED,
  500. const char **errmsg ATTRIBUTE_UNUSED)
  501. {
  502. return insn | (((insn >> 21) & 0x1f) << 16);
  503. }
  504. static long
  505. extract_bat (unsigned long insn,
  506. int dialect ATTRIBUTE_UNUSED,
  507. int *invalid)
  508. {
  509. if (((insn >> 21) & 0x1f) != ((insn >> 16) & 0x1f))
  510. *invalid = 1;
  511. return 0;
  512. }
  513. /* The BB field in an XL form instruction when it must be the same as
  514. the BA field in the same instruction. This operand is marked FAKE.
  515. The insertion function just copies the BA field into the BB field,
  516. and the extraction function just checks that the fields are the
  517. same. */
  518. static unsigned long
  519. insert_bba (unsigned long insn,
  520. long value ATTRIBUTE_UNUSED,
  521. int dialect ATTRIBUTE_UNUSED,
  522. const char **errmsg ATTRIBUTE_UNUSED)
  523. {
  524. return insn | (((insn >> 16) & 0x1f) << 11);
  525. }
  526. static long
  527. extract_bba (unsigned long insn,
  528. int dialect ATTRIBUTE_UNUSED,
  529. int *invalid)
  530. {
  531. if (((insn >> 16) & 0x1f) != ((insn >> 11) & 0x1f))
  532. *invalid = 1;
  533. return 0;
  534. }
  535. /* The BD field in a B form instruction. The lower two bits are
  536. forced to zero. */
  537. static unsigned long
  538. insert_bd (unsigned long insn,
  539. long value,
  540. int dialect ATTRIBUTE_UNUSED,
  541. const char **errmsg ATTRIBUTE_UNUSED)
  542. {
  543. return insn | (value & 0xfffc);
  544. }
  545. static long
  546. extract_bd (unsigned long insn,
  547. int dialect ATTRIBUTE_UNUSED,
  548. int *invalid ATTRIBUTE_UNUSED)
  549. {
  550. return ((insn & 0xfffc) ^ 0x8000) - 0x8000;
  551. }
  552. /* The BD field in a B form instruction when the - modifier is used.
  553. This modifier means that the branch is not expected to be taken.
  554. For chips built to versions of the architecture prior to version 2
  555. (ie. not Power4 compatible), we set the y bit of the BO field to 1
  556. if the offset is negative. When extracting, we require that the y
  557. bit be 1 and that the offset be positive, since if the y bit is 0
  558. we just want to print the normal form of the instruction.
  559. Power4 compatible targets use two bits, "a", and "t", instead of
  560. the "y" bit. "at" == 00 => no hint, "at" == 01 => unpredictable,
  561. "at" == 10 => not taken, "at" == 11 => taken. The "t" bit is 00001
  562. in BO field, the "a" bit is 00010 for branch on CR(BI) and 01000
  563. for branch on CTR. We only handle the taken/not-taken hint here. */
  564. static unsigned long
  565. insert_bdm (unsigned long insn,
  566. long value,
  567. int dialect,
  568. const char **errmsg ATTRIBUTE_UNUSED)
  569. {
  570. if ((dialect & PPC_OPCODE_POWER4) == 0)
  571. {
  572. if ((value & 0x8000) != 0)
  573. insn |= 1 << 21;
  574. }
  575. else
  576. {
  577. if ((insn & (0x14 << 21)) == (0x04 << 21))
  578. insn |= 0x02 << 21;
  579. else if ((insn & (0x14 << 21)) == (0x10 << 21))
  580. insn |= 0x08 << 21;
  581. }
  582. return insn | (value & 0xfffc);
  583. }
  584. static long
  585. extract_bdm (unsigned long insn,
  586. int dialect,
  587. int *invalid)
  588. {
  589. if ((dialect & PPC_OPCODE_POWER4) == 0)
  590. {
  591. if (((insn & (1 << 21)) == 0) != ((insn & (1 << 15)) == 0))
  592. *invalid = 1;
  593. }
  594. else
  595. {
  596. if ((insn & (0x17 << 21)) != (0x06 << 21)
  597. && (insn & (0x1d << 21)) != (0x18 << 21))
  598. *invalid = 1;
  599. }
  600. return ((insn & 0xfffc) ^ 0x8000) - 0x8000;
  601. }
  602. /* The BD field in a B form instruction when the + modifier is used.
  603. This is like BDM, above, except that the branch is expected to be
  604. taken. */
  605. static unsigned long
  606. insert_bdp (unsigned long insn,
  607. long value,
  608. int dialect,
  609. const char **errmsg ATTRIBUTE_UNUSED)
  610. {
  611. if ((dialect & PPC_OPCODE_POWER4) == 0)
  612. {
  613. if ((value & 0x8000) == 0)
  614. insn |= 1 << 21;
  615. }
  616. else
  617. {
  618. if ((insn & (0x14 << 21)) == (0x04 << 21))
  619. insn |= 0x03 << 21;
  620. else if ((insn & (0x14 << 21)) == (0x10 << 21))
  621. insn |= 0x09 << 21;
  622. }
  623. return insn | (value & 0xfffc);
  624. }
  625. static long
  626. extract_bdp (unsigned long insn,
  627. int dialect,
  628. int *invalid)
  629. {
  630. if ((dialect & PPC_OPCODE_POWER4) == 0)
  631. {
  632. if (((insn & (1 << 21)) == 0) == ((insn & (1 << 15)) == 0))
  633. *invalid = 1;
  634. }
  635. else
  636. {
  637. if ((insn & (0x17 << 21)) != (0x07 << 21)
  638. && (insn & (0x1d << 21)) != (0x19 << 21))
  639. *invalid = 1;
  640. }
  641. return ((insn & 0xfffc) ^ 0x8000) - 0x8000;
  642. }
  643. /* Check for legal values of a BO field. */
  644. static int
  645. valid_bo (long value, int dialect)
  646. {
  647. if ((dialect & PPC_OPCODE_POWER4) == 0)
  648. {
  649. /* Certain encodings have bits that are required to be zero.
  650. These are (z must be zero, y may be anything):
  651. 001zy
  652. 011zy
  653. 1z00y
  654. 1z01y
  655. 1z1zz
  656. */
  657. switch (value & 0x14)
  658. {
  659. default:
  660. case 0:
  661. return 1;
  662. case 0x4:
  663. return (value & 0x2) == 0;
  664. case 0x10:
  665. return (value & 0x8) == 0;
  666. case 0x14:
  667. return value == 0x14;
  668. }
  669. }
  670. else
  671. {
  672. /* Certain encodings have bits that are required to be zero.
  673. These are (z must be zero, a & t may be anything):
  674. 0000z
  675. 0001z
  676. 0100z
  677. 0101z
  678. 001at
  679. 011at
  680. 1a00t
  681. 1a01t
  682. 1z1zz
  683. */
  684. if ((value & 0x14) == 0)
  685. return (value & 0x1) == 0;
  686. else if ((value & 0x14) == 0x14)
  687. return value == 0x14;
  688. else
  689. return 1;
  690. }
  691. }
  692. /* The BO field in a B form instruction. Warn about attempts to set
  693. the field to an illegal value. */
  694. static unsigned long
  695. insert_bo (unsigned long insn,
  696. long value,
  697. int dialect,
  698. const char **errmsg)
  699. {
  700. if (!valid_bo (value, dialect))
  701. *errmsg = _("invalid conditional option");
  702. return insn | ((value & 0x1f) << 21);
  703. }
  704. static long
  705. extract_bo (unsigned long insn,
  706. int dialect,
  707. int *invalid)
  708. {
  709. long value;
  710. value = (insn >> 21) & 0x1f;
  711. if (!valid_bo (value, dialect))
  712. *invalid = 1;
  713. return value;
  714. }
  715. /* The BO field in a B form instruction when the + or - modifier is
  716. used. This is like the BO field, but it must be even. When
  717. extracting it, we force it to be even. */
  718. static unsigned long
  719. insert_boe (unsigned long insn,
  720. long value,
  721. int dialect,
  722. const char **errmsg)
  723. {
  724. if (!valid_bo (value, dialect))
  725. *errmsg = _("invalid conditional option");
  726. else if ((value & 1) != 0)
  727. *errmsg = _("attempt to set y bit when using + or - modifier");
  728. return insn | ((value & 0x1f) << 21);
  729. }
  730. static long
  731. extract_boe (unsigned long insn,
  732. int dialect,
  733. int *invalid)
  734. {
  735. long value;
  736. value = (insn >> 21) & 0x1f;
  737. if (!valid_bo (value, dialect))
  738. *invalid = 1;
  739. return value & 0x1e;
  740. }
  741. /* The DQ field in a DQ form instruction. This is like D, but the
  742. lower four bits are forced to zero. */
  743. static unsigned long
  744. insert_dq (unsigned long insn,
  745. long value,
  746. int dialect ATTRIBUTE_UNUSED,
  747. const char **errmsg)
  748. {
  749. if ((value & 0xf) != 0)
  750. *errmsg = _("offset not a multiple of 16");
  751. return insn | (value & 0xfff0);
  752. }
  753. static long
  754. extract_dq (unsigned long insn,
  755. int dialect ATTRIBUTE_UNUSED,
  756. int *invalid ATTRIBUTE_UNUSED)
  757. {
  758. return ((insn & 0xfff0) ^ 0x8000) - 0x8000;
  759. }
  760. static unsigned long
  761. insert_ev2 (unsigned long insn,
  762. long value,
  763. int dialect ATTRIBUTE_UNUSED,
  764. const char **errmsg)
  765. {
  766. if ((value & 1) != 0)
  767. *errmsg = _("offset not a multiple of 2");
  768. if ((value > 62) != 0)
  769. *errmsg = _("offset greater than 62");
  770. return insn | ((value & 0x3e) << 10);
  771. }
  772. static long
  773. extract_ev2 (unsigned long insn,
  774. int dialect ATTRIBUTE_UNUSED,
  775. int *invalid ATTRIBUTE_UNUSED)
  776. {
  777. return (insn >> 10) & 0x3e;
  778. }
  779. static unsigned long
  780. insert_ev4 (unsigned long insn,
  781. long value,
  782. int dialect ATTRIBUTE_UNUSED,
  783. const char **errmsg)
  784. {
  785. if ((value & 3) != 0)
  786. *errmsg = _("offset not a multiple of 4");
  787. if ((value > 124) != 0)
  788. *errmsg = _("offset greater than 124");
  789. return insn | ((value & 0x7c) << 9);
  790. }
  791. static long
  792. extract_ev4 (unsigned long insn,
  793. int dialect ATTRIBUTE_UNUSED,
  794. int *invalid ATTRIBUTE_UNUSED)
  795. {
  796. return (insn >> 9) & 0x7c;
  797. }
  798. static unsigned long
  799. insert_ev8 (unsigned long insn,
  800. long value,
  801. int dialect ATTRIBUTE_UNUSED,
  802. const char **errmsg)
  803. {
  804. if ((value & 7) != 0)
  805. *errmsg = _("offset not a multiple of 8");
  806. if ((value > 248) != 0)
  807. *errmsg = _("offset greater than 248");
  808. return insn | ((value & 0xf8) << 8);
  809. }
  810. static long
  811. extract_ev8 (unsigned long insn,
  812. int dialect ATTRIBUTE_UNUSED,
  813. int *invalid ATTRIBUTE_UNUSED)
  814. {
  815. return (insn >> 8) & 0xf8;
  816. }
  817. /* The DS field in a DS form instruction. This is like D, but the
  818. lower two bits are forced to zero. */
  819. static unsigned long
  820. insert_ds (unsigned long insn,
  821. long value,
  822. int dialect ATTRIBUTE_UNUSED,
  823. const char **errmsg)
  824. {
  825. if ((value & 3) != 0)
  826. *errmsg = _("offset not a multiple of 4");
  827. return insn | (value & 0xfffc);
  828. }
  829. static long
  830. extract_ds (unsigned long insn,
  831. int dialect ATTRIBUTE_UNUSED,
  832. int *invalid ATTRIBUTE_UNUSED)
  833. {
  834. return ((insn & 0xfffc) ^ 0x8000) - 0x8000;
  835. }
  836. /* The DE field in a DE form instruction. */
  837. static unsigned long
  838. insert_de (unsigned long insn,
  839. long value,
  840. int dialect ATTRIBUTE_UNUSED,
  841. const char **errmsg)
  842. {
  843. if (value > 2047 || value < -2048)
  844. *errmsg = _("offset not between -2048 and 2047");
  845. return insn | ((value << 4) & 0xfff0);
  846. }
  847. static long
  848. extract_de (unsigned long insn,
  849. int dialect ATTRIBUTE_UNUSED,
  850. int *invalid ATTRIBUTE_UNUSED)
  851. {
  852. return (insn & 0xfff0) >> 4;
  853. }
  854. /* The DES field in a DES form instruction. */
  855. static unsigned long
  856. insert_des (unsigned long insn,
  857. long value,
  858. int dialect ATTRIBUTE_UNUSED,
  859. const char **errmsg)
  860. {
  861. if (value > 8191 || value < -8192)
  862. *errmsg = _("offset not between -8192 and 8191");
  863. else if ((value & 3) != 0)
  864. *errmsg = _("offset not a multiple of 4");
  865. return insn | ((value << 2) & 0xfff0);
  866. }
  867. static long
  868. extract_des (unsigned long insn,
  869. int dialect ATTRIBUTE_UNUSED,
  870. int *invalid ATTRIBUTE_UNUSED)
  871. {
  872. return (((insn >> 2) & 0x3ffc) ^ 0x2000) - 0x2000;
  873. }
  874. /* FXM mask in mfcr and mtcrf instructions. */
  875. static unsigned long
  876. insert_fxm (unsigned long insn,
  877. long value,
  878. int dialect,
  879. const char **errmsg)
  880. {
  881. /* If we're handling the mfocrf and mtocrf insns ensure that exactly
  882. one bit of the mask field is set. */
  883. if ((insn & (1 << 20)) != 0)
  884. {
  885. if (value == 0 || (value & -value) != value)
  886. {
  887. *errmsg = _("invalid mask field");
  888. value = 0;
  889. }
  890. }
  891. /* If the optional field on mfcr is missing that means we want to use
  892. the old form of the instruction that moves the whole cr. In that
  893. case we'll have VALUE zero. There doesn't seem to be a way to
  894. distinguish this from the case where someone writes mfcr %r3,0. */
  895. else if (value == 0)
  896. ;
  897. /* If only one bit of the FXM field is set, we can use the new form
  898. of the instruction, which is faster. Unlike the Power4 branch hint
  899. encoding, this is not backward compatible. Do not generate the
  900. new form unless -mpower4 has been given, or -many and the two
  901. operand form of mfcr was used. */
  902. else if ((value & -value) == value
  903. && ((dialect & PPC_OPCODE_POWER4) != 0
  904. || ((dialect & PPC_OPCODE_ANY) != 0
  905. && (insn & (0x3ff << 1)) == 19 << 1)))
  906. insn |= 1 << 20;
  907. /* Any other value on mfcr is an error. */
  908. else if ((insn & (0x3ff << 1)) == 19 << 1)
  909. {
  910. *errmsg = _("ignoring invalid mfcr mask");
  911. value = 0;
  912. }
  913. return insn | ((value & 0xff) << 12);
  914. }
  915. static long
  916. extract_fxm (unsigned long insn,
  917. int dialect ATTRIBUTE_UNUSED,
  918. int *invalid)
  919. {
  920. long mask = (insn >> 12) & 0xff;
  921. /* Is this a Power4 insn? */
  922. if ((insn & (1 << 20)) != 0)
  923. {
  924. /* Exactly one bit of MASK should be set. */
  925. if (mask == 0 || (mask & -mask) != mask)
  926. *invalid = 1;
  927. }
  928. /* Check that non-power4 form of mfcr has a zero MASK. */
  929. else if ((insn & (0x3ff << 1)) == 19 << 1)
  930. {
  931. if (mask != 0)
  932. *invalid = 1;
  933. }
  934. return mask;
  935. }
  936. /* The LI field in an I form instruction. The lower two bits are
  937. forced to zero. */
  938. static unsigned long
  939. insert_li (unsigned long insn,
  940. long value,
  941. int dialect ATTRIBUTE_UNUSED,
  942. const char **errmsg)
  943. {
  944. if ((value & 3) != 0)
  945. *errmsg = _("ignoring least significant bits in branch offset");
  946. return insn | (value & 0x3fffffc);
  947. }
  948. static long
  949. extract_li (unsigned long insn,
  950. int dialect ATTRIBUTE_UNUSED,
  951. int *invalid ATTRIBUTE_UNUSED)
  952. {
  953. return ((insn & 0x3fffffc) ^ 0x2000000) - 0x2000000;
  954. }
  955. /* The MB and ME fields in an M form instruction expressed as a single
  956. operand which is itself a bitmask. The extraction function always
  957. marks it as invalid, since we never want to recognize an
  958. instruction which uses a field of this type. */
  959. static unsigned long
  960. insert_mbe (unsigned long insn,
  961. long value,
  962. int dialect ATTRIBUTE_UNUSED,
  963. const char **errmsg)
  964. {
  965. unsigned long uval, mask;
  966. int mb, me, mx, count, last;
  967. uval = value;
  968. if (uval == 0)
  969. {
  970. *errmsg = _("illegal bitmask");
  971. return insn;
  972. }
  973. mb = 0;
  974. me = 32;
  975. if ((uval & 1) != 0)
  976. last = 1;
  977. else
  978. last = 0;
  979. count = 0;
  980. /* mb: location of last 0->1 transition */
  981. /* me: location of last 1->0 transition */
  982. /* count: # transitions */
  983. for (mx = 0, mask = 1L << 31; mx < 32; ++mx, mask >>= 1)
  984. {
  985. if ((uval & mask) && !last)
  986. {
  987. ++count;
  988. mb = mx;
  989. last = 1;
  990. }
  991. else if (!(uval & mask) && last)
  992. {
  993. ++count;
  994. me = mx;
  995. last = 0;
  996. }
  997. }
  998. if (me == 0)
  999. me = 32;
  1000. if (count != 2 && (count != 0 || ! last))
  1001. *errmsg = _("illegal bitmask");
  1002. return insn | (mb << 6) | ((me - 1) << 1);
  1003. }
  1004. static long
  1005. extract_mbe (unsigned long insn,
  1006. int dialect ATTRIBUTE_UNUSED,
  1007. int *invalid)
  1008. {
  1009. long ret;
  1010. int mb, me;
  1011. int i;
  1012. *invalid = 1;
  1013. mb = (insn >> 6) & 0x1f;
  1014. me = (insn >> 1) & 0x1f;
  1015. if (mb < me + 1)
  1016. {
  1017. ret = 0;
  1018. for (i = mb; i <= me; i++)
  1019. ret |= 1L << (31 - i);
  1020. }
  1021. else if (mb == me + 1)
  1022. ret = ~0;
  1023. else /* (mb > me + 1) */
  1024. {
  1025. ret = ~0;
  1026. for (i = me + 1; i < mb; i++)
  1027. ret &= ~(1L << (31 - i));
  1028. }
  1029. return ret;
  1030. }
  1031. /* The MB or ME field in an MD or MDS form instruction. The high bit
  1032. is wrapped to the low end. */
  1033. static unsigned long
  1034. insert_mb6 (unsigned long insn,
  1035. long value,
  1036. int dialect ATTRIBUTE_UNUSED,
  1037. const char **errmsg ATTRIBUTE_UNUSED)
  1038. {
  1039. return insn | ((value & 0x1f) << 6) | (value & 0x20);
  1040. }
  1041. static long
  1042. extract_mb6 (unsigned long insn,
  1043. int dialect ATTRIBUTE_UNUSED,
  1044. int *invalid ATTRIBUTE_UNUSED)
  1045. {
  1046. return ((insn >> 6) & 0x1f) | (insn & 0x20);
  1047. }
  1048. /* The NB field in an X form instruction. The value 32 is stored as
  1049. 0. */
  1050. static unsigned long
  1051. insert_nb (unsigned long insn,
  1052. long value,
  1053. int dialect ATTRIBUTE_UNUSED,
  1054. const char **errmsg)
  1055. {
  1056. if (value < 0 || value > 32)
  1057. *errmsg = _("value out of range");
  1058. if (value == 32)
  1059. value = 0;
  1060. return insn | ((value & 0x1f) << 11);
  1061. }
  1062. static long
  1063. extract_nb (unsigned long insn,
  1064. int dialect ATTRIBUTE_UNUSED,
  1065. int *invalid ATTRIBUTE_UNUSED)
  1066. {
  1067. long ret;
  1068. ret = (insn >> 11) & 0x1f;
  1069. if (ret == 0)
  1070. ret = 32;
  1071. return ret;
  1072. }
  1073. /* The NSI field in a D form instruction. This is the same as the SI
  1074. field, only negated. The extraction function always marks it as
  1075. invalid, since we never want to recognize an instruction which uses
  1076. a field of this type. */
  1077. static unsigned long
  1078. insert_nsi (unsigned long insn,
  1079. long value,
  1080. int dialect ATTRIBUTE_UNUSED,
  1081. const char **errmsg ATTRIBUTE_UNUSED)
  1082. {
  1083. return insn | (-value & 0xffff);
  1084. }
  1085. static long
  1086. extract_nsi (unsigned long insn,
  1087. int dialect ATTRIBUTE_UNUSED,
  1088. int *invalid)
  1089. {
  1090. *invalid = 1;
  1091. return -(((insn & 0xffff) ^ 0x8000) - 0x8000);
  1092. }
  1093. /* The RA field in a D or X form instruction which is an updating
  1094. load, which means that the RA field may not be zero and may not
  1095. equal the RT field. */
  1096. static unsigned long
  1097. insert_ral (unsigned long insn,
  1098. long value,
  1099. int dialect ATTRIBUTE_UNUSED,
  1100. const char **errmsg)
  1101. {
  1102. if (value == 0
  1103. || (unsigned long) value == ((insn >> 21) & 0x1f))
  1104. *errmsg = "invalid register operand when updating";
  1105. return insn | ((value & 0x1f) << 16);
  1106. }
  1107. /* The RA field in an lmw instruction, which has special value
  1108. restrictions. */
  1109. static unsigned long
  1110. insert_ram (unsigned long insn,
  1111. long value,
  1112. int dialect ATTRIBUTE_UNUSED,
  1113. const char **errmsg)
  1114. {
  1115. if ((unsigned long) value >= ((insn >> 21) & 0x1f))
  1116. *errmsg = _("index register in load range");
  1117. return insn | ((value & 0x1f) << 16);
  1118. }
  1119. /* The RA field in the DQ form lq instruction, which has special
  1120. value restrictions. */
  1121. static unsigned long
  1122. insert_raq (unsigned long insn,
  1123. long value,
  1124. int dialect ATTRIBUTE_UNUSED,
  1125. const char **errmsg)
  1126. {
  1127. long rtvalue = (insn & RT_MASK) >> 21;
  1128. if (value == rtvalue)
  1129. *errmsg = _("source and target register operands must be different");
  1130. return insn | ((value & 0x1f) << 16);
  1131. }
  1132. /* The RA field in a D or X form instruction which is an updating
  1133. store or an updating floating point load, which means that the RA
  1134. field may not be zero. */
  1135. static unsigned long
  1136. insert_ras (unsigned long insn,
  1137. long value,
  1138. int dialect ATTRIBUTE_UNUSED,
  1139. const char **errmsg)
  1140. {
  1141. if (value == 0)
  1142. *errmsg = _("invalid register operand when updating");
  1143. return insn | ((value & 0x1f) << 16);
  1144. }
  1145. /* The RB field in an X form instruction when it must be the same as
  1146. the RS field in the instruction. This is used for extended
  1147. mnemonics like mr. This operand is marked FAKE. The insertion
  1148. function just copies the BT field into the BA field, and the
  1149. extraction function just checks that the fields are the same. */
  1150. static unsigned long
  1151. insert_rbs (unsigned long insn,
  1152. long value ATTRIBUTE_UNUSED,
  1153. int dialect ATTRIBUTE_UNUSED,
  1154. const char **errmsg ATTRIBUTE_UNUSED)
  1155. {
  1156. return insn | (((insn >> 21) & 0x1f) << 11);
  1157. }
  1158. static long
  1159. extract_rbs (unsigned long insn,
  1160. int dialect ATTRIBUTE_UNUSED,
  1161. int *invalid)
  1162. {
  1163. if (((insn >> 21) & 0x1f) != ((insn >> 11) & 0x1f))
  1164. *invalid = 1;
  1165. return 0;
  1166. }
  1167. /* The RT field of the DQ form lq instruction, which has special
  1168. value restrictions. */
  1169. static unsigned long
  1170. insert_rtq (unsigned long insn,
  1171. long value,
  1172. int dialect ATTRIBUTE_UNUSED,
  1173. const char **errmsg)
  1174. {
  1175. if ((value & 1) != 0)
  1176. *errmsg = _("target register operand must be even");
  1177. return insn | ((value & 0x1f) << 21);
  1178. }
  1179. /* The RS field of the DS form stq instruction, which has special
  1180. value restrictions. */
  1181. static unsigned long
  1182. insert_rsq (unsigned long insn,
  1183. long value ATTRIBUTE_UNUSED,
  1184. int dialect ATTRIBUTE_UNUSED,
  1185. const char **errmsg)
  1186. {
  1187. if ((value & 1) != 0)
  1188. *errmsg = _("source register operand must be even");
  1189. return insn | ((value & 0x1f) << 21);
  1190. }
  1191. /* The SH field in an MD form instruction. This is split. */
  1192. static unsigned long
  1193. insert_sh6 (unsigned long insn,
  1194. long value,
  1195. int dialect ATTRIBUTE_UNUSED,
  1196. const char **errmsg ATTRIBUTE_UNUSED)
  1197. {
  1198. return insn | ((value & 0x1f) << 11) | ((value & 0x20) >> 4);
  1199. }
  1200. static long
  1201. extract_sh6 (unsigned long insn,
  1202. int dialect ATTRIBUTE_UNUSED,
  1203. int *invalid ATTRIBUTE_UNUSED)
  1204. {
  1205. return ((insn >> 11) & 0x1f) | ((insn << 4) & 0x20);
  1206. }
  1207. /* The SPR field in an XFX form instruction. This is flipped--the
  1208. lower 5 bits are stored in the upper 5 and vice- versa. */
  1209. static unsigned long
  1210. insert_spr (unsigned long insn,
  1211. long value,
  1212. int dialect ATTRIBUTE_UNUSED,
  1213. const char **errmsg ATTRIBUTE_UNUSED)
  1214. {
  1215. return insn | ((value & 0x1f) << 16) | ((value & 0x3e0) << 6);
  1216. }
  1217. static long
  1218. extract_spr (unsigned long insn,
  1219. int dialect ATTRIBUTE_UNUSED,
  1220. int *invalid ATTRIBUTE_UNUSED)
  1221. {
  1222. return ((insn >> 16) & 0x1f) | ((insn >> 6) & 0x3e0);
  1223. }
  1224. /* Some dialects have 8 SPRG registers instead of the standard 4. */
  1225. static unsigned long
  1226. insert_sprg (unsigned long insn,
  1227. long value,
  1228. int dialect,
  1229. const char **errmsg)
  1230. {
  1231. /* This check uses PPC_OPCODE_403 because PPC405 is later defined
  1232. as a synonym. If ever a 405 specific dialect is added this
  1233. check should use that instead. */
  1234. if (value > 7
  1235. || (value > 3
  1236. && (dialect & (PPC_OPCODE_BOOKE | PPC_OPCODE_403)) == 0))
  1237. *errmsg = _("invalid sprg number");
  1238. /* If this is mfsprg4..7 then use spr 260..263 which can be read in
  1239. user mode. Anything else must use spr 272..279. */
  1240. if (value <= 3 || (insn & 0x100) != 0)
  1241. value |= 0x10;
  1242. return insn | ((value & 0x17) << 16);
  1243. }
  1244. static long
  1245. extract_sprg (unsigned long insn,
  1246. int dialect,
  1247. int *invalid)
  1248. {
  1249. unsigned long val = (insn >> 16) & 0x1f;
  1250. /* mfsprg can use 260..263 and 272..279. mtsprg only uses spr 272..279
  1251. If not BOOKE or 405, then both use only 272..275. */
  1252. if (val <= 3
  1253. || (val < 0x10 && (insn & 0x100) != 0)
  1254. || (val - 0x10 > 3
  1255. && (dialect & (PPC_OPCODE_BOOKE | PPC_OPCODE_403)) == 0))
  1256. *invalid = 1;
  1257. return val & 7;
  1258. }
  1259. /* The TBR field in an XFX instruction. This is just like SPR, but it
  1260. is optional. When TBR is omitted, it must be inserted as 268 (the
  1261. magic number of the TB register). These functions treat 0
  1262. (indicating an omitted optional operand) as 268. This means that
  1263. ``mftb 4,0'' is not handled correctly. This does not matter very
  1264. much, since the architecture manual does not define mftb as
  1265. accepting any values other than 268 or 269. */
  1266. #define TB (268)
  1267. static unsigned long
  1268. insert_tbr (unsigned long insn,
  1269. long value,
  1270. int dialect ATTRIBUTE_UNUSED,
  1271. const char **errmsg ATTRIBUTE_UNUSED)
  1272. {
  1273. if (value == 0)
  1274. value = TB;
  1275. return insn | ((value & 0x1f) << 16) | ((value & 0x3e0) << 6);
  1276. }
  1277. static long
  1278. extract_tbr (unsigned long insn,
  1279. int dialect ATTRIBUTE_UNUSED,
  1280. int *invalid ATTRIBUTE_UNUSED)
  1281. {
  1282. long ret;
  1283. ret = ((insn >> 16) & 0x1f) | ((insn >> 6) & 0x3e0);
  1284. if (ret == TB)
  1285. ret = 0;
  1286. return ret;
  1287. }
  1288. /* Macros used to form opcodes. */
  1289. /* The main opcode. */
  1290. #define OP(x) ((((unsigned long)(x)) & 0x3f) << 26)
  1291. #define OP_MASK OP (0x3f)
  1292. /* The main opcode combined with a trap code in the TO field of a D
  1293. form instruction. Used for extended mnemonics for the trap
  1294. instructions. */
  1295. #define OPTO(x,to) (OP (x) | ((((unsigned long)(to)) & 0x1f) << 21))
  1296. #define OPTO_MASK (OP_MASK | TO_MASK)
  1297. /* The main opcode combined with a comparison size bit in the L field
  1298. of a D form or X form instruction. Used for extended mnemonics for
  1299. the comparison instructions. */
  1300. #define OPL(x,l) (OP (x) | ((((unsigned long)(l)) & 1) << 21))
  1301. #define OPL_MASK OPL (0x3f,1)
  1302. /* An A form instruction. */
  1303. #define A(op, xop, rc) (OP (op) | ((((unsigned long)(xop)) & 0x1f) << 1) | (((unsigned long)(rc)) & 1))
  1304. #define A_MASK A (0x3f, 0x1f, 1)
  1305. /* An A_MASK with the FRB field fixed. */
  1306. #define AFRB_MASK (A_MASK | FRB_MASK)
  1307. /* An A_MASK with the FRC field fixed. */
  1308. #define AFRC_MASK (A_MASK | FRC_MASK)
  1309. /* An A_MASK with the FRA and FRC fields fixed. */
  1310. #define AFRAFRC_MASK (A_MASK | FRA_MASK | FRC_MASK)
  1311. /* An AFRAFRC_MASK, but with L bit clear. */
  1312. #define AFRALFRC_MASK (AFRAFRC_MASK & ~((unsigned long) 1 << 16))
  1313. /* A B form instruction. */
  1314. #define B(op, aa, lk) (OP (op) | ((((unsigned long)(aa)) & 1) << 1) | ((lk) & 1))
  1315. #define B_MASK B (0x3f, 1, 1)
  1316. /* A B form instruction setting the BO field. */
  1317. #define BBO(op, bo, aa, lk) (B ((op), (aa), (lk)) | ((((unsigned long)(bo)) & 0x1f) << 21))
  1318. #define BBO_MASK BBO (0x3f, 0x1f, 1, 1)
  1319. /* A BBO_MASK with the y bit of the BO field removed. This permits
  1320. matching a conditional branch regardless of the setting of the y
  1321. bit. Similarly for the 'at' bits used for power4 branch hints. */
  1322. #define Y_MASK (((unsigned long) 1) << 21)
  1323. #define AT1_MASK (((unsigned long) 3) << 21)
  1324. #define AT2_MASK (((unsigned long) 9) << 21)
  1325. #define BBOY_MASK (BBO_MASK &~ Y_MASK)
  1326. #define BBOAT_MASK (BBO_MASK &~ AT1_MASK)
  1327. /* A B form instruction setting the BO field and the condition bits of
  1328. the BI field. */
  1329. #define BBOCB(op, bo, cb, aa, lk) \
  1330. (BBO ((op), (bo), (aa), (lk)) | ((((unsigned long)(cb)) & 0x3) << 16))
  1331. #define BBOCB_MASK BBOCB (0x3f, 0x1f, 0x3, 1, 1)
  1332. /* A BBOCB_MASK with the y bit of the BO field removed. */
  1333. #define BBOYCB_MASK (BBOCB_MASK &~ Y_MASK)
  1334. #define BBOATCB_MASK (BBOCB_MASK &~ AT1_MASK)
  1335. #define BBOAT2CB_MASK (BBOCB_MASK &~ AT2_MASK)
  1336. /* A BBOYCB_MASK in which the BI field is fixed. */
  1337. #define BBOYBI_MASK (BBOYCB_MASK | BI_MASK)
  1338. #define BBOATBI_MASK (BBOAT2CB_MASK | BI_MASK)
  1339. /* An Context form instruction. */
  1340. #define CTX(op, xop) (OP (op) | (((unsigned long)(xop)) & 0x7))
  1341. #define CTX_MASK CTX(0x3f, 0x7)
  1342. /* An User Context form instruction. */
  1343. #define UCTX(op, xop) (OP (op) | (((unsigned long)(xop)) & 0x1f))
  1344. #define UCTX_MASK UCTX(0x3f, 0x1f)
  1345. /* The main opcode mask with the RA field clear. */
  1346. #define DRA_MASK (OP_MASK | RA_MASK)
  1347. /* A DS form instruction. */
  1348. #define DSO(op, xop) (OP (op) | ((xop) & 0x3))
  1349. #define DS_MASK DSO (0x3f, 3)
  1350. /* A DE form instruction. */
  1351. #define DEO(op, xop) (OP (op) | ((xop) & 0xf))
  1352. #define DE_MASK DEO (0x3e, 0xf)
  1353. /* An EVSEL form instruction. */
  1354. #define EVSEL(op, xop) (OP (op) | (((unsigned long)(xop)) & 0xff) << 3)
  1355. #define EVSEL_MASK EVSEL(0x3f, 0xff)
  1356. /* An M form instruction. */
  1357. #define M(op, rc) (OP (op) | ((rc) & 1))
  1358. #define M_MASK M (0x3f, 1)
  1359. /* An M form instruction with the ME field specified. */
  1360. #define MME(op, me, rc) (M ((op), (rc)) | ((((unsigned long)(me)) & 0x1f) << 1))
  1361. /* An M_MASK with the MB and ME fields fixed. */
  1362. #define MMBME_MASK (M_MASK | MB_MASK | ME_MASK)
  1363. /* An M_MASK with the SH and ME fields fixed. */
  1364. #define MSHME_MASK (M_MASK | SH_MASK | ME_MASK)
  1365. /* An MD form instruction. */
  1366. #define MD(op, xop, rc) (OP (op) | ((((unsigned long)(xop)) & 0x7) << 2) | ((rc) & 1))
  1367. #define MD_MASK MD (0x3f, 0x7, 1)
  1368. /* An MD_MASK with the MB field fixed. */
  1369. #define MDMB_MASK (MD_MASK | MB6_MASK)
  1370. /* An MD_MASK with the SH field fixed. */
  1371. #define MDSH_MASK (MD_MASK | SH6_MASK)
  1372. /* An MDS form instruction. */
  1373. #define MDS(op, xop, rc) (OP (op) | ((((unsigned long)(xop)) & 0xf) << 1) | ((rc) & 1))
  1374. #define MDS_MASK MDS (0x3f, 0xf, 1)
  1375. /* An MDS_MASK with the MB field fixed. */
  1376. #define MDSMB_MASK (MDS_MASK | MB6_MASK)
  1377. /* An SC form instruction. */
  1378. #define SC(op, sa, lk) (OP (op) | ((((unsigned long)(sa)) & 1) << 1) | ((lk) & 1))
  1379. #define SC_MASK (OP_MASK | (((unsigned long)0x3ff) << 16) | (((unsigned long)1) << 1) | 1)
  1380. /* An VX form instruction. */
  1381. #define VX(op, xop) (OP (op) | (((unsigned long)(xop)) & 0x7ff))
  1382. /* The mask for an VX form instruction. */
  1383. #define VX_MASK VX(0x3f, 0x7ff)
  1384. /* An VA form instruction. */
  1385. #define VXA(op, xop) (OP (op) | (((unsigned long)(xop)) & 0x03f))
  1386. /* The mask for an VA form instruction. */
  1387. #define VXA_MASK VXA(0x3f, 0x3f)
  1388. /* An VXR form instruction. */
  1389. #define VXR(op, xop, rc) (OP (op) | (((rc) & 1) << 10) | (((unsigned long)(xop)) & 0x3ff))
  1390. /* The mask for a VXR form instruction. */
  1391. #define VXR_MASK VXR(0x3f, 0x3ff, 1)
  1392. /* An X form instruction. */
  1393. #define X(op, xop) (OP (op) | ((((unsigned long)(xop)) & 0x3ff) << 1))
  1394. /* A Z form instruction. */
  1395. #define Z(op, xop) (OP (op) | ((((unsigned long)(xop)) & 0x1ff) << 1))
  1396. /* An X form instruction with the RC bit specified. */
  1397. #define XRC(op, xop, rc) (X ((op), (xop)) | ((rc) & 1))
  1398. /* A Z form instruction with the RC bit specified. */
  1399. #define ZRC(op, xop, rc) (Z ((op), (xop)) | ((rc) & 1))
  1400. /* The mask for an X form instruction. */
  1401. #define X_MASK XRC (0x3f, 0x3ff, 1)
  1402. /* The mask for a Z form instruction. */
  1403. #define Z_MASK ZRC (0x3f, 0x1ff, 1)
  1404. /* An X_MASK with the RA field fixed. */
  1405. #define XRA_MASK (X_MASK | RA_MASK)
  1406. /* An X_MASK with the RB field fixed. */
  1407. #define XRB_MASK (X_MASK | RB_MASK)
  1408. /* An X_MASK with the RT field fixed. */
  1409. #define XRT_MASK (X_MASK | RT_MASK)
  1410. /* An XRT_MASK mask with the L bits clear. */
  1411. #define XLRT_MASK (XRT_MASK & ~((unsigned long) 0x3 << 21))
  1412. /* An X_MASK with the RA and RB fields fixed. */
  1413. #define XRARB_MASK (X_MASK | RA_MASK | RB_MASK)
  1414. /* An XRARB_MASK, but with the L bit clear. */
  1415. #define XRLARB_MASK (XRARB_MASK & ~((unsigned long) 1 << 16))
  1416. /* An X_MASK with the RT and RA fields fixed. */
  1417. #define XRTRA_MASK (X_MASK | RT_MASK | RA_MASK)
  1418. /* An XRTRA_MASK, but with L bit clear. */
  1419. #define XRTLRA_MASK (XRTRA_MASK & ~((unsigned long) 1 << 21))
  1420. /* An X form instruction with the L bit specified. */
  1421. #define XOPL(op, xop, l) (X ((op), (xop)) | ((((unsigned long)(l)) & 1) << 21))
  1422. /* The mask for an X form comparison instruction. */
  1423. #define XCMP_MASK (X_MASK | (((unsigned long)1) << 22))
  1424. /* The mask for an X form comparison instruction with the L field
  1425. fixed. */
  1426. #define XCMPL_MASK (XCMP_MASK | (((unsigned long)1) << 21))
  1427. /* An X form trap instruction with the TO field specified. */
  1428. #define XTO(op, xop, to) (X ((op), (xop)) | ((((unsigned long)(to)) & 0x1f) << 21))
  1429. #define XTO_MASK (X_MASK | TO_MASK)
  1430. /* An X form tlb instruction with the SH field specified. */
  1431. #define XTLB(op, xop, sh) (X ((op), (xop)) | ((((unsigned long)(sh)) & 0x1f) << 11))
  1432. #define XTLB_MASK (X_MASK | SH_MASK)
  1433. /* An X form sync instruction. */
  1434. #define XSYNC(op, xop, l) (X ((op), (xop)) | ((((unsigned long)(l)) & 3) << 21))
  1435. /* An X form sync instruction with everything filled in except the LS field. */
  1436. #define XSYNC_MASK (0xff9fffff)
  1437. /* An X_MASK, but with the EH bit clear. */
  1438. #define XEH_MASK (X_MASK & ~((unsigned long )1))
  1439. /* An X form AltiVec dss instruction. */
  1440. #define XDSS(op, xop, a) (X ((op), (xop)) | ((((unsigned long)(a)) & 1) << 25))
  1441. #define XDSS_MASK XDSS(0x3f, 0x3ff, 1)
  1442. /* An XFL form instruction. */
  1443. #define XFL(op, xop, rc) (OP (op) | ((((unsigned long)(xop)) & 0x3ff) << 1) | (((unsigned long)(rc)) & 1))
  1444. #define XFL_MASK (XFL (0x3f, 0x3ff, 1) | (((unsigned long)1) << 25) | (((unsigned long)1) << 16))
  1445. /* An X form isel instruction. */
  1446. #define XISEL(op, xop) (OP (op) | ((((unsigned long)(xop)) & 0x1f) << 1))
  1447. #define XISEL_MASK XISEL(0x3f, 0x1f)
  1448. /* An XL form instruction with the LK field set to 0. */
  1449. #define XL(op, xop) (OP (op) | ((((unsigned long)(xop)) & 0x3ff) << 1))
  1450. /* An XL form instruction which uses the LK field. */
  1451. #define XLLK(op, xop, lk) (XL ((op), (xop)) | ((lk) & 1))
  1452. /* The mask for an XL form instruction. */
  1453. #define XL_MASK XLLK (0x3f, 0x3ff, 1)
  1454. /* An XL form instruction which explicitly sets the BO field. */
  1455. #define XLO(op, bo, xop, lk) \
  1456. (XLLK ((op), (xop), (lk)) | ((((unsigned long)(bo)) & 0x1f) << 21))
  1457. #define XLO_MASK (XL_MASK | BO_MASK)
  1458. /* An XL form instruction which explicitly sets the y bit of the BO
  1459. field. */
  1460. #define XLYLK(op, xop, y, lk) (XLLK ((op), (xop), (lk)) | ((((unsigned long)(y)) & 1) << 21))
  1461. #define XLYLK_MASK (XL_MASK | Y_MASK)
  1462. /* An XL form instruction which sets the BO field and the condition
  1463. bits of the BI field. */
  1464. #define XLOCB(op, bo, cb, xop, lk) \
  1465. (XLO ((op), (bo), (xop), (lk)) | ((((unsigned long)(cb)) & 3) << 16))
  1466. #define XLOCB_MASK XLOCB (0x3f, 0x1f, 0x3, 0x3ff, 1)
  1467. /* An XL_MASK or XLYLK_MASK or XLOCB_MASK with the BB field fixed. */
  1468. #define XLBB_MASK (XL_MASK | BB_MASK)
  1469. #define XLYBB_MASK (XLYLK_MASK | BB_MASK)
  1470. #define XLBOCBBB_MASK (XLOCB_MASK | BB_MASK)
  1471. /* A mask for branch instructions using the BH field. */
  1472. #define XLBH_MASK (XL_MASK | (0x1c << 11))
  1473. /* An XL_MASK with the BO and BB fields fixed. */
  1474. #define XLBOBB_MASK (XL_MASK | BO_MASK | BB_MASK)
  1475. /* An XL_MASK with the BO, BI and BB fields fixed. */
  1476. #define XLBOBIBB_MASK (XL_MASK | BO_MASK | BI_MASK | BB_MASK)
  1477. /* An XO form instruction. */
  1478. #define XO(op, xop, oe, rc) \
  1479. (OP (op) | ((((unsigned long)(xop)) & 0x1ff) << 1) | ((((unsigned long)(oe)) & 1) << 10) | (((unsigned long)(rc)) & 1))
  1480. #define XO_MASK XO (0x3f, 0x1ff, 1, 1)
  1481. /* An XO_MASK with the RB field fixed. */
  1482. #define XORB_MASK (XO_MASK | RB_MASK)
  1483. /* An XS form instruction. */
  1484. #define XS(op, xop, rc) (OP (op) | ((((unsigned long)(xop)) & 0x1ff) << 2) | (((unsigned long)(rc)) & 1))
  1485. #define XS_MASK XS (0x3f, 0x1ff, 1)
  1486. /* A mask for the FXM version of an XFX form instruction. */
  1487. #define XFXFXM_MASK (X_MASK | (1 << 11) | (1 << 20))
  1488. /* An XFX form instruction with the FXM field filled in. */
  1489. #define XFXM(op, xop, fxm, p4) \
  1490. (X ((op), (xop)) | ((((unsigned long)(fxm)) & 0xff) << 12) \
  1491. | ((unsigned long)(p4) << 20))
  1492. /* An XFX form instruction with the SPR field filled in. */
  1493. #define XSPR(op, xop, spr) \
  1494. (X ((op), (xop)) | ((((unsigned long)(spr)) & 0x1f) << 16) | ((((unsigned long)(spr)) & 0x3e0) << 6))
  1495. #define XSPR_MASK (X_MASK | SPR_MASK)
  1496. /* An XFX form instruction with the SPR field filled in except for the
  1497. SPRBAT field. */
  1498. #define XSPRBAT_MASK (XSPR_MASK &~ SPRBAT_MASK)
  1499. /* An XFX form instruction with the SPR field filled in except for the
  1500. SPRG field. */
  1501. #define XSPRG_MASK (XSPR_MASK & ~(0x17 << 16))
  1502. /* An X form instruction with everything filled in except the E field. */
  1503. #define XE_MASK (0xffff7fff)
  1504. /* An X form user context instruction. */
  1505. #define XUC(op, xop) (OP (op) | (((unsigned long)(xop)) & 0x1f))
  1506. #define XUC_MASK XUC(0x3f, 0x1f)
  1507. /* The BO encodings used in extended conditional branch mnemonics. */
  1508. #define BODNZF (0x0)
  1509. #define BODNZFP (0x1)
  1510. #define BODZF (0x2)
  1511. #define BODZFP (0x3)
  1512. #define BODNZT (0x8)
  1513. #define BODNZTP (0x9)
  1514. #define BODZT (0xa)
  1515. #define BODZTP (0xb)
  1516. #define BOF (0x4)
  1517. #define BOFP (0x5)
  1518. #define BOFM4 (0x6)
  1519. #define BOFP4 (0x7)
  1520. #define BOT (0xc)
  1521. #define BOTP (0xd)
  1522. #define BOTM4 (0xe)
  1523. #define BOTP4 (0xf)
  1524. #define BODNZ (0x10)
  1525. #define BODNZP (0x11)
  1526. #define BODZ (0x12)
  1527. #define BODZP (0x13)
  1528. #define BODNZM4 (0x18)
  1529. #define BODNZP4 (0x19)
  1530. #define BODZM4 (0x1a)
  1531. #define BODZP4 (0x1b)
  1532. #define BOU (0x14)
  1533. /* The BI condition bit encodings used in extended conditional branch
  1534. mnemonics. */
  1535. #define CBLT (0)
  1536. #define CBGT (1)
  1537. #define CBEQ (2)
  1538. #define CBSO (3)
  1539. /* The TO encodings used in extended trap mnemonics. */
  1540. #define TOLGT (0x1)
  1541. #define TOLLT (0x2)
  1542. #define TOEQ (0x4)
  1543. #define TOLGE (0x5)
  1544. #define TOLNL (0x5)
  1545. #define TOLLE (0x6)
  1546. #define TOLNG (0x6)
  1547. #define TOGT (0x8)
  1548. #define TOGE (0xc)
  1549. #define TONL (0xc)
  1550. #define TOLT (0x10)
  1551. #define TOLE (0x14)
  1552. #define TONG (0x14)
  1553. #define TONE (0x18)
  1554. #define TOU (0x1f)
  1555. /* Smaller names for the flags so each entry in the opcodes table will
  1556. fit on a single line. */
  1557. #undef PPC
  1558. #define PPC PPC_OPCODE_PPC
  1559. #define PPCCOM PPC_OPCODE_PPC | PPC_OPCODE_COMMON
  1560. #define NOPOWER4 PPC_OPCODE_NOPOWER4 | PPCCOM
  1561. #define POWER4 PPC_OPCODE_POWER4
  1562. #define POWER5 PPC_OPCODE_POWER5
  1563. #define POWER6 PPC_OPCODE_POWER6
  1564. #define CELL PPC_OPCODE_CELL
  1565. #define PPC32 PPC_OPCODE_32 | PPC_OPCODE_PPC
  1566. #define PPC64 PPC_OPCODE_64 | PPC_OPCODE_PPC
  1567. #define PPC403 PPC_OPCODE_403
  1568. #define PPC405 PPC403
  1569. #define PPC440 PPC_OPCODE_440
  1570. #define PPC750 PPC
  1571. #define PPC860 PPC
  1572. #define PPCVEC PPC_OPCODE_ALTIVEC
  1573. #define POWER PPC_OPCODE_POWER
  1574. #define POWER2 PPC_OPCODE_POWER | PPC_OPCODE_POWER2
  1575. #define PPCPWR2 PPC_OPCODE_PPC | PPC_OPCODE_POWER | PPC_OPCODE_POWER2
  1576. #define POWER32 PPC_OPCODE_POWER | PPC_OPCODE_32
  1577. #define COM PPC_OPCODE_POWER | PPC_OPCODE_PPC | PPC_OPCODE_COMMON
  1578. #define COM32 PPC_OPCODE_POWER | PPC_OPCODE_PPC | PPC_OPCODE_COMMON | PPC_OPCODE_32
  1579. #define M601 PPC_OPCODE_POWER | PPC_OPCODE_601
  1580. #define PWRCOM PPC_OPCODE_POWER | PPC_OPCODE_601 | PPC_OPCODE_COMMON
  1581. #define MFDEC1 PPC_OPCODE_POWER
  1582. #define MFDEC2 PPC_OPCODE_PPC | PPC_OPCODE_601 | PPC_OPCODE_BOOKE
  1583. #define BOOKE PPC_OPCODE_BOOKE
  1584. #define BOOKE64 PPC_OPCODE_BOOKE64
  1585. #define CLASSIC PPC_OPCODE_CLASSIC
  1586. #define PPCE300 PPC_OPCODE_E300
  1587. #define PPCSPE PPC_OPCODE_SPE
  1588. #define PPCISEL PPC_OPCODE_ISEL
  1589. #define PPCEFS PPC_OPCODE_EFS
  1590. #define PPCBRLK PPC_OPCODE_BRLOCK
  1591. #define PPCPMR PPC_OPCODE_PMR
  1592. #define PPCCHLK PPC_OPCODE_CACHELCK
  1593. #define PPCCHLK64 PPC_OPCODE_CACHELCK | PPC_OPCODE_BOOKE64
  1594. #define PPCRFMCI PPC_OPCODE_RFMCI
  1595. /* The opcode table.
  1596. The format of the opcode table is:
  1597. NAME OPCODE MASK FLAGS { OPERANDS }
  1598. NAME is the name of the instruction.
  1599. OPCODE is the instruction opcode.
  1600. MASK is the opcode mask; this is used to tell the disassembler
  1601. which bits in the actual opcode must match OPCODE.
  1602. FLAGS are flags indicated what processors support the instruction.
  1603. OPERANDS is the list of operands.
  1604. The disassembler reads the table in order and prints the first
  1605. instruction which matches, so this table is sorted to put more
  1606. specific instructions before more general instructions. It is also
  1607. sorted by major opcode. */
  1608. const struct powerpc_opcode powerpc_opcodes[] = {
  1609. { "attn", X(0,256), X_MASK, POWER4, { 0 } },
  1610. { "tdlgti", OPTO(2,TOLGT), OPTO_MASK, PPC64, { RA, SI } },
  1611. { "tdllti", OPTO(2,TOLLT), OPTO_MASK, PPC64, { RA, SI } },
  1612. { "tdeqi", OPTO(2,TOEQ), OPTO_MASK, PPC64, { RA, SI } },
  1613. { "tdlgei", OPTO(2,TOLGE), OPTO_MASK, PPC64, { RA, SI } },
  1614. { "tdlnli", OPTO(2,TOLNL), OPTO_MASK, PPC64, { RA, SI } },
  1615. { "tdllei", OPTO(2,TOLLE), OPTO_MASK, PPC64, { RA, SI } },
  1616. { "tdlngi", OPTO(2,TOLNG), OPTO_MASK, PPC64, { RA, SI } },
  1617. { "tdgti", OPTO(2,TOGT), OPTO_MASK, PPC64, { RA, SI } },
  1618. { "tdgei", OPTO(2,TOGE), OPTO_MASK, PPC64, { RA, SI } },
  1619. { "tdnli", OPTO(2,TONL), OPTO_MASK, PPC64, { RA, SI } },
  1620. { "tdlti", OPTO(2,TOLT), OPTO_MASK, PPC64, { RA, SI } },
  1621. { "tdlei", OPTO(2,TOLE), OPTO_MASK, PPC64, { RA, SI } },
  1622. { "tdngi", OPTO(2,TONG), OPTO_MASK, PPC64, { RA, SI } },
  1623. { "tdnei", OPTO(2,TONE), OPTO_MASK, PPC64, { RA, SI } },
  1624. { "tdi", OP(2), OP_MASK, PPC64, { TO, RA, SI } },
  1625. { "twlgti", OPTO(3,TOLGT), OPTO_MASK, PPCCOM, { RA, SI } },
  1626. { "tlgti", OPTO(3,TOLGT), OPTO_MASK, PWRCOM, { RA, SI } },
  1627. { "twllti", OPTO(3,TOLLT), OPTO_MASK, PPCCOM, { RA, SI } },
  1628. { "tllti", OPTO(3,TOLLT), OPTO_MASK, PWRCOM, { RA, SI } },
  1629. { "tweqi", OPTO(3,TOEQ), OPTO_MASK, PPCCOM, { RA, SI } },
  1630. { "teqi", OPTO(3,TOEQ), OPTO_MASK, PWRCOM, { RA, SI } },
  1631. { "twlgei", OPTO(3,TOLGE), OPTO_MASK, PPCCOM, { RA, SI } },
  1632. { "tlgei", OPTO(3,TOLGE), OPTO_MASK, PWRCOM, { RA, SI } },
  1633. { "twlnli", OPTO(3,TOLNL), OPTO_MASK, PPCCOM, { RA, SI } },
  1634. { "tlnli", OPTO(3,TOLNL), OPTO_MASK, PWRCOM, { RA, SI } },
  1635. { "twllei", OPTO(3,TOLLE), OPTO_MASK, PPCCOM, { RA, SI } },
  1636. { "tllei", OPTO(3,TOLLE), OPTO_MASK, PWRCOM, { RA, SI } },
  1637. { "twlngi", OPTO(3,TOLNG), OPTO_MASK, PPCCOM, { RA, SI } },
  1638. { "tlngi", OPTO(3,TOLNG), OPTO_MASK, PWRCOM, { RA, SI } },
  1639. { "twgti", OPTO(3,TOGT), OPTO_MASK, PPCCOM, { RA, SI } },
  1640. { "tgti", OPTO(3,TOGT), OPTO_MASK, PWRCOM, { RA, SI } },
  1641. { "twgei", OPTO(3,TOGE), OPTO_MASK, PPCCOM, { RA, SI } },
  1642. { "tgei", OPTO(3,TOGE), OPTO_MASK, PWRCOM, { RA, SI } },
  1643. { "twnli", OPTO(3,TONL), OPTO_MASK, PPCCOM, { RA, SI } },
  1644. { "tnli", OPTO(3,TONL), OPTO_MASK, PWRCOM, { RA, SI } },
  1645. { "twlti", OPTO(3,TOLT), OPTO_MASK, PPCCOM, { RA, SI } },
  1646. { "tlti", OPTO(3,TOLT), OPTO_MASK, PWRCOM, { RA, SI } },
  1647. { "twlei", OPTO(3,TOLE), OPTO_MASK, PPCCOM, { RA, SI } },
  1648. { "tlei", OPTO(3,TOLE), OPTO_MASK, PWRCOM, { RA, SI } },
  1649. { "twngi", OPTO(3,TONG), OPTO_MASK, PPCCOM, { RA, SI } },
  1650. { "tngi", OPTO(3,TONG), OPTO_MASK, PWRCOM, { RA, SI } },
  1651. { "twnei", OPTO(3,TONE), OPTO_MASK, PPCCOM, { RA, SI } },
  1652. { "tnei", OPTO(3,TONE), OPTO_MASK, PWRCOM, { RA, SI } },
  1653. { "twi", OP(3), OP_MASK, PPCCOM, { TO, RA, SI } },
  1654. { "ti", OP(3), OP_MASK, PWRCOM, { TO, RA, SI } },
  1655. { "macchw", XO(4,172,0,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1656. { "macchw.", XO(4,172,0,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1657. { "macchwo", XO(4,172,1,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1658. { "macchwo.", XO(4,172,1,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1659. { "macchws", XO(4,236,0,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1660. { "macchws.", XO(4,236,0,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1661. { "macchwso", XO(4,236,1,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1662. { "macchwso.", XO(4,236,1,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1663. { "macchwsu", XO(4,204,0,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1664. { "macchwsu.", XO(4,204,0,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1665. { "macchwsuo", XO(4,204,1,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1666. { "macchwsuo.", XO(4,204,1,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1667. { "macchwu", XO(4,140,0,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1668. { "macchwu.", XO(4,140,0,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1669. { "macchwuo", XO(4,140,1,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1670. { "macchwuo.", XO(4,140,1,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1671. { "machhw", XO(4,44,0,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1672. { "machhw.", XO(4,44,0,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1673. { "machhwo", XO(4,44,1,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1674. { "machhwo.", XO(4,44,1,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1675. { "machhws", XO(4,108,0,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1676. { "machhws.", XO(4,108,0,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1677. { "machhwso", XO(4,108,1,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1678. { "machhwso.", XO(4,108,1,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1679. { "machhwsu", XO(4,76,0,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1680. { "machhwsu.", XO(4,76,0,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1681. { "machhwsuo", XO(4,76,1,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1682. { "machhwsuo.", XO(4,76,1,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1683. { "machhwu", XO(4,12,0,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1684. { "machhwu.", XO(4,12,0,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1685. { "machhwuo", XO(4,12,1,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1686. { "machhwuo.", XO(4,12,1,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1687. { "maclhw", XO(4,428,0,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1688. { "maclhw.", XO(4,428,0,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1689. { "maclhwo", XO(4,428,1,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1690. { "maclhwo.", XO(4,428,1,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1691. { "maclhws", XO(4,492,0,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1692. { "maclhws.", XO(4,492,0,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1693. { "maclhwso", XO(4,492,1,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1694. { "maclhwso.", XO(4,492,1,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1695. { "maclhwsu", XO(4,460,0,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1696. { "maclhwsu.", XO(4,460,0,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1697. { "maclhwsuo", XO(4,460,1,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1698. { "maclhwsuo.", XO(4,460,1,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1699. { "maclhwu", XO(4,396,0,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1700. { "maclhwu.", XO(4,396,0,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1701. { "maclhwuo", XO(4,396,1,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1702. { "maclhwuo.", XO(4,396,1,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1703. { "mulchw", XRC(4,168,0), X_MASK, PPC405|PPC440, { RT, RA, RB } },
  1704. { "mulchw.", XRC(4,168,1), X_MASK, PPC405|PPC440, { RT, RA, RB } },
  1705. { "mulchwu", XRC(4,136,0), X_MASK, PPC405|PPC440, { RT, RA, RB } },
  1706. { "mulchwu.", XRC(4,136,1), X_MASK, PPC405|PPC440, { RT, RA, RB } },
  1707. { "mulhhw", XRC(4,40,0), X_MASK, PPC405|PPC440, { RT, RA, RB } },
  1708. { "mulhhw.", XRC(4,40,1), X_MASK, PPC405|PPC440, { RT, RA, RB } },
  1709. { "mulhhwu", XRC(4,8,0), X_MASK, PPC405|PPC440, { RT, RA, RB } },
  1710. { "mulhhwu.", XRC(4,8,1), X_MASK, PPC405|PPC440, { RT, RA, RB } },
  1711. { "mullhw", XRC(4,424,0), X_MASK, PPC405|PPC440, { RT, RA, RB } },
  1712. { "mullhw.", XRC(4,424,1), X_MASK, PPC405|PPC440, { RT, RA, RB } },
  1713. { "mullhwu", XRC(4,392,0), X_MASK, PPC405|PPC440, { RT, RA, RB } },
  1714. { "mullhwu.", XRC(4,392,1), X_MASK, PPC405|PPC440, { RT, RA, RB } },
  1715. { "nmacchw", XO(4,174,0,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1716. { "nmacchw.", XO(4,174,0,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1717. { "nmacchwo", XO(4,174,1,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1718. { "nmacchwo.", XO(4,174,1,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1719. { "nmacchws", XO(4,238,0,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1720. { "nmacchws.", XO(4,238,0,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1721. { "nmacchwso", XO(4,238,1,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1722. { "nmacchwso.", XO(4,238,1,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1723. { "nmachhw", XO(4,46,0,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1724. { "nmachhw.", XO(4,46,0,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1725. { "nmachhwo", XO(4,46,1,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1726. { "nmachhwo.", XO(4,46,1,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1727. { "nmachhws", XO(4,110,0,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1728. { "nmachhws.", XO(4,110,0,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1729. { "nmachhwso", XO(4,110,1,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1730. { "nmachhwso.", XO(4,110,1,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1731. { "nmaclhw", XO(4,430,0,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1732. { "nmaclhw.", XO(4,430,0,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1733. { "nmaclhwo", XO(4,430,1,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1734. { "nmaclhwo.", XO(4,430,1,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1735. { "nmaclhws", XO(4,494,0,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1736. { "nmaclhws.", XO(4,494,0,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1737. { "nmaclhwso", XO(4,494,1,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1738. { "nmaclhwso.", XO(4,494,1,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
  1739. { "mfvscr", VX(4, 1540), VX_MASK, PPCVEC, { VD } },
  1740. { "mtvscr", VX(4, 1604), VX_MASK, PPCVEC, { VB } },
  1741. /* Double-precision opcodes. */
  1742. /* Some of these conflict with AltiVec, so move them before, since
  1743. PPCVEC includes the PPC_OPCODE_PPC set. */
  1744. { "efscfd", VX(4, 719), VX_MASK, PPCEFS, { RS, RB } },
  1745. { "efdabs", VX(4, 740), VX_MASK, PPCEFS, { RS, RA } },
  1746. { "efdnabs", VX(4, 741), VX_MASK, PPCEFS, { RS, RA } },
  1747. { "efdneg", VX(4, 742), VX_MASK, PPCEFS, { RS, RA } },
  1748. { "efdadd", VX(4, 736), VX_MASK, PPCEFS, { RS, RA, RB } },
  1749. { "efdsub", VX(4, 737), VX_MASK, PPCEFS, { RS, RA, RB } },
  1750. { "efdmul", VX(4, 744), VX_MASK, PPCEFS, { RS, RA, RB } },
  1751. { "efddiv", VX(4, 745), VX_MASK, PPCEFS, { RS, RA, RB } },
  1752. { "efdcmpgt", VX(4, 748), VX_MASK, PPCEFS, { CRFD, RA, RB } },
  1753. { "efdcmplt", VX(4, 749), VX_MASK, PPCEFS, { CRFD, RA, RB } },
  1754. { "efdcmpeq", VX(4, 750), VX_MASK, PPCEFS, { CRFD, RA, RB } },
  1755. { "efdtstgt", VX(4, 764), VX_MASK, PPCEFS, { CRFD, RA, RB } },
  1756. { "efdtstlt", VX(4, 765), VX_MASK, PPCEFS, { CRFD, RA, RB } },
  1757. { "efdtsteq", VX(4, 766), VX_MASK, PPCEFS, { CRFD, RA, RB } },
  1758. { "efdcfsi", VX(4, 753), VX_MASK, PPCEFS, { RS, RB } },
  1759. { "efdcfsid", VX(4, 739), VX_MASK, PPCEFS, { RS, RB } },
  1760. { "efdcfui", VX(4, 752), VX_MASK, PPCEFS, { RS, RB } },
  1761. { "efdcfuid", VX(4, 738), VX_MASK, PPCEFS, { RS, RB } },
  1762. { "efdcfsf", VX(4, 755), VX_MASK, PPCEFS, { RS, RB } },
  1763. { "efdcfuf", VX(4, 754), VX_MASK, PPCEFS, { RS, RB } },
  1764. { "efdctsi", VX(4, 757), VX_MASK, PPCEFS, { RS, RB } },
  1765. { "efdctsidz",VX(4, 747), VX_MASK, PPCEFS, { RS, RB } },
  1766. { "efdctsiz", VX(4, 762), VX_MASK, PPCEFS, { RS, RB } },
  1767. { "efdctui", VX(4, 756), VX_MASK, PPCEFS, { RS, RB } },
  1768. { "efdctuidz",VX(4, 746), VX_MASK, PPCEFS, { RS, RB } },
  1769. { "efdctuiz", VX(4, 760), VX_MASK, PPCEFS, { RS, RB } },
  1770. { "efdctsf", VX(4, 759), VX_MASK, PPCEFS, { RS, RB } },
  1771. { "efdctuf", VX(4, 758), VX_MASK, PPCEFS, { RS, RB } },
  1772. { "efdcfs", VX(4, 751), VX_MASK, PPCEFS, { RS, RB } },
  1773. /* End of double-precision opcodes. */
  1774. { "vaddcuw", VX(4, 384), VX_MASK, PPCVEC, { VD, VA, VB } },
  1775. { "vaddfp", VX(4, 10), VX_MASK, PPCVEC, { VD, VA, VB } },
  1776. { "vaddsbs", VX(4, 768), VX_MASK, PPCVEC, { VD, VA, VB } },
  1777. { "vaddshs", VX(4, 832), VX_MASK, PPCVEC, { VD, VA, VB } },
  1778. { "vaddsws", VX(4, 896), VX_MASK, PPCVEC, { VD, VA, VB } },
  1779. { "vaddubm", VX(4, 0), VX_MASK, PPCVEC, { VD, VA, VB } },
  1780. { "vaddubs", VX(4, 512), VX_MASK, PPCVEC, { VD, VA, VB } },
  1781. { "vadduhm", VX(4, 64), VX_MASK, PPCVEC, { VD, VA, VB } },
  1782. { "vadduhs", VX(4, 576), VX_MASK, PPCVEC, { VD, VA, VB } },
  1783. { "vadduwm", VX(4, 128), VX_MASK, PPCVEC, { VD, VA, VB } },
  1784. { "vadduws", VX(4, 640), VX_MASK, PPCVEC, { VD, VA, VB } },
  1785. { "vand", VX(4, 1028), VX_MASK, PPCVEC, { VD, VA, VB } },
  1786. { "vandc", VX(4, 1092), VX_MASK, PPCVEC, { VD, VA, VB } },
  1787. { "vavgsb", VX(4, 1282), VX_MASK, PPCVEC, { VD, VA, VB } },
  1788. { "vavgsh", VX(4, 1346), VX_MASK, PPCVEC, { VD, VA, VB } },
  1789. { "vavgsw", VX(4, 1410), VX_MASK, PPCVEC, { VD, VA, VB } },
  1790. { "vavgub", VX(4, 1026), VX_MASK, PPCVEC, { VD, VA, VB } },
  1791. { "vavguh", VX(4, 1090), VX_MASK, PPCVEC, { VD, VA, VB } },
  1792. { "vavguw", VX(4, 1154), VX_MASK, PPCVEC, { VD, VA, VB } },
  1793. { "vcfsx", VX(4, 842), VX_MASK, PPCVEC, { VD, VB, UIMM } },
  1794. { "vcfux", VX(4, 778), VX_MASK, PPCVEC, { VD, VB, UIMM } },
  1795. { "vcmpbfp", VXR(4, 966, 0), VXR_MASK, PPCVEC, { VD, VA, VB } },
  1796. { "vcmpbfp.", VXR(4, 966, 1), VXR_MASK, PPCVEC, { VD, VA, VB } },
  1797. { "vcmpeqfp", VXR(4, 198, 0), VXR_MASK, PPCVEC, { VD, VA, VB } },
  1798. { "vcmpeqfp.", VXR(4, 198, 1), VXR_MASK, PPCVEC, { VD, VA, VB } },
  1799. { "vcmpequb", VXR(4, 6, 0), VXR_MASK, PPCVEC, { VD, VA, VB } },
  1800. { "vcmpequb.", VXR(4, 6, 1), VXR_MASK, PPCVEC, { VD, VA, VB } },
  1801. { "vcmpequh", VXR(4, 70, 0), VXR_MASK, PPCVEC, { VD, VA, VB } },
  1802. { "vcmpequh.", VXR(4, 70, 1), VXR_MASK, PPCVEC, { VD, VA, VB } },
  1803. { "vcmpequw", VXR(4, 134, 0), VXR_MASK, PPCVEC, { VD, VA, VB } },
  1804. { "vcmpequw.", VXR(4, 134, 1), VXR_MASK, PPCVEC, { VD, VA, VB } },
  1805. { "vcmpgefp", VXR(4, 454, 0), VXR_MASK, PPCVEC, { VD, VA, VB } },
  1806. { "vcmpgefp.", VXR(4, 454, 1), VXR_MASK, PPCVEC, { VD, VA, VB } },
  1807. { "vcmpgtfp", VXR(4, 710, 0), VXR_MASK, PPCVEC, { VD, VA, VB } },
  1808. { "vcmpgtfp.", VXR(4, 710, 1), VXR_MASK, PPCVEC, { VD, VA, VB } },
  1809. { "vcmpgtsb", VXR(4, 774, 0), VXR_MASK, PPCVEC, { VD, VA, VB } },
  1810. { "vcmpgtsb.", VXR(4, 774, 1), VXR_MASK, PPCVEC, { VD, VA, VB } },
  1811. { "vcmpgtsh", VXR(4, 838, 0), VXR_MASK, PPCVEC, { VD, VA, VB } },
  1812. { "vcmpgtsh.", VXR(4, 838, 1), VXR_MASK, PPCVEC, { VD, VA, VB } },
  1813. { "vcmpgtsw", VXR(4, 902, 0), VXR_MASK, PPCVEC, { VD, VA, VB } },
  1814. { "vcmpgtsw.", VXR(4, 902, 1), VXR_MASK, PPCVEC, { VD, VA, VB } },
  1815. { "vcmpgtub", VXR(4, 518, 0), VXR_MASK, PPCVEC, { VD, VA, VB } },
  1816. { "vcmpgtub.", VXR(4, 518, 1), VXR_MASK, PPCVEC, { VD, VA, VB } },
  1817. { "vcmpgtuh", VXR(4, 582, 0), VXR_MASK, PPCVEC, { VD, VA, VB } },
  1818. { "vcmpgtuh.", VXR(4, 582, 1), VXR_MASK, PPCVEC, { VD, VA, VB } },
  1819. { "vcmpgtuw", VXR(4, 646, 0), VXR_MASK, PPCVEC, { VD, VA, VB } },
  1820. { "vcmpgtuw.", VXR(4, 646, 1), VXR_MASK, PPCVEC, { VD, VA, VB } },
  1821. { "vctsxs", VX(4, 970), VX_MASK, PPCVEC, { VD, VB, UIMM } },
  1822. { "vctuxs", VX(4, 906), VX_MASK, PPCVEC, { VD, VB, UIMM } },
  1823. { "vexptefp", VX(4, 394), VX_MASK, PPCVEC, { VD, VB } },
  1824. { "vlogefp", VX(4, 458), VX_MASK, PPCVEC, { VD, VB } },
  1825. { "vmaddfp", VXA(4, 46), VXA_MASK, PPCVEC, { VD, VA, VC, VB } },
  1826. { "vmaxfp", VX(4, 1034), VX_MASK, PPCVEC, { VD, VA, VB } },
  1827. { "vmaxsb", VX(4, 258), VX_MASK, PPCVEC, { VD, VA, VB } },
  1828. { "vmaxsh", VX(4, 322), VX_MASK, PPCVEC, { VD, VA, VB } },
  1829. { "vmaxsw", VX(4, 386), VX_MASK, PPCVEC, { VD, VA, VB } },
  1830. { "vmaxub", VX(4, 2), VX_MASK, PPCVEC, { VD, VA, VB } },
  1831. { "vmaxuh", VX(4, 66), VX_MASK, PPCVEC, { VD, VA, VB } },
  1832. { "vmaxuw", VX(4, 130), VX_MASK, PPCVEC, { VD, VA, VB } },
  1833. { "vmhaddshs", VXA(4, 32), VXA_MASK, PPCVEC, { VD, VA, VB, VC } },
  1834. { "vmhraddshs", VXA(4, 33), VXA_MASK, PPCVEC, { VD, VA, VB, VC } },
  1835. { "vminfp", VX(4, 1098), VX_MASK, PPCVEC, { VD, VA, VB } },
  1836. { "vminsb", VX(4, 770), VX_MASK, PPCVEC, { VD, VA, VB } },
  1837. { "vminsh", VX(4, 834), VX_MASK, PPCVEC, { VD, VA, VB } },
  1838. { "vminsw", VX(4, 898), VX_MASK, PPCVEC, { VD, VA, VB } },
  1839. { "vminub", VX(4, 514), VX_MASK, PPCVEC, { VD, VA, VB } },
  1840. { "vminuh", VX(4, 578), VX_MASK, PPCVEC, { VD, VA, VB } },
  1841. { "vminuw", VX(4, 642), VX_MASK, PPCVEC, { VD, VA, VB } },
  1842. { "vmladduhm", VXA(4, 34), VXA_MASK, PPCVEC, { VD, VA, VB, VC } },
  1843. { "vmrghb", VX(4, 12), VX_MASK, PPCVEC, { VD, VA, VB } },
  1844. { "vmrghh", VX(4, 76), VX_MASK, PPCVEC, { VD, VA, VB } },
  1845. { "vmrghw", VX(4, 140), VX_MASK, PPCVEC, { VD, VA, VB } },
  1846. { "vmrglb", VX(4, 268), VX_MASK, PPCVEC, { VD, VA, VB } },
  1847. { "vmrglh", VX(4, 332), VX_MASK, PPCVEC, { VD, VA, VB } },
  1848. { "vmrglw", VX(4, 396), VX_MASK, PPCVEC, { VD, VA, VB } },
  1849. { "vmsummbm", VXA(4, 37), VXA_MASK, PPCVEC, { VD, VA, VB, VC } },
  1850. { "vmsumshm", VXA(4, 40), VXA_MASK, PPCVEC, { VD, VA, VB, VC } },
  1851. { "vmsumshs", VXA(4, 41), VXA_MASK, PPCVEC, { VD, VA, VB, VC } },
  1852. { "vmsumubm", VXA(4, 36), VXA_MASK, PPCVEC, { VD, VA, VB, VC } },
  1853. { "vmsumuhm", VXA(4, 38), VXA_MASK, PPCVEC, { VD, VA, VB, VC } },
  1854. { "vmsumuhs", VXA(4, 39), VXA_MASK, PPCVEC, { VD, VA, VB, VC } },
  1855. { "vmulesb", VX(4, 776), VX_MASK, PPCVEC, { VD, VA, VB } },
  1856. { "vmulesh", VX(4, 840), VX_MASK, PPCVEC, { VD, VA, VB } },
  1857. { "vmuleub", VX(4, 520), VX_MASK, PPCVEC, { VD, VA, VB } },
  1858. { "vmuleuh", VX(4, 584), VX_MASK, PPCVEC, { VD, VA, VB } },
  1859. { "vmulosb", VX(4, 264), VX_MASK, PPCVEC, { VD, VA, VB } },
  1860. { "vmulosh", VX(4, 328), VX_MASK, PPCVEC, { VD, VA, VB } },
  1861. { "vmuloub", VX(4, 8), VX_MASK, PPCVEC, { VD, VA, VB } },
  1862. { "vmulouh", VX(4, 72), VX_MASK, PPCVEC, { VD, VA, VB } },
  1863. { "vnmsubfp", VXA(4, 47), VXA_MASK, PPCVEC, { VD, VA, VC, VB } },
  1864. { "vnor", VX(4, 1284), VX_MASK, PPCVEC, { VD, VA, VB } },
  1865. { "vor", VX(4, 1156), VX_MASK, PPCVEC, { VD, VA, VB } },
  1866. { "vperm", VXA(4, 43), VXA_MASK, PPCVEC, { VD, VA, VB, VC } },
  1867. { "vpkpx", VX(4, 782), VX_MASK, PPCVEC, { VD, VA, VB } },
  1868. { "vpkshss", VX(4, 398), VX_MASK, PPCVEC, { VD, VA, VB } },
  1869. { "vpkshus", VX(4, 270), VX_MASK, PPCVEC, { VD, VA, VB } },
  1870. { "vpkswss", VX(4, 462), VX_MASK, PPCVEC, { VD, VA, VB } },
  1871. { "vpkswus", VX(4, 334), VX_MASK, PPCVEC, { VD, VA, VB } },
  1872. { "vpkuhum", VX(4, 14), VX_MASK, PPCVEC, { VD, VA, VB } },
  1873. { "vpkuhus", VX(4, 142), VX_MASK, PPCVEC, { VD, VA, VB } },
  1874. { "vpkuwum", VX(4, 78), VX_MASK, PPCVEC, { VD, VA, VB } },
  1875. { "vpkuwus", VX(4, 206), VX_MASK, PPCVEC, { VD, VA, VB } },
  1876. { "vrefp", VX(4, 266), VX_MASK, PPCVEC, { VD, VB } },
  1877. { "vrfim", VX(4, 714), VX_MASK, PPCVEC, { VD, VB } },
  1878. { "vrfin", VX(4, 522), VX_MASK, PPCVEC, { VD, VB } },
  1879. { "vrfip", VX(4, 650), VX_MASK, PPCVEC, { VD, VB } },
  1880. { "vrfiz", VX(4, 586), VX_MASK, PPCVEC, { VD, VB } },
  1881. { "vrlb", VX(4, 4), VX_MASK, PPCVEC, { VD, VA, VB } },
  1882. { "vrlh", VX(4, 68), VX_MASK, PPCVEC, { VD, VA, VB } },
  1883. { "vrlw", VX(4, 132), VX_MASK, PPCVEC, { VD, VA, VB } },
  1884. { "vrsqrtefp", VX(4, 330), VX_MASK, PPCVEC, { VD, VB } },
  1885. { "vsel", VXA(4, 42), VXA_MASK, PPCVEC, { VD, VA, VB, VC } },
  1886. { "vsl", VX(4, 452), VX_MASK, PPCVEC, { VD, VA, VB } },
  1887. { "vslb", VX(4, 260), VX_MASK, PPCVEC, { VD, VA, VB } },
  1888. { "vsldoi", VXA(4, 44), VXA_MASK, PPCVEC, { VD, VA, VB, SHB } },
  1889. { "vslh", VX(4, 324), VX_MASK, PPCVEC, { VD, VA, VB } },
  1890. { "vslo", VX(4, 1036), VX_MASK, PPCVEC, { VD, VA, VB } },
  1891. { "vslw", VX(4, 388), VX_MASK, PPCVEC, { VD, VA, VB } },
  1892. { "vspltb", VX(4, 524), VX_MASK, PPCVEC, { VD, VB, UIMM } },
  1893. { "vsplth", VX(4, 588), VX_MASK, PPCVEC, { VD, VB, UIMM } },
  1894. { "vspltisb", VX(4, 780), VX_MASK, PPCVEC, { VD, SIMM } },
  1895. { "vspltish", VX(4, 844), VX_MASK, PPCVEC, { VD, SIMM } },
  1896. { "vspltisw", VX(4, 908), VX_MASK, PPCVEC, { VD, SIMM } },
  1897. { "vspltw", VX(4, 652), VX_MASK, PPCVEC, { VD, VB, UIMM } },
  1898. { "vsr", VX(4, 708), VX_MASK, PPCVEC, { VD, VA, VB } },
  1899. { "vsrab", VX(4, 772), VX_MASK, PPCVEC, { VD, VA, VB } },
  1900. { "vsrah", VX(4, 836), VX_MASK, PPCVEC, { VD, VA, VB } },
  1901. { "vsraw", VX(4, 900), VX_MASK, PPCVEC, { VD, VA, VB } },
  1902. { "vsrb", VX(4, 516), VX_MASK, PPCVEC, { VD, VA, VB } },
  1903. { "vsrh", VX(4, 580), VX_MASK, PPCVEC, { VD, VA, VB } },
  1904. { "vsro", VX(4, 1100), VX_MASK, PPCVEC, { VD, VA, VB } },
  1905. { "vsrw", VX(4, 644), VX_MASK, PPCVEC, { VD, VA, VB } },
  1906. { "vsubcuw", VX(4, 1408), VX_MASK, PPCVEC, { VD, VA, VB } },
  1907. { "vsubfp", VX(4, 74), VX_MASK, PPCVEC, { VD, VA, VB } },
  1908. { "vsubsbs", VX(4, 1792), VX_MASK, PPCVEC, { VD, VA, VB } },
  1909. { "vsubshs", VX(4, 1856), VX_MASK, PPCVEC, { VD, VA, VB } },
  1910. { "vsubsws", VX(4, 1920), VX_MASK, PPCVEC, { VD, VA, VB } },
  1911. { "vsububm", VX(4, 1024), VX_MASK, PPCVEC, { VD, VA, VB } },
  1912. { "vsububs", VX(4, 1536), VX_MASK, PPCVEC, { VD, VA, VB } },
  1913. { "vsubuhm", VX(4, 1088), VX_MASK, PPCVEC, { VD, VA, VB } },
  1914. { "vsubuhs", VX(4, 1600), VX_MASK, PPCVEC, { VD, VA, VB } },
  1915. { "vsubuwm", VX(4, 1152), VX_MASK, PPCVEC, { VD, VA, VB } },
  1916. { "vsubuws", VX(4, 1664), VX_MASK, PPCVEC, { VD, VA, VB } },
  1917. { "vsumsws", VX(4, 1928), VX_MASK, PPCVEC, { VD, VA, VB } },
  1918. { "vsum2sws", VX(4, 1672), VX_MASK, PPCVEC, { VD, VA, VB } },
  1919. { "vsum4sbs", VX(4, 1800), VX_MASK, PPCVEC, { VD, VA, VB } },
  1920. { "vsum4shs", VX(4, 1608), VX_MASK, PPCVEC, { VD, VA, VB } },
  1921. { "vsum4ubs", VX(4, 1544), VX_MASK, PPCVEC, { VD, VA, VB } },
  1922. { "vupkhpx", VX(4, 846), VX_MASK, PPCVEC, { VD, VB } },
  1923. { "vupkhsb", VX(4, 526), VX_MASK, PPCVEC, { VD, VB } },
  1924. { "vupkhsh", VX(4, 590), VX_MASK, PPCVEC, { VD, VB } },
  1925. { "vupklpx", VX(4, 974), VX_MASK, PPCVEC, { VD, VB } },
  1926. { "vupklsb", VX(4, 654), VX_MASK, PPCVEC, { VD, VB } },
  1927. { "vupklsh", VX(4, 718), VX_MASK, PPCVEC, { VD, VB } },
  1928. { "vxor", VX(4, 1220), VX_MASK, PPCVEC, { VD, VA, VB } },
  1929. { "evaddw", VX(4, 512), VX_MASK, PPCSPE, { RS, RA, RB } },
  1930. { "evaddiw", VX(4, 514), VX_MASK, PPCSPE, { RS, RB, UIMM } },
  1931. { "evsubfw", VX(4, 516), VX_MASK, PPCSPE, { RS, RA, RB } },
  1932. { "evsubw", VX(4, 516), VX_MASK, PPCSPE, { RS, RB, RA } },
  1933. { "evsubifw", VX(4, 518), VX_MASK, PPCSPE, { RS, UIMM, RB } },
  1934. { "evsubiw", VX(4, 518), VX_MASK, PPCSPE, { RS, RB, UIMM } },
  1935. { "evabs", VX(4, 520), VX_MASK, PPCSPE, { RS, RA } },
  1936. { "evneg", VX(4, 521), VX_MASK, PPCSPE, { RS, RA } },
  1937. { "evextsb", VX(4, 522), VX_MASK, PPCSPE, { RS, RA } },
  1938. { "evextsh", VX(4, 523), VX_MASK, PPCSPE, { RS, RA } },
  1939. { "evrndw", VX(4, 524), VX_MASK, PPCSPE, { RS, RA } },
  1940. { "evcntlzw", VX(4, 525), VX_MASK, PPCSPE, { RS, RA } },
  1941. { "evcntlsw", VX(4, 526), VX_MASK, PPCSPE, { RS, RA } },
  1942. { "brinc", VX(4, 527), VX_MASK, PPCSPE, { RS, RA, RB } },
  1943. { "evand", VX(4, 529), VX_MASK, PPCSPE, { RS, RA, RB } },
  1944. { "evandc", VX(4, 530), VX_MASK, PPCSPE, { RS, RA, RB } },
  1945. { "evmr", VX(4, 535), VX_MASK, PPCSPE, { RS, RA, BBA } },
  1946. { "evor", VX(4, 535), VX_MASK, PPCSPE, { RS, RA, RB } },
  1947. { "evorc", VX(4, 539), VX_MASK, PPCSPE, { RS, RA, RB } },
  1948. { "evxor", VX(4, 534), VX_MASK, PPCSPE, { RS, RA, RB } },
  1949. { "eveqv", VX(4, 537), VX_MASK, PPCSPE, { RS, RA, RB } },
  1950. { "evnand", VX(4, 542), VX_MASK, PPCSPE, { RS, RA, RB } },
  1951. { "evnot", VX(4, 536), VX_MASK, PPCSPE, { RS, RA, BBA } },
  1952. { "evnor", VX(4, 536), VX_MASK, PPCSPE, { RS, RA, RB } },
  1953. { "evrlw", VX(4, 552), VX_MASK, PPCSPE, { RS, RA, RB } },
  1954. { "evrlwi", VX(4, 554), VX_MASK, PPCSPE, { RS, RA, EVUIMM } },
  1955. { "evslw", VX(4, 548), VX_MASK, PPCSPE, { RS, RA, RB } },
  1956. { "evslwi", VX(4, 550), VX_MASK, PPCSPE, { RS, RA, EVUIMM } },
  1957. { "evsrws", VX(4, 545), VX_MASK, PPCSPE, { RS, RA, RB } },
  1958. { "evsrwu", VX(4, 544), VX_MASK, PPCSPE, { RS, RA, RB } },
  1959. { "evsrwis", VX(4, 547), VX_MASK, PPCSPE, { RS, RA, EVUIMM } },
  1960. { "evsrwiu", VX(4, 546), VX_MASK, PPCSPE, { RS, RA, EVUIMM } },
  1961. { "evsplati", VX(4, 553), VX_MASK, PPCSPE, { RS, SIMM } },
  1962. { "evsplatfi", VX(4, 555), VX_MASK, PPCSPE, { RS, SIMM } },
  1963. { "evmergehi", VX(4, 556), VX_MASK, PPCSPE, { RS, RA, RB } },
  1964. { "evmergelo", VX(4, 557), VX_MASK, PPCSPE, { RS, RA, RB } },
  1965. { "evmergehilo",VX(4,558), VX_MASK, PPCSPE, { RS, RA, RB } },
  1966. { "evmergelohi",VX(4,559), VX_MASK, PPCSPE, { RS, RA, RB } },
  1967. { "evcmpgts", VX(4, 561), VX_MASK, PPCSPE, { CRFD, RA, RB } },
  1968. { "evcmpgtu", VX(4, 560), VX_MASK, PPCSPE, { CRFD, RA, RB } },
  1969. { "evcmplts", VX(4, 563), VX_MASK, PPCSPE, { CRFD, RA, RB } },
  1970. { "evcmpltu", VX(4, 562), VX_MASK, PPCSPE, { CRFD, RA, RB } },
  1971. { "evcmpeq", VX(4, 564), VX_MASK, PPCSPE, { CRFD, RA, RB } },
  1972. { "evsel", EVSEL(4,79),EVSEL_MASK, PPCSPE, { RS, RA, RB, CRFS } },
  1973. { "evldd", VX(4, 769), VX_MASK, PPCSPE, { RS, EVUIMM_8, RA } },
  1974. { "evlddx", VX(4, 768), VX_MASK, PPCSPE, { RS, RA, RB } },
  1975. { "evldw", VX(4, 771), VX_MASK, PPCSPE, { RS, EVUIMM_8, RA } },
  1976. { "evldwx", VX(4, 770), VX_MASK, PPCSPE, { RS, RA, RB } },
  1977. { "evldh", VX(4, 773), VX_MASK, PPCSPE, { RS, EVUIMM_8, RA } },
  1978. { "evldhx", VX(4, 772), VX_MASK, PPCSPE, { RS, RA, RB } },
  1979. { "evlwhe", VX(4, 785), VX_MASK, PPCSPE, { RS, EVUIMM_4, RA } },
  1980. { "evlwhex", VX(4, 784), VX_MASK, PPCSPE, { RS, RA, RB } },
  1981. { "evlwhou", VX(4, 789), VX_MASK, PPCSPE, { RS, EVUIMM_4, RA } },
  1982. { "evlwhoux", VX(4, 788), VX_MASK, PPCSPE, { RS, RA, RB } },
  1983. { "evlwhos", VX(4, 791), VX_MASK, PPCSPE, { RS, EVUIMM_4, RA } },
  1984. { "evlwhosx", VX(4, 790), VX_MASK, PPCSPE, { RS, RA, RB } },
  1985. { "evlwwsplat",VX(4, 793), VX_MASK, PPCSPE, { RS, EVUIMM_4, RA } },
  1986. { "evlwwsplatx",VX(4, 792), VX_MASK, PPCSPE, { RS, RA, RB } },
  1987. { "evlwhsplat",VX(4, 797), VX_MASK, PPCSPE, { RS, EVUIMM_4, RA } },
  1988. { "evlwhsplatx",VX(4, 796), VX_MASK, PPCSPE, { RS, RA, RB } },
  1989. { "evlhhesplat",VX(4, 777), VX_MASK, PPCSPE, { RS, EVUIMM_2, RA } },
  1990. { "evlhhesplatx",VX(4, 776), VX_MASK, PPCSPE, { RS, RA, RB } },
  1991. { "evlhhousplat",VX(4, 781), VX_MASK, PPCSPE, { RS, EVUIMM_2, RA } },
  1992. { "evlhhousplatx",VX(4, 780), VX_MASK, PPCSPE, { RS, RA, RB } },
  1993. { "evlhhossplat",VX(4, 783), VX_MASK, PPCSPE, { RS, EVUIMM_2, RA } },
  1994. { "evlhhossplatx",VX(4, 782), VX_MASK, PPCSPE, { RS, RA, RB } },
  1995. { "evstdd", VX(4, 801), VX_MASK, PPCSPE, { RS, EVUIMM_8, RA } },
  1996. { "evstddx", VX(4, 800), VX_MASK, PPCSPE, { RS, RA, RB } },
  1997. { "evstdw", VX(4, 803), VX_MASK, PPCSPE, { RS, EVUIMM_8, RA } },
  1998. { "evstdwx", VX(4, 802), VX_MASK, PPCSPE, { RS, RA, RB } },
  1999. { "evstdh", VX(4, 805), VX_MASK, PPCSPE, { RS, EVUIMM_8, RA } },
  2000. { "evstdhx", VX(4, 804), VX_MASK, PPCSPE, { RS, RA, RB } },
  2001. { "evstwwe", VX(4, 825), VX_MASK, PPCSPE, { RS, EVUIMM_4, RA } },
  2002. { "evstwwex", VX(4, 824), VX_MASK, PPCSPE, { RS, RA, RB } },
  2003. { "evstwwo", VX(4, 829), VX_MASK, PPCSPE, { RS, EVUIMM_4, RA } },
  2004. { "evstwwox", VX(4, 828), VX_MASK, PPCSPE, { RS, RA, RB } },
  2005. { "evstwhe", VX(4, 817), VX_MASK, PPCSPE, { RS, EVUIMM_4, RA } },
  2006. { "evstwhex", VX(4, 816), VX_MASK, PPCSPE, { RS, RA, RB } },
  2007. { "evstwho", VX(4, 821), VX_MASK, PPCSPE, { RS, EVUIMM_4, RA } },
  2008. { "evstwhox", VX(4, 820), VX_MASK, PPCSPE, { RS, RA, RB } },
  2009. { "evfsabs", VX(4, 644), VX_MASK, PPCSPE, { RS, RA } },
  2010. { "evfsnabs", VX(4, 645), VX_MASK, PPCSPE, { RS, RA } },
  2011. { "evfsneg", VX(4, 646), VX_MASK, PPCSPE, { RS, RA } },
  2012. { "evfsadd", VX(4, 640), VX_MASK, PPCSPE, { RS, RA, RB } },
  2013. { "evfssub", VX(4, 641), VX_MASK, PPCSPE, { RS, RA, RB } },
  2014. { "evfsmul", VX(4, 648), VX_MASK, PPCSPE, { RS, RA, RB } },
  2015. { "evfsdiv", VX(4, 649), VX_MASK, PPCSPE, { RS, RA, RB } },
  2016. { "evfscmpgt", VX(4, 652), VX_MASK, PPCSPE, { CRFD, RA, RB } },
  2017. { "evfscmplt", VX(4, 653), VX_MASK, PPCSPE, { CRFD, RA, RB } },
  2018. { "evfscmpeq", VX(4, 654), VX_MASK, PPCSPE, { CRFD, RA, RB } },
  2019. { "evfststgt", VX(4, 668), VX_MASK, PPCSPE, { CRFD, RA, RB } },
  2020. { "evfststlt", VX(4, 669), VX_MASK, PPCSPE, { CRFD, RA, RB } },
  2021. { "evfststeq", VX(4, 670), VX_MASK, PPCSPE, { CRFD, RA, RB } },
  2022. { "evfscfui", VX(4, 656), VX_MASK, PPCSPE, { RS, RB } },
  2023. { "evfsctuiz", VX(4, 664), VX_MASK, PPCSPE, { RS, RB } },
  2024. { "evfscfsi", VX(4, 657), VX_MASK, PPCSPE, { RS, RB } },
  2025. { "evfscfuf", VX(4, 658), VX_MASK, PPCSPE, { RS, RB } },
  2026. { "evfscfsf", VX(4, 659), VX_MASK, PPCSPE, { RS, RB } },
  2027. { "evfsctui", VX(4, 660), VX_MASK, PPCSPE, { RS, RB } },
  2028. { "evfsctsi", VX(4, 661), VX_MASK, PPCSPE, { RS, RB } },
  2029. { "evfsctsiz", VX(4, 666), VX_MASK, PPCSPE, { RS, RB } },
  2030. { "evfsctuf", VX(4, 662), VX_MASK, PPCSPE, { RS, RB } },
  2031. { "evfsctsf", VX(4, 663), VX_MASK, PPCSPE, { RS, RB } },
  2032. { "efsabs", VX(4, 708), VX_MASK, PPCEFS, { RS, RA } },
  2033. { "efsnabs", VX(4, 709), VX_MASK, PPCEFS, { RS, RA } },
  2034. { "efsneg", VX(4, 710), VX_MASK, PPCEFS, { RS, RA } },
  2035. { "efsadd", VX(4, 704), VX_MASK, PPCEFS, { RS, RA, RB } },
  2036. { "efssub", VX(4, 705), VX_MASK, PPCEFS, { RS, RA, RB } },
  2037. { "efsmul", VX(4, 712), VX_MASK, PPCEFS, { RS, RA, RB } },
  2038. { "efsdiv", VX(4, 713), VX_MASK, PPCEFS, { RS, RA, RB } },
  2039. { "efscmpgt", VX(4, 716), VX_MASK, PPCEFS, { CRFD, RA, RB } },
  2040. { "efscmplt", VX(4, 717), VX_MASK, PPCEFS, { CRFD, RA, RB } },
  2041. { "efscmpeq", VX(4, 718), VX_MASK, PPCEFS, { CRFD, RA, RB } },
  2042. { "efststgt", VX(4, 732), VX_MASK, PPCEFS, { CRFD, RA, RB } },
  2043. { "efststlt", VX(4, 733), VX_MASK, PPCEFS, { CRFD, RA, RB } },
  2044. { "efststeq", VX(4, 734), VX_MASK, PPCEFS, { CRFD, RA, RB } },
  2045. { "efscfui", VX(4, 720), VX_MASK, PPCEFS, { RS, RB } },
  2046. { "efsctuiz", VX(4, 728), VX_MASK, PPCEFS, { RS, RB } },
  2047. { "efscfsi", VX(4, 721), VX_MASK, PPCEFS, { RS, RB } },
  2048. { "efscfuf", VX(4, 722), VX_MASK, PPCEFS, { RS, RB } },
  2049. { "efscfsf", VX(4, 723), VX_MASK, PPCEFS, { RS, RB } },
  2050. { "efsctui", VX(4, 724), VX_MASK, PPCEFS, { RS, RB } },
  2051. { "efsctsi", VX(4, 725), VX_MASK, PPCEFS, { RS, RB } },
  2052. { "efsctsiz", VX(4, 730), VX_MASK, PPCEFS, { RS, RB } },
  2053. { "efsctuf", VX(4, 726), VX_MASK, PPCEFS, { RS, RB } },
  2054. { "efsctsf", VX(4, 727), VX_MASK, PPCEFS, { RS, RB } },
  2055. { "evmhossf", VX(4, 1031), VX_MASK, PPCSPE, { RS, RA, RB } },
  2056. { "evmhossfa", VX(4, 1063), VX_MASK, PPCSPE, { RS, RA, RB } },
  2057. { "evmhosmf", VX(4, 1039), VX_MASK, PPCSPE, { RS, RA, RB } },
  2058. { "evmhosmfa", VX(4, 1071), VX_MASK, PPCSPE, { RS, RA, RB } },
  2059. { "evmhosmi", VX(4, 1037), VX_MASK, PPCSPE, { RS, RA, RB } },
  2060. { "evmhosmia", VX(4, 1069), VX_MASK, PPCSPE, { RS, RA, RB } },
  2061. { "evmhoumi", VX(4, 1036), VX_MASK, PPCSPE, { RS, RA, RB } },
  2062. { "evmhoumia", VX(4, 1068), VX_MASK, PPCSPE, { RS, RA, RB } },
  2063. { "evmhessf", VX(4, 1027), VX_MASK, PPCSPE, { RS, RA, RB } },
  2064. { "evmhessfa", VX(4, 1059), VX_MASK, PPCSPE, { RS, RA, RB } },
  2065. { "evmhesmf", VX(4, 1035), VX_MASK, PPCSPE, { RS, RA, RB } },
  2066. { "evmhesmfa", VX(4, 1067), VX_MASK, PPCSPE, { RS, RA, RB } },
  2067. { "evmhesmi", VX(4, 1033), VX_MASK, PPCSPE, { RS, RA, RB } },
  2068. { "evmhesmia", VX(4, 1065), VX_MASK, PPCSPE, { RS, RA, RB } },
  2069. { "evmheumi", VX(4, 1032), VX_MASK, PPCSPE, { RS, RA, RB } },
  2070. { "evmheumia", VX(4, 1064), VX_MASK, PPCSPE, { RS, RA, RB } },
  2071. { "evmhossfaaw",VX(4, 1287), VX_MASK, PPCSPE, { RS, RA, RB } },
  2072. { "evmhossiaaw",VX(4, 1285), VX_MASK, PPCSPE, { RS, RA, RB } },
  2073. { "evmhosmfaaw",VX(4, 1295), VX_MASK, PPCSPE, { RS, RA, RB } },
  2074. { "evmhosmiaaw",VX(4, 1293), VX_MASK, PPCSPE, { RS, RA, RB } },
  2075. { "evmhousiaaw",VX(4, 1284), VX_MASK, PPCSPE, { RS, RA, RB } },
  2076. { "evmhoumiaaw",VX(4, 1292), VX_MASK, PPCSPE, { RS, RA, RB } },
  2077. { "evmhessfaaw",VX(4, 1283), VX_MASK, PPCSPE, { RS, RA, RB } },
  2078. { "evmhessiaaw",VX(4, 1281), VX_MASK, PPCSPE, { RS, RA, RB } },
  2079. { "evmhesmfaaw",VX(4, 1291), VX_MASK, PPCSPE, { RS, RA, RB } },
  2080. { "evmhesmiaaw",VX(4, 1289), VX_MASK, PPCSPE, { RS, RA, RB } },
  2081. { "evmheusiaaw",VX(4, 1280), VX_MASK, PPCSPE, { RS, RA, RB } },
  2082. { "evmheumiaaw",VX(4, 1288), VX_MASK, PPCSPE, { RS, RA, RB } },
  2083. { "evmhossfanw",VX(4, 1415), VX_MASK, PPCSPE, { RS, RA, RB } },
  2084. { "evmhossianw",VX(4, 1413), VX_MASK, PPCSPE, { RS, RA, RB } },
  2085. { "evmhosmfanw",VX(4, 1423), VX_MASK, PPCSPE, { RS, RA, RB } },
  2086. { "evmhosmianw",VX(4, 1421), VX_MASK, PPCSPE, { RS, RA, RB } },
  2087. { "evmhousianw",VX(4, 1412), VX_MASK, PPCSPE, { RS, RA, RB } },
  2088. { "evmhoumianw",VX(4, 1420), VX_MASK, PPCSPE, { RS, RA, RB } },
  2089. { "evmhessfanw",VX(4, 1411), VX_MASK, PPCSPE, { RS, RA, RB } },
  2090. { "evmhessianw",VX(4, 1409), VX_MASK, PPCSPE, { RS, RA, RB } },
  2091. { "evmhesmfanw",VX(4, 1419), VX_MASK, PPCSPE, { RS, RA, RB } },
  2092. { "evmhesmianw",VX(4, 1417), VX_MASK, PPCSPE, { RS, RA, RB } },
  2093. { "evmheusianw",VX(4, 1408), VX_MASK, PPCSPE, { RS, RA, RB } },
  2094. { "evmheumianw",VX(4, 1416), VX_MASK, PPCSPE, { RS, RA, RB } },
  2095. { "evmhogsmfaa",VX(4, 1327), VX_MASK, PPCSPE, { RS, RA, RB } },
  2096. { "evmhogsmiaa",VX(4, 1325), VX_MASK, PPCSPE, { RS, RA, RB } },
  2097. { "evmhogumiaa",VX(4, 1324), VX_MASK, PPCSPE, { RS, RA, RB } },
  2098. { "evmhegsmfaa",VX(4, 1323), VX_MASK, PPCSPE, { RS, RA, RB } },
  2099. { "evmhegsmiaa",VX(4, 1321), VX_MASK, PPCSPE, { RS, RA, RB } },
  2100. { "evmhegumiaa",VX(4, 1320), VX_MASK, PPCSPE, { RS, RA, RB } },
  2101. { "evmhogsmfan",VX(4, 1455), VX_MASK, PPCSPE, { RS, RA, RB } },
  2102. { "evmhogsmian",VX(4, 1453), VX_MASK, PPCSPE, { RS, RA, RB } },
  2103. { "evmhogumian",VX(4, 1452), VX_MASK, PPCSPE, { RS, RA, RB } },
  2104. { "evmhegsmfan",VX(4, 1451), VX_MASK, PPCSPE, { RS, RA, RB } },
  2105. { "evmhegsmian",VX(4, 1449), VX_MASK, PPCSPE, { RS, RA, RB } },
  2106. { "evmhegumian",VX(4, 1448), VX_MASK, PPCSPE, { RS, RA, RB } },
  2107. { "evmwhssf", VX(4, 1095), VX_MASK, PPCSPE, { RS, RA, RB } },
  2108. { "evmwhssfa", VX(4, 1127), VX_MASK, PPCSPE, { RS, RA, RB } },
  2109. { "evmwhsmf", VX(4, 1103), VX_MASK, PPCSPE, { RS, RA, RB } },
  2110. { "evmwhsmfa", VX(4, 1135), VX_MASK, PPCSPE, { RS, RA, RB } },
  2111. { "evmwhsmi", VX(4, 1101), VX_MASK, PPCSPE, { RS, RA, RB } },
  2112. { "evmwhsmia", VX(4, 1133), VX_MASK, PPCSPE, { RS, RA, RB } },
  2113. { "evmwhumi", VX(4, 1100), VX_MASK, PPCSPE, { RS, RA, RB } },
  2114. { "evmwhumia", VX(4, 1132), VX_MASK, PPCSPE, { RS, RA, RB } },
  2115. { "evmwlumi", VX(4, 1096), VX_MASK, PPCSPE, { RS, RA, RB } },
  2116. { "evmwlumia", VX(4, 1128), VX_MASK, PPCSPE, { RS, RA, RB } },
  2117. { "evmwlssiaaw",VX(4, 1345), VX_MASK, PPCSPE, { RS, RA, RB } },
  2118. { "evmwlsmiaaw",VX(4, 1353), VX_MASK, PPCSPE, { RS, RA, RB } },
  2119. { "evmwlusiaaw",VX(4, 1344), VX_MASK, PPCSPE, { RS, RA, RB } },
  2120. { "evmwlumiaaw",VX(4, 1352), VX_MASK, PPCSPE, { RS, RA, RB } },
  2121. { "evmwlssianw",VX(4, 1473), VX_MASK, PPCSPE, { RS, RA, RB } },
  2122. { "evmwlsmianw",VX(4, 1481), VX_MASK, PPCSPE, { RS, RA, RB } },
  2123. { "evmwlusianw",VX(4, 1472), VX_MASK, PPCSPE, { RS, RA, RB } },
  2124. { "evmwlumianw",VX(4, 1480), VX_MASK, PPCSPE, { RS, RA, RB } },
  2125. { "evmwssf", VX(4, 1107), VX_MASK, PPCSPE, { RS, RA, RB } },
  2126. { "evmwssfa", VX(4, 1139), VX_MASK, PPCSPE, { RS, RA, RB } },
  2127. { "evmwsmf", VX(4, 1115), VX_MASK, PPCSPE, { RS, RA, RB } },
  2128. { "evmwsmfa", VX(4, 1147), VX_MASK, PPCSPE, { RS, RA, RB } },
  2129. { "evmwsmi", VX(4, 1113), VX_MASK, PPCSPE, { RS, RA, RB } },
  2130. { "evmwsmia", VX(4, 1145), VX_MASK, PPCSPE, { RS, RA, RB } },
  2131. { "evmwumi", VX(4, 1112), VX_MASK, PPCSPE, { RS, RA, RB } },
  2132. { "evmwumia", VX(4, 1144), VX_MASK, PPCSPE, { RS, RA, RB } },
  2133. { "evmwssfaa", VX(4, 1363), VX_MASK, PPCSPE, { RS, RA, RB } },
  2134. { "evmwsmfaa", VX(4, 1371), VX_MASK, PPCSPE, { RS, RA, RB } },
  2135. { "evmwsmiaa", VX(4, 1369), VX_MASK, PPCSPE, { RS, RA, RB } },
  2136. { "evmwumiaa", VX(4, 1368), VX_MASK, PPCSPE, { RS, RA, RB } },
  2137. { "evmwssfan", VX(4, 1491), VX_MASK, PPCSPE, { RS, RA, RB } },
  2138. { "evmwsmfan", VX(4, 1499), VX_MASK, PPCSPE, { RS, RA, RB } },
  2139. { "evmwsmian", VX(4, 1497), VX_MASK, PPCSPE, { RS, RA, RB } },
  2140. { "evmwumian", VX(4, 1496), VX_MASK, PPCSPE, { RS, RA, RB } },
  2141. { "evaddssiaaw",VX(4, 1217), VX_MASK, PPCSPE, { RS, RA } },
  2142. { "evaddsmiaaw",VX(4, 1225), VX_MASK, PPCSPE, { RS, RA } },
  2143. { "evaddusiaaw",VX(4, 1216), VX_MASK, PPCSPE, { RS, RA } },
  2144. { "evaddumiaaw",VX(4, 1224), VX_MASK, PPCSPE, { RS, RA } },
  2145. { "evsubfssiaaw",VX(4, 1219), VX_MASK, PPCSPE, { RS, RA } },
  2146. { "evsubfsmiaaw",VX(4, 1227), VX_MASK, PPCSPE, { RS, RA } },
  2147. { "evsubfusiaaw",VX(4, 1218), VX_MASK, PPCSPE, { RS, RA } },
  2148. { "evsubfumiaaw",VX(4, 1226), VX_MASK, PPCSPE, { RS, RA } },
  2149. { "evmra", VX(4, 1220), VX_MASK, PPCSPE, { RS, RA } },
  2150. { "evdivws", VX(4, 1222), VX_MASK, PPCSPE, { RS, RA, RB } },
  2151. { "evdivwu", VX(4, 1223), VX_MASK, PPCSPE, { RS, RA, RB } },
  2152. { "mulli", OP(7), OP_MASK, PPCCOM, { RT, RA, SI } },
  2153. { "muli", OP(7), OP_MASK, PWRCOM, { RT, RA, SI } },
  2154. { "subfic", OP(8), OP_MASK, PPCCOM, { RT, RA, SI } },
  2155. { "sfi", OP(8), OP_MASK, PWRCOM, { RT, RA, SI } },
  2156. { "dozi", OP(9), OP_MASK, M601, { RT, RA, SI } },
  2157. { "bce", B(9,0,0), B_MASK, BOOKE64, { BO, BI, BD } },
  2158. { "bcel", B(9,0,1), B_MASK, BOOKE64, { BO, BI, BD } },
  2159. { "bcea", B(9,1,0), B_MASK, BOOKE64, { BO, BI, BDA } },
  2160. { "bcela", B(9,1,1), B_MASK, BOOKE64, { BO, BI, BDA } },
  2161. { "cmplwi", OPL(10,0), OPL_MASK, PPCCOM, { OBF, RA, UI } },
  2162. { "cmpldi", OPL(10,1), OPL_MASK, PPC64, { OBF, RA, UI } },
  2163. { "cmpli", OP(10), OP_MASK, PPC, { BF, L, RA, UI } },
  2164. { "cmpli", OP(10), OP_MASK, PWRCOM, { BF, RA, UI } },
  2165. { "cmpwi", OPL(11,0), OPL_MASK, PPCCOM, { OBF, RA, SI } },
  2166. { "cmpdi", OPL(11,1), OPL_MASK, PPC64, { OBF, RA, SI } },
  2167. { "cmpi", OP(11), OP_MASK, PPC, { BF, L, RA, SI } },
  2168. { "cmpi", OP(11), OP_MASK, PWRCOM, { BF, RA, SI } },
  2169. { "addic", OP(12), OP_MASK, PPCCOM, { RT, RA, SI } },
  2170. { "ai", OP(12), OP_MASK, PWRCOM, { RT, RA, SI } },
  2171. { "subic", OP(12), OP_MASK, PPCCOM, { RT, RA, NSI } },
  2172. { "addic.", OP(13), OP_MASK, PPCCOM, { RT, RA, SI } },
  2173. { "ai.", OP(13), OP_MASK, PWRCOM, { RT, RA, SI } },
  2174. { "subic.", OP(13), OP_MASK, PPCCOM, { RT, RA, NSI } },
  2175. { "li", OP(14), DRA_MASK, PPCCOM, { RT, SI } },
  2176. { "lil", OP(14), DRA_MASK, PWRCOM, { RT, SI } },
  2177. { "addi", OP(14), OP_MASK, PPCCOM, { RT, RA0, SI } },
  2178. { "cal", OP(14), OP_MASK, PWRCOM, { RT, D, RA0 } },
  2179. { "subi", OP(14), OP_MASK, PPCCOM, { RT, RA0, NSI } },
  2180. { "la", OP(14), OP_MASK, PPCCOM, { RT, D, RA0 } },
  2181. { "lis", OP(15), DRA_MASK, PPCCOM, { RT, SISIGNOPT } },
  2182. { "liu", OP(15), DRA_MASK, PWRCOM, { RT, SISIGNOPT } },
  2183. { "addis", OP(15), OP_MASK, PPCCOM, { RT,RA0,SISIGNOPT } },
  2184. { "cau", OP(15), OP_MASK, PWRCOM, { RT,RA0,SISIGNOPT } },
  2185. { "subis", OP(15), OP_MASK, PPCCOM, { RT, RA0, NSI } },
  2186. { "bdnz-", BBO(16,BODNZ,0,0), BBOATBI_MASK, PPCCOM, { BDM } },
  2187. { "bdnz+", BBO(16,BODNZ,0,0), BBOATBI_MASK, PPCCOM, { BDP } },
  2188. { "bdnz", BBO(16,BODNZ,0,0), BBOATBI_MASK, PPCCOM, { BD } },
  2189. { "bdn", BBO(16,BODNZ,0,0), BBOATBI_MASK, PWRCOM, { BD } },
  2190. { "bdnzl-", BBO(16,BODNZ,0,1), BBOATBI_MASK, PPCCOM, { BDM } },
  2191. { "bdnzl+", BBO(16,BODNZ,0,1), BBOATBI_MASK, PPCCOM, { BDP } },
  2192. { "bdnzl", BBO(16,BODNZ,0,1), BBOATBI_MASK, PPCCOM, { BD } },
  2193. { "bdnl", BBO(16,BODNZ,0,1), BBOATBI_MASK, PWRCOM, { BD } },
  2194. { "bdnza-", BBO(16,BODNZ,1,0), BBOATBI_MASK, PPCCOM, { BDMA } },
  2195. { "bdnza+", BBO(16,BODNZ,1,0), BBOATBI_MASK, PPCCOM, { BDPA } },
  2196. { "bdnza", BBO(16,BODNZ,1,0), BBOATBI_MASK, PPCCOM, { BDA } },
  2197. { "bdna", BBO(16,BODNZ,1,0), BBOATBI_MASK, PWRCOM, { BDA } },
  2198. { "bdnzla-", BBO(16,BODNZ,1,1), BBOATBI_MASK, PPCCOM, { BDMA } },
  2199. { "bdnzla+", BBO(16,BODNZ,1,1), BBOATBI_MASK, PPCCOM, { BDPA } },
  2200. { "bdnzla", BBO(16,BODNZ,1,1), BBOATBI_MASK, PPCCOM, { BDA } },
  2201. { "bdnla", BBO(16,BODNZ,1,1), BBOATBI_MASK, PWRCOM, { BDA } },
  2202. { "bdz-", BBO(16,BODZ,0,0), BBOATBI_MASK, PPCCOM, { BDM } },
  2203. { "bdz+", BBO(16,BODZ,0,0), BBOATBI_MASK, PPCCOM, { BDP } },
  2204. { "bdz", BBO(16,BODZ,0,0), BBOATBI_MASK, COM, { BD } },
  2205. { "bdzl-", BBO(16,BODZ,0,1), BBOATBI_MASK, PPCCOM, { BDM } },
  2206. { "bdzl+", BBO(16,BODZ,0,1), BBOATBI_MASK, PPCCOM, { BDP } },
  2207. { "bdzl", BBO(16,BODZ,0,1), BBOATBI_MASK, COM, { BD } },
  2208. { "bdza-", BBO(16,BODZ,1,0), BBOATBI_MASK, PPCCOM, { BDMA } },
  2209. { "bdza+", BBO(16,BODZ,1,0), BBOATBI_MASK, PPCCOM, { BDPA } },
  2210. { "bdza", BBO(16,BODZ,1,0), BBOATBI_MASK, COM, { BDA } },
  2211. { "bdzla-", BBO(16,BODZ,1,1), BBOATBI_MASK, PPCCOM, { BDMA } },
  2212. { "bdzla+", BBO(16,BODZ,1,1), BBOATBI_MASK, PPCCOM, { BDPA } },
  2213. { "bdzla", BBO(16,BODZ,1,1), BBOATBI_MASK, COM, { BDA } },
  2214. { "blt-", BBOCB(16,BOT,CBLT,0,0), BBOATCB_MASK, PPCCOM, { CR, BDM } },
  2215. { "blt+", BBOCB(16,BOT,CBLT,0,0), BBOATCB_MASK, PPCCOM, { CR, BDP } },
  2216. { "blt", BBOCB(16,BOT,CBLT,0,0), BBOATCB_MASK, COM, { CR, BD } },
  2217. { "bltl-", BBOCB(16,BOT,CBLT,0,1), BBOATCB_MASK, PPCCOM, { CR, BDM } },
  2218. { "bltl+", BBOCB(16,BOT,CBLT,0,1), BBOATCB_MASK, PPCCOM, { CR, BDP } },
  2219. { "bltl", BBOCB(16,BOT,CBLT,0,1), BBOATCB_MASK, COM, { CR, BD } },
  2220. { "blta-", BBOCB(16,BOT,CBLT,1,0), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
  2221. { "blta+", BBOCB(16,BOT,CBLT,1,0), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
  2222. { "blta", BBOCB(16,BOT,CBLT,1,0), BBOATCB_MASK, COM, { CR, BDA } },
  2223. { "bltla-", BBOCB(16,BOT,CBLT,1,1), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
  2224. { "bltla+", BBOCB(16,BOT,CBLT,1,1), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
  2225. { "bltla", BBOCB(16,BOT,CBLT,1,1), BBOATCB_MASK, COM, { CR, BDA } },
  2226. { "bgt-", BBOCB(16,BOT,CBGT,0,0), BBOATCB_MASK, PPCCOM, { CR, BDM } },
  2227. { "bgt+", BBOCB(16,BOT,CBGT,0,0), BBOATCB_MASK, PPCCOM, { CR, BDP } },
  2228. { "bgt", BBOCB(16,BOT,CBGT,0,0), BBOATCB_MASK, COM, { CR, BD } },
  2229. { "bgtl-", BBOCB(16,BOT,CBGT,0,1), BBOATCB_MASK, PPCCOM, { CR, BDM } },
  2230. { "bgtl+", BBOCB(16,BOT,CBGT,0,1), BBOATCB_MASK, PPCCOM, { CR, BDP } },
  2231. { "bgtl", BBOCB(16,BOT,CBGT,0,1), BBOATCB_MASK, COM, { CR, BD } },
  2232. { "bgta-", BBOCB(16,BOT,CBGT,1,0), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
  2233. { "bgta+", BBOCB(16,BOT,CBGT,1,0), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
  2234. { "bgta", BBOCB(16,BOT,CBGT,1,0), BBOATCB_MASK, COM, { CR, BDA } },
  2235. { "bgtla-", BBOCB(16,BOT,CBGT,1,1), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
  2236. { "bgtla+", BBOCB(16,BOT,CBGT,1,1), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
  2237. { "bgtla", BBOCB(16,BOT,CBGT,1,1), BBOATCB_MASK, COM, { CR, BDA } },
  2238. { "beq-", BBOCB(16,BOT,CBEQ,0,0), BBOATCB_MASK, PPCCOM, { CR, BDM } },
  2239. { "beq+", BBOCB(16,BOT,CBEQ,0,0), BBOATCB_MASK, PPCCOM, { CR, BDP } },
  2240. { "beq", BBOCB(16,BOT,CBEQ,0,0), BBOATCB_MASK, COM, { CR, BD } },
  2241. { "beql-", BBOCB(16,BOT,CBEQ,0,1), BBOATCB_MASK, PPCCOM, { CR, BDM } },
  2242. { "beql+", BBOCB(16,BOT,CBEQ,0,1), BBOATCB_MASK, PPCCOM, { CR, BDP } },
  2243. { "beql", BBOCB(16,BOT,CBEQ,0,1), BBOATCB_MASK, COM, { CR, BD } },
  2244. { "beqa-", BBOCB(16,BOT,CBEQ,1,0), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
  2245. { "beqa+", BBOCB(16,BOT,CBEQ,1,0), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
  2246. { "beqa", BBOCB(16,BOT,CBEQ,1,0), BBOATCB_MASK, COM, { CR, BDA } },
  2247. { "beqla-", BBOCB(16,BOT,CBEQ,1,1), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
  2248. { "beqla+", BBOCB(16,BOT,CBEQ,1,1), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
  2249. { "beqla", BBOCB(16,BOT,CBEQ,1,1), BBOATCB_MASK, COM, { CR, BDA } },
  2250. { "bso-", BBOCB(16,BOT,CBSO,0,0), BBOATCB_MASK, PPCCOM, { CR, BDM } },
  2251. { "bso+", BBOCB(16,BOT,CBSO,0,0), BBOATCB_MASK, PPCCOM, { CR, BDP } },
  2252. { "bso", BBOCB(16,BOT,CBSO,0,0), BBOATCB_MASK, COM, { CR, BD } },
  2253. { "bsol-", BBOCB(16,BOT,CBSO,0,1), BBOATCB_MASK, PPCCOM, { CR, BDM } },
  2254. { "bsol+", BBOCB(16,BOT,CBSO,0,1), BBOATCB_MASK, PPCCOM, { CR, BDP } },
  2255. { "bsol", BBOCB(16,BOT,CBSO,0,1), BBOATCB_MASK, COM, { CR, BD } },
  2256. { "bsoa-", BBOCB(16,BOT,CBSO,1,0), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
  2257. { "bsoa+", BBOCB(16,BOT,CBSO,1,0), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
  2258. { "bsoa", BBOCB(16,BOT,CBSO,1,0), BBOATCB_MASK, COM, { CR, BDA } },
  2259. { "bsola-", BBOCB(16,BOT,CBSO,1,1), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
  2260. { "bsola+", BBOCB(16,BOT,CBSO,1,1), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
  2261. { "bsola", BBOCB(16,BOT,CBSO,1,1), BBOATCB_MASK, COM, { CR, BDA } },
  2262. { "bun-", BBOCB(16,BOT,CBSO,0,0), BBOATCB_MASK, PPCCOM, { CR, BDM } },
  2263. { "bun+", BBOCB(16,BOT,CBSO,0,0), BBOATCB_MASK, PPCCOM, { CR, BDP } },
  2264. { "bun", BBOCB(16,BOT,CBSO,0,0), BBOATCB_MASK, PPCCOM, { CR, BD } },
  2265. { "bunl-", BBOCB(16,BOT,CBSO,0,1), BBOATCB_MASK, PPCCOM, { CR, BDM } },
  2266. { "bunl+", BBOCB(16,BOT,CBSO,0,1), BBOATCB_MASK, PPCCOM, { CR, BDP } },
  2267. { "bunl", BBOCB(16,BOT,CBSO,0,1), BBOATCB_MASK, PPCCOM, { CR, BD } },
  2268. { "buna-", BBOCB(16,BOT,CBSO,1,0), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
  2269. { "buna+", BBOCB(16,BOT,CBSO,1,0), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
  2270. { "buna", BBOCB(16,BOT,CBSO,1,0), BBOATCB_MASK, PPCCOM, { CR, BDA } },
  2271. { "bunla-", BBOCB(16,BOT,CBSO,1,1), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
  2272. { "bunla+", BBOCB(16,BOT,CBSO,1,1), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
  2273. { "bunla", BBOCB(16,BOT,CBSO,1,1), BBOATCB_MASK, PPCCOM, { CR, BDA } },
  2274. { "bge-", BBOCB(16,BOF,CBLT,0,0), BBOATCB_MASK, PPCCOM, { CR, BDM } },
  2275. { "bge+", BBOCB(16,BOF,CBLT,0,0), BBOATCB_MASK, PPCCOM, { CR, BDP } },
  2276. { "bge", BBOCB(16,BOF,CBLT,0,0), BBOATCB_MASK, COM, { CR, BD } },
  2277. { "bgel-", BBOCB(16,BOF,CBLT,0,1), BBOATCB_MASK, PPCCOM, { CR, BDM } },
  2278. { "bgel+", BBOCB(16,BOF,CBLT,0,1), BBOATCB_MASK, PPCCOM, { CR, BDP } },
  2279. { "bgel", BBOCB(16,BOF,CBLT,0,1), BBOATCB_MASK, COM, { CR, BD } },
  2280. { "bgea-", BBOCB(16,BOF,CBLT,1,0), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
  2281. { "bgea+", BBOCB(16,BOF,CBLT,1,0), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
  2282. { "bgea", BBOCB(16,BOF,CBLT,1,0), BBOATCB_MASK, COM, { CR, BDA } },
  2283. { "bgela-", BBOCB(16,BOF,CBLT,1,1), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
  2284. { "bgela+", BBOCB(16,BOF,CBLT,1,1), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
  2285. { "bgela", BBOCB(16,BOF,CBLT,1,1), BBOATCB_MASK, COM, { CR, BDA } },
  2286. { "bnl-", BBOCB(16,BOF,CBLT,0,0), BBOATCB_MASK, PPCCOM, { CR, BDM } },
  2287. { "bnl+", BBOCB(16,BOF,CBLT,0,0), BBOATCB_MASK, PPCCOM, { CR, BDP } },
  2288. { "bnl", BBOCB(16,BOF,CBLT,0,0), BBOATCB_MASK, COM, { CR, BD } },
  2289. { "bnll-", BBOCB(16,BOF,CBLT,0,1), BBOATCB_MASK, PPCCOM, { CR, BDM } },
  2290. { "bnll+", BBOCB(16,BOF,CBLT,0,1), BBOATCB_MASK, PPCCOM, { CR, BDP } },
  2291. { "bnll", BBOCB(16,BOF,CBLT,0,1), BBOATCB_MASK, COM, { CR, BD } },
  2292. { "bnla-", BBOCB(16,BOF,CBLT,1,0), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
  2293. { "bnla+", BBOCB(16,BOF,CBLT,1,0), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
  2294. { "bnla", BBOCB(16,BOF,CBLT,1,0), BBOATCB_MASK, COM, { CR, BDA } },
  2295. { "bnlla-", BBOCB(16,BOF,CBLT,1,1), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
  2296. { "bnlla+", BBOCB(16,BOF,CBLT,1,1), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
  2297. { "bnlla", BBOCB(16,BOF,CBLT,1,1), BBOATCB_MASK, COM, { CR, BDA } },
  2298. { "ble-", BBOCB(16,BOF,CBGT,0,0), BBOATCB_MASK, PPCCOM, { CR, BDM } },
  2299. { "ble+", BBOCB(16,BOF,CBGT,0,0), BBOATCB_MASK, PPCCOM, { CR, BDP } },
  2300. { "ble", BBOCB(16,BOF,CBGT,0,0), BBOATCB_MASK, COM, { CR, BD } },
  2301. { "blel-", BBOCB(16,BOF,CBGT,0,1), BBOATCB_MASK, PPCCOM, { CR, BDM } },
  2302. { "blel+", BBOCB(16,BOF,CBGT,0,1), BBOATCB_MASK, PPCCOM, { CR, BDP } },
  2303. { "blel", BBOCB(16,BOF,CBGT,0,1), BBOATCB_MASK, COM, { CR, BD } },
  2304. { "blea-", BBOCB(16,BOF,CBGT,1,0), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
  2305. { "blea+", BBOCB(16,BOF,CBGT,1,0), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
  2306. { "blea", BBOCB(16,BOF,CBGT,1,0), BBOATCB_MASK, COM, { CR, BDA } },
  2307. { "blela-", BBOCB(16,BOF,CBGT,1,1), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
  2308. { "blela+", BBOCB(16,BOF,CBGT,1,1), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
  2309. { "blela", BBOCB(16,BOF,CBGT,1,1), BBOATCB_MASK, COM, { CR, BDA } },
  2310. { "bng-", BBOCB(16,BOF,CBGT,0,0), BBOATCB_MASK, PPCCOM, { CR, BDM } },
  2311. { "bng+", BBOCB(16,BOF,CBGT,0,0), BBOATCB_MASK, PPCCOM, { CR, BDP } },
  2312. { "bng", BBOCB(16,BOF,CBGT,0,0), BBOATCB_MASK, COM, { CR, BD } },
  2313. { "bngl-", BBOCB(16,BOF,CBGT,0,1), BBOATCB_MASK, PPCCOM, { CR, BDM } },
  2314. { "bngl+", BBOCB(16,BOF,CBGT,0,1), BBOATCB_MASK, PPCCOM, { CR, BDP } },
  2315. { "bngl", BBOCB(16,BOF,CBGT,0,1), BBOATCB_MASK, COM, { CR, BD } },
  2316. { "bnga-", BBOCB(16,BOF,CBGT,1,0), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
  2317. { "bnga+", BBOCB(16,BOF,CBGT,1,0), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
  2318. { "bnga", BBOCB(16,BOF,CBGT,1,0), BBOATCB_MASK, COM, { CR, BDA } },
  2319. { "bngla-", BBOCB(16,BOF,CBGT,1,1), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
  2320. { "bngla+", BBOCB(16,BOF,CBGT,1,1), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
  2321. { "bngla", BBOCB(16,BOF,CBGT,1,1), BBOATCB_MASK, COM, { CR, BDA } },
  2322. { "bne-", BBOCB(16,BOF,CBEQ,0,0), BBOATCB_MASK, PPCCOM, { CR, BDM } },
  2323. { "bne+", BBOCB(16,BOF,CBEQ,0,0), BBOATCB_MASK, PPCCOM, { CR, BDP } },
  2324. { "bne", BBOCB(16,BOF,CBEQ,0,0), BBOATCB_MASK, COM, { CR, BD } },
  2325. { "bnel-", BBOCB(16,BOF,CBEQ,0,1), BBOATCB_MASK, PPCCOM, { CR, BDM } },
  2326. { "bnel+", BBOCB(16,BOF,CBEQ,0,1), BBOATCB_MASK, PPCCOM, { CR, BDP } },
  2327. { "bnel", BBOCB(16,BOF,CBEQ,0,1), BBOATCB_MASK, COM, { CR, BD } },
  2328. { "bnea-", BBOCB(16,BOF,CBEQ,1,0), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
  2329. { "bnea+", BBOCB(16,BOF,CBEQ,1,0), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
  2330. { "bnea", BBOCB(16,BOF,CBEQ,1,0), BBOATCB_MASK, COM, { CR, BDA } },
  2331. { "bnela-", BBOCB(16,BOF,CBEQ,1,1), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
  2332. { "bnela+", BBOCB(16,BOF,CBEQ,1,1), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
  2333. { "bnela", BBOCB(16,BOF,CBEQ,1,1), BBOATCB_MASK, COM, { CR, BDA } },
  2334. { "bns-", BBOCB(16,BOF,CBSO,0,0), BBOATCB_MASK, PPCCOM, { CR, BDM } },
  2335. { "bns+", BBOCB(16,BOF,CBSO,0,0), BBOATCB_MASK, PPCCOM, { CR, BDP } },
  2336. { "bns", BBOCB(16,BOF,CBSO,0,0), BBOATCB_MASK, COM, { CR, BD } },
  2337. { "bnsl-", BBOCB(16,BOF,CBSO,0,1), BBOATCB_MASK, PPCCOM, { CR, BDM } },
  2338. { "bnsl+", BBOCB(16,BOF,CBSO,0,1), BBOATCB_MASK, PPCCOM, { CR, BDP } },
  2339. { "bnsl", BBOCB(16,BOF,CBSO,0,1), BBOATCB_MASK, COM, { CR, BD } },
  2340. { "bnsa-", BBOCB(16,BOF,CBSO,1,0), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
  2341. { "bnsa+", BBOCB(16,BOF,CBSO,1,0), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
  2342. { "bnsa", BBOCB(16,BOF,CBSO,1,0), BBOATCB_MASK, COM, { CR, BDA } },
  2343. { "bnsla-", BBOCB(16,BOF,CBSO,1,1), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
  2344. { "bnsla+", BBOCB(16,BOF,CBSO,1,1), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
  2345. { "bnsla", BBOCB(16,BOF,CBSO,1,1), BBOATCB_MASK, COM, { CR, BDA } },
  2346. { "bnu-", BBOCB(16,BOF,CBSO,0,0), BBOATCB_MASK, PPCCOM, { CR, BDM } },
  2347. { "bnu+", BBOCB(16,BOF,CBSO,0,0), BBOATCB_MASK, PPCCOM, { CR, BDP } },
  2348. { "bnu", BBOCB(16,BOF,CBSO,0,0), BBOATCB_MASK, PPCCOM, { CR, BD } },
  2349. { "bnul-", BBOCB(16,BOF,CBSO,0,1), BBOATCB_MASK, PPCCOM, { CR, BDM } },
  2350. { "bnul+", BBOCB(16,BOF,CBSO,0,1), BBOATCB_MASK, PPCCOM, { CR, BDP } },
  2351. { "bnul", BBOCB(16,BOF,CBSO,0,1), BBOATCB_MASK, PPCCOM, { CR, BD } },
  2352. { "bnua-", BBOCB(16,BOF,CBSO,1,0), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
  2353. { "bnua+", BBOCB(16,BOF,CBSO,1,0), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
  2354. { "bnua", BBOCB(16,BOF,CBSO,1,0), BBOATCB_MASK, PPCCOM, { CR, BDA } },
  2355. { "bnula-", BBOCB(16,BOF,CBSO,1,1), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
  2356. { "bnula+", BBOCB(16,BOF,CBSO,1,1), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
  2357. { "bnula", BBOCB(16,BOF,CBSO,1,1), BBOATCB_MASK, PPCCOM, { CR, BDA } },
  2358. { "bdnzt-", BBO(16,BODNZT,0,0), BBOY_MASK, NOPOWER4, { BI, BDM } },
  2359. { "bdnzt+", BBO(16,BODNZT,0,0), BBOY_MASK, NOPOWER4, { BI, BDP } },
  2360. { "bdnzt", BBO(16,BODNZT,0,0), BBOY_MASK, PPCCOM, { BI, BD } },
  2361. { "bdnztl-", BBO(16,BODNZT,0,1), BBOY_MASK, NOPOWER4, { BI, BDM } },
  2362. { "bdnztl+", BBO(16,BODNZT,0,1), BBOY_MASK, NOPOWER4, { BI, BDP } },
  2363. { "bdnztl", BBO(16,BODNZT,0,1), BBOY_MASK, PPCCOM, { BI, BD } },
  2364. { "bdnzta-", BBO(16,BODNZT,1,0), BBOY_MASK, NOPOWER4, { BI, BDMA } },
  2365. { "bdnzta+", BBO(16,BODNZT,1,0), BBOY_MASK, NOPOWER4, { BI, BDPA } },
  2366. { "bdnzta", BBO(16,BODNZT,1,0), BBOY_MASK, PPCCOM, { BI, BDA } },
  2367. { "bdnztla-",BBO(16,BODNZT,1,1), BBOY_MASK, NOPOWER4, { BI, BDMA } },
  2368. { "bdnztla+",BBO(16,BODNZT,1,1), BBOY_MASK, NOPOWER4, { BI, BDPA } },
  2369. { "bdnztla", BBO(16,BODNZT,1,1), BBOY_MASK, PPCCOM, { BI, BDA } },
  2370. { "bdnzf-", BBO(16,BODNZF,0,0), BBOY_MASK, NOPOWER4, { BI, BDM } },
  2371. { "bdnzf+", BBO(16,BODNZF,0,0), BBOY_MASK, NOPOWER4, { BI, BDP } },
  2372. { "bdnzf", BBO(16,BODNZF,0,0), BBOY_MASK, PPCCOM, { BI, BD } },
  2373. { "bdnzfl-", BBO(16,BODNZF,0,1), BBOY_MASK, NOPOWER4, { BI, BDM } },
  2374. { "bdnzfl+", BBO(16,BODNZF,0,1), BBOY_MASK, NOPOWER4, { BI, BDP } },
  2375. { "bdnzfl", BBO(16,BODNZF,0,1), BBOY_MASK, PPCCOM, { BI, BD } },
  2376. { "bdnzfa-", BBO(16,BODNZF,1,0), BBOY_MASK, NOPOWER4, { BI, BDMA } },
  2377. { "bdnzfa+", BBO(16,BODNZF,1,0), BBOY_MASK, NOPOWER4, { BI, BDPA } },
  2378. { "bdnzfa", BBO(16,BODNZF,1,0), BBOY_MASK, PPCCOM, { BI, BDA } },
  2379. { "bdnzfla-",BBO(16,BODNZF,1,1), BBOY_MASK, NOPOWER4, { BI, BDMA } },
  2380. { "bdnzfla+",BBO(16,BODNZF,1,1), BBOY_MASK, NOPOWER4, { BI, BDPA } },
  2381. { "bdnzfla", BBO(16,BODNZF,1,1), BBOY_MASK, PPCCOM, { BI, BDA } },
  2382. { "bt-", BBO(16,BOT,0,0), BBOAT_MASK, PPCCOM, { BI, BDM } },
  2383. { "bt+", BBO(16,BOT,0,0), BBOAT_MASK, PPCCOM, { BI, BDP } },
  2384. { "bt", BBO(16,BOT,0,0), BBOAT_MASK, PPCCOM, { BI, BD } },
  2385. { "bbt", BBO(16,BOT,0,0), BBOAT_MASK, PWRCOM, { BI, BD } },
  2386. { "btl-", BBO(16,BOT,0,1), BBOAT_MASK, PPCCOM, { BI, BDM } },
  2387. { "btl+", BBO(16,BOT,0,1), BBOAT_MASK, PPCCOM, { BI, BDP } },
  2388. { "btl", BBO(16,BOT,0,1), BBOAT_MASK, PPCCOM, { BI, BD } },
  2389. { "bbtl", BBO(16,BOT,0,1), BBOAT_MASK, PWRCOM, { BI, BD } },
  2390. { "bta-", BBO(16,BOT,1,0), BBOAT_MASK, PPCCOM, { BI, BDMA } },
  2391. { "bta+", BBO(16,BOT,1,0), BBOAT_MASK, PPCCOM, { BI, BDPA } },
  2392. { "bta", BBO(16,BOT,1,0), BBOAT_MASK, PPCCOM, { BI, BDA } },
  2393. { "bbta", BBO(16,BOT,1,0), BBOAT_MASK, PWRCOM, { BI, BDA } },
  2394. { "btla-", BBO(16,BOT,1,1), BBOAT_MASK, PPCCOM, { BI, BDMA } },
  2395. { "btla+", BBO(16,BOT,1,1), BBOAT_MASK, PPCCOM, { BI, BDPA } },
  2396. { "btla", BBO(16,BOT,1,1), BBOAT_MASK, PPCCOM, { BI, BDA } },
  2397. { "bbtla", BBO(16,BOT,1,1), BBOAT_MASK, PWRCOM, { BI, BDA } },
  2398. { "bf-", BBO(16,BOF,0,0), BBOAT_MASK, PPCCOM, { BI, BDM } },
  2399. { "bf+", BBO(16,BOF,0,0), BBOAT_MASK, PPCCOM, { BI, BDP } },
  2400. { "bf", BBO(16,BOF,0,0), BBOAT_MASK, PPCCOM, { BI, BD } },
  2401. { "bbf", BBO(16,BOF,0,0), BBOAT_MASK, PWRCOM, { BI, BD } },
  2402. { "bfl-", BBO(16,BOF,0,1), BBOAT_MASK, PPCCOM, { BI, BDM } },
  2403. { "bfl+", BBO(16,BOF,0,1), BBOAT_MASK, PPCCOM, { BI, BDP } },
  2404. { "bfl", BBO(16,BOF,0,1), BBOAT_MASK, PPCCOM, { BI, BD } },
  2405. { "bbfl", BBO(16,BOF,0,1), BBOAT_MASK, PWRCOM, { BI, BD } },
  2406. { "bfa-", BBO(16,BOF,1,0), BBOAT_MASK, PPCCOM, { BI, BDMA } },
  2407. { "bfa+", BBO(16,BOF,1,0), BBOAT_MASK, PPCCOM, { BI, BDPA } },
  2408. { "bfa", BBO(16,BOF,1,0), BBOAT_MASK, PPCCOM, { BI, BDA } },
  2409. { "bbfa", BBO(16,BOF,1,0), BBOAT_MASK, PWRCOM, { BI, BDA } },
  2410. { "bfla-", BBO(16,BOF,1,1), BBOAT_MASK, PPCCOM, { BI, BDMA } },
  2411. { "bfla+", BBO(16,BOF,1,1), BBOAT_MASK, PPCCOM, { BI, BDPA } },
  2412. { "bfla", BBO(16,BOF,1,1), BBOAT_MASK, PPCCOM, { BI, BDA } },
  2413. { "bbfla", BBO(16,BOF,1,1), BBOAT_MASK, PWRCOM, { BI, BDA } },
  2414. { "bdzt-", BBO(16,BODZT,0,0), BBOY_MASK, NOPOWER4, { BI, BDM } },
  2415. { "bdzt+", BBO(16,BODZT,0,0), BBOY_MASK, NOPOWER4, { BI, BDP } },
  2416. { "bdzt", BBO(16,BODZT,0,0), BBOY_MASK, PPCCOM, { BI, BD } },
  2417. { "bdztl-", BBO(16,BODZT,0,1), BBOY_MASK, NOPOWER4, { BI, BDM } },
  2418. { "bdztl+", BBO(16,BODZT,0,1), BBOY_MASK, NOPOWER4, { BI, BDP } },
  2419. { "bdztl", BBO(16,BODZT,0,1), BBOY_MASK, PPCCOM, { BI, BD } },
  2420. { "bdzta-", BBO(16,BODZT,1,0), BBOY_MASK, NOPOWER4, { BI, BDMA } },
  2421. { "bdzta+", BBO(16,BODZT,1,0), BBOY_MASK, NOPOWER4, { BI, BDPA } },
  2422. { "bdzta", BBO(16,BODZT,1,0), BBOY_MASK, PPCCOM, { BI, BDA } },
  2423. { "bdztla-", BBO(16,BODZT,1,1), BBOY_MASK, NOPOWER4, { BI, BDMA } },
  2424. { "bdztla+", BBO(16,BODZT,1,1), BBOY_MASK, NOPOWER4, { BI, BDPA } },
  2425. { "bdztla", BBO(16,BODZT,1,1), BBOY_MASK, PPCCOM, { BI, BDA } },
  2426. { "bdzf-", BBO(16,BODZF,0,0), BBOY_MASK, NOPOWER4, { BI, BDM } },
  2427. { "bdzf+", BBO(16,BODZF,0,0), BBOY_MASK, NOPOWER4, { BI, BDP } },
  2428. { "bdzf", BBO(16,BODZF,0,0), BBOY_MASK, PPCCOM, { BI, BD } },
  2429. { "bdzfl-", BBO(16,BODZF,0,1), BBOY_MASK, NOPOWER4, { BI, BDM } },
  2430. { "bdzfl+", BBO(16,BODZF,0,1), BBOY_MASK, NOPOWER4, { BI, BDP } },
  2431. { "bdzfl", BBO(16,BODZF,0,1), BBOY_MASK, PPCCOM, { BI, BD } },
  2432. { "bdzfa-", BBO(16,BODZF,1,0), BBOY_MASK, NOPOWER4, { BI, BDMA } },
  2433. { "bdzfa+", BBO(16,BODZF,1,0), BBOY_MASK, NOPOWER4, { BI, BDPA } },
  2434. { "bdzfa", BBO(16,BODZF,1,0), BBOY_MASK, PPCCOM, { BI, BDA } },
  2435. { "bdzfla-", BBO(16,BODZF,1,1), BBOY_MASK, NOPOWER4, { BI, BDMA } },
  2436. { "bdzfla+", BBO(16,BODZF,1,1), BBOY_MASK, NOPOWER4, { BI, BDPA } },
  2437. { "bdzfla", BBO(16,BODZF,1,1), BBOY_MASK, PPCCOM, { BI, BDA } },
  2438. { "bc-", B(16,0,0), B_MASK, PPCCOM, { BOE, BI, BDM } },
  2439. { "bc+", B(16,0,0), B_MASK, PPCCOM, { BOE, BI, BDP } },
  2440. { "bc", B(16,0,0), B_MASK, COM, { BO, BI, BD } },
  2441. { "bcl-", B(16,0,1), B_MASK, PPCCOM, { BOE, BI, BDM } },
  2442. { "bcl+", B(16,0,1), B_MASK, PPCCOM, { BOE, BI, BDP } },
  2443. { "bcl", B(16,0,1), B_MASK, COM, { BO, BI, BD } },
  2444. { "bca-", B(16,1,0), B_MASK, PPCCOM, { BOE, BI, BDMA } },
  2445. { "bca+", B(16,1,0), B_MASK, PPCCOM, { BOE, BI, BDPA } },
  2446. { "bca", B(16,1,0), B_MASK, COM, { BO, BI, BDA } },
  2447. { "bcla-", B(16,1,1), B_MASK, PPCCOM, { BOE, BI, BDMA } },
  2448. { "bcla+", B(16,1,1), B_MASK, PPCCOM, { BOE, BI, BDPA } },
  2449. { "bcla", B(16,1,1), B_MASK, COM, { BO, BI, BDA } },
  2450. { "sc", SC(17,1,0), SC_MASK, PPC, { LEV } },
  2451. { "svc", SC(17,0,0), SC_MASK, POWER, { SVC_LEV, FL1, FL2 } },
  2452. { "svcl", SC(17,0,1), SC_MASK, POWER, { SVC_LEV, FL1, FL2 } },
  2453. { "svca", SC(17,1,0), SC_MASK, PWRCOM, { SV } },
  2454. { "svcla", SC(17,1,1), SC_MASK, POWER, { SV } },
  2455. { "b", B(18,0,0), B_MASK, COM, { LI } },
  2456. { "bl", B(18,0,1), B_MASK, COM, { LI } },
  2457. { "ba", B(18,1,0), B_MASK, COM, { LIA } },
  2458. { "bla", B(18,1,1), B_MASK, COM, { LIA } },
  2459. { "mcrf", XL(19,0), XLBB_MASK|(3 << 21)|(3 << 16), COM, { BF, BFA } },
  2460. { "blr", XLO(19,BOU,16,0), XLBOBIBB_MASK, PPCCOM, { 0 } },
  2461. { "br", XLO(19,BOU,16,0), XLBOBIBB_MASK, PWRCOM, { 0 } },
  2462. { "blrl", XLO(19,BOU,16,1), XLBOBIBB_MASK, PPCCOM, { 0 } },
  2463. { "brl", XLO(19,BOU,16,1), XLBOBIBB_MASK, PWRCOM, { 0 } },
  2464. { "bdnzlr", XLO(19,BODNZ,16,0), XLBOBIBB_MASK, PPCCOM, { 0 } },
  2465. { "bdnzlr-", XLO(19,BODNZ,16,0), XLBOBIBB_MASK, NOPOWER4, { 0 } },
  2466. { "bdnzlr-", XLO(19,BODNZM4,16,0), XLBOBIBB_MASK, POWER4, { 0 } },
  2467. { "bdnzlr+", XLO(19,BODNZP,16,0), XLBOBIBB_MASK, NOPOWER4, { 0 } },
  2468. { "bdnzlr+", XLO(19,BODNZP4,16,0), XLBOBIBB_MASK, POWER4, { 0 } },
  2469. { "bdnzlrl", XLO(19,BODNZ,16,1), XLBOBIBB_MASK, PPCCOM, { 0 } },
  2470. { "bdnzlrl-",XLO(19,BODNZ,16,1), XLBOBIBB_MASK, NOPOWER4, { 0 } },
  2471. { "bdnzlrl-",XLO(19,BODNZM4,16,1), XLBOBIBB_MASK, POWER4, { 0 } },
  2472. { "bdnzlrl+",XLO(19,BODNZP,16,1), XLBOBIBB_MASK, NOPOWER4, { 0 } },
  2473. { "bdnzlrl+",XLO(19,BODNZP4,16,1), XLBOBIBB_MASK, POWER4, { 0 } },
  2474. { "bdzlr", XLO(19,BODZ,16,0), XLBOBIBB_MASK, PPCCOM, { 0 } },
  2475. { "bdzlr-", XLO(19,BODZ,16,0), XLBOBIBB_MASK, NOPOWER4, { 0 } },
  2476. { "bdzlr-", XLO(19,BODZM4,16,0), XLBOBIBB_MASK, POWER4, { 0 } },
  2477. { "bdzlr+", XLO(19,BODZP,16,0), XLBOBIBB_MASK, NOPOWER4, { 0 } },
  2478. { "bdzlr+", XLO(19,BODZP4,16,0), XLBOBIBB_MASK, POWER4, { 0 } },
  2479. { "bdzlrl", XLO(19,BODZ,16,1), XLBOBIBB_MASK, PPCCOM, { 0 } },
  2480. { "bdzlrl-", XLO(19,BODZ,16,1), XLBOBIBB_MASK, NOPOWER4, { 0 } },
  2481. { "bdzlrl-", XLO(19,BODZM4,16,1), XLBOBIBB_MASK, POWER4, { 0 } },
  2482. { "bdzlrl+", XLO(19,BODZP,16,1), XLBOBIBB_MASK, NOPOWER4, { 0 } },
  2483. { "bdzlrl+", XLO(19,BODZP4,16,1), XLBOBIBB_MASK, POWER4, { 0 } },
  2484. { "bltlr", XLOCB(19,BOT,CBLT,16,0), XLBOCBBB_MASK, PPCCOM, { CR } },
  2485. { "bltlr-", XLOCB(19,BOT,CBLT,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2486. { "bltlr-", XLOCB(19,BOTM4,CBLT,16,0), XLBOCBBB_MASK, POWER4, { CR } },
  2487. { "bltlr+", XLOCB(19,BOTP,CBLT,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2488. { "bltlr+", XLOCB(19,BOTP4,CBLT,16,0), XLBOCBBB_MASK, POWER4, { CR } },
  2489. { "bltr", XLOCB(19,BOT,CBLT,16,0), XLBOCBBB_MASK, PWRCOM, { CR } },
  2490. { "bltlrl", XLOCB(19,BOT,CBLT,16,1), XLBOCBBB_MASK, PPCCOM, { CR } },
  2491. { "bltlrl-", XLOCB(19,BOT,CBLT,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2492. { "bltlrl-", XLOCB(19,BOTM4,CBLT,16,1), XLBOCBBB_MASK, POWER4, { CR } },
  2493. { "bltlrl+", XLOCB(19,BOTP,CBLT,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2494. { "bltlrl+", XLOCB(19,BOTP4,CBLT,16,1), XLBOCBBB_MASK, POWER4, { CR } },
  2495. { "bltrl", XLOCB(19,BOT,CBLT,16,1), XLBOCBBB_MASK, PWRCOM, { CR } },
  2496. { "bgtlr", XLOCB(19,BOT,CBGT,16,0), XLBOCBBB_MASK, PPCCOM, { CR } },
  2497. { "bgtlr-", XLOCB(19,BOT,CBGT,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2498. { "bgtlr-", XLOCB(19,BOTM4,CBGT,16,0), XLBOCBBB_MASK, POWER4, { CR } },
  2499. { "bgtlr+", XLOCB(19,BOTP,CBGT,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2500. { "bgtlr+", XLOCB(19,BOTP4,CBGT,16,0), XLBOCBBB_MASK, POWER4, { CR } },
  2501. { "bgtr", XLOCB(19,BOT,CBGT,16,0), XLBOCBBB_MASK, PWRCOM, { CR } },
  2502. { "bgtlrl", XLOCB(19,BOT,CBGT,16,1), XLBOCBBB_MASK, PPCCOM, { CR } },
  2503. { "bgtlrl-", XLOCB(19,BOT,CBGT,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2504. { "bgtlrl-", XLOCB(19,BOTM4,CBGT,16,1), XLBOCBBB_MASK, POWER4, { CR } },
  2505. { "bgtlrl+", XLOCB(19,BOTP,CBGT,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2506. { "bgtlrl+", XLOCB(19,BOTP4,CBGT,16,1), XLBOCBBB_MASK, POWER4, { CR } },
  2507. { "bgtrl", XLOCB(19,BOT,CBGT,16,1), XLBOCBBB_MASK, PWRCOM, { CR } },
  2508. { "beqlr", XLOCB(19,BOT,CBEQ,16,0), XLBOCBBB_MASK, PPCCOM, { CR } },
  2509. { "beqlr-", XLOCB(19,BOT,CBEQ,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2510. { "beqlr-", XLOCB(19,BOTM4,CBEQ,16,0), XLBOCBBB_MASK, POWER4, { CR } },
  2511. { "beqlr+", XLOCB(19,BOTP,CBEQ,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2512. { "beqlr+", XLOCB(19,BOTP4,CBEQ,16,0), XLBOCBBB_MASK, POWER4, { CR } },
  2513. { "beqr", XLOCB(19,BOT,CBEQ,16,0), XLBOCBBB_MASK, PWRCOM, { CR } },
  2514. { "beqlrl", XLOCB(19,BOT,CBEQ,16,1), XLBOCBBB_MASK, PPCCOM, { CR } },
  2515. { "beqlrl-", XLOCB(19,BOT,CBEQ,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2516. { "beqlrl-", XLOCB(19,BOTM4,CBEQ,16,1), XLBOCBBB_MASK, POWER4, { CR } },
  2517. { "beqlrl+", XLOCB(19,BOTP,CBEQ,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2518. { "beqlrl+", XLOCB(19,BOTP4,CBEQ,16,1), XLBOCBBB_MASK, POWER4, { CR } },
  2519. { "beqrl", XLOCB(19,BOT,CBEQ,16,1), XLBOCBBB_MASK, PWRCOM, { CR } },
  2520. { "bsolr", XLOCB(19,BOT,CBSO,16,0), XLBOCBBB_MASK, PPCCOM, { CR } },
  2521. { "bsolr-", XLOCB(19,BOT,CBSO,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2522. { "bsolr-", XLOCB(19,BOTM4,CBSO,16,0), XLBOCBBB_MASK, POWER4, { CR } },
  2523. { "bsolr+", XLOCB(19,BOTP,CBSO,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2524. { "bsolr+", XLOCB(19,BOTP4,CBSO,16,0), XLBOCBBB_MASK, POWER4, { CR } },
  2525. { "bsor", XLOCB(19,BOT,CBSO,16,0), XLBOCBBB_MASK, PWRCOM, { CR } },
  2526. { "bsolrl", XLOCB(19,BOT,CBSO,16,1), XLBOCBBB_MASK, PPCCOM, { CR } },
  2527. { "bsolrl-", XLOCB(19,BOT,CBSO,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2528. { "bsolrl-", XLOCB(19,BOTM4,CBSO,16,1), XLBOCBBB_MASK, POWER4, { CR } },
  2529. { "bsolrl+", XLOCB(19,BOTP,CBSO,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2530. { "bsolrl+", XLOCB(19,BOTP4,CBSO,16,1), XLBOCBBB_MASK, POWER4, { CR } },
  2531. { "bsorl", XLOCB(19,BOT,CBSO,16,1), XLBOCBBB_MASK, PWRCOM, { CR } },
  2532. { "bunlr", XLOCB(19,BOT,CBSO,16,0), XLBOCBBB_MASK, PPCCOM, { CR } },
  2533. { "bunlr-", XLOCB(19,BOT,CBSO,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2534. { "bunlr-", XLOCB(19,BOTM4,CBSO,16,0), XLBOCBBB_MASK, POWER4, { CR } },
  2535. { "bunlr+", XLOCB(19,BOTP,CBSO,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2536. { "bunlr+", XLOCB(19,BOTP4,CBSO,16,0), XLBOCBBB_MASK, POWER4, { CR } },
  2537. { "bunlrl", XLOCB(19,BOT,CBSO,16,1), XLBOCBBB_MASK, PPCCOM, { CR } },
  2538. { "bunlrl-", XLOCB(19,BOT,CBSO,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2539. { "bunlrl-", XLOCB(19,BOTM4,CBSO,16,1), XLBOCBBB_MASK, POWER4, { CR } },
  2540. { "bunlrl+", XLOCB(19,BOTP,CBSO,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2541. { "bunlrl+", XLOCB(19,BOTP4,CBSO,16,1), XLBOCBBB_MASK, POWER4, { CR } },
  2542. { "bgelr", XLOCB(19,BOF,CBLT,16,0), XLBOCBBB_MASK, PPCCOM, { CR } },
  2543. { "bgelr-", XLOCB(19,BOF,CBLT,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2544. { "bgelr-", XLOCB(19,BOFM4,CBLT,16,0), XLBOCBBB_MASK, POWER4, { CR } },
  2545. { "bgelr+", XLOCB(19,BOFP,CBLT,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2546. { "bgelr+", XLOCB(19,BOFP4,CBLT,16,0), XLBOCBBB_MASK, POWER4, { CR } },
  2547. { "bger", XLOCB(19,BOF,CBLT,16,0), XLBOCBBB_MASK, PWRCOM, { CR } },
  2548. { "bgelrl", XLOCB(19,BOF,CBLT,16,1), XLBOCBBB_MASK, PPCCOM, { CR } },
  2549. { "bgelrl-", XLOCB(19,BOF,CBLT,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2550. { "bgelrl-", XLOCB(19,BOFM4,CBLT,16,1), XLBOCBBB_MASK, POWER4, { CR } },
  2551. { "bgelrl+", XLOCB(19,BOFP,CBLT,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2552. { "bgelrl+", XLOCB(19,BOFP4,CBLT,16,1), XLBOCBBB_MASK, POWER4, { CR } },
  2553. { "bgerl", XLOCB(19,BOF,CBLT,16,1), XLBOCBBB_MASK, PWRCOM, { CR } },
  2554. { "bnllr", XLOCB(19,BOF,CBLT,16,0), XLBOCBBB_MASK, PPCCOM, { CR } },
  2555. { "bnllr-", XLOCB(19,BOF,CBLT,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2556. { "bnllr-", XLOCB(19,BOFM4,CBLT,16,0), XLBOCBBB_MASK, POWER4, { CR } },
  2557. { "bnllr+", XLOCB(19,BOFP,CBLT,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2558. { "bnllr+", XLOCB(19,BOFP4,CBLT,16,0), XLBOCBBB_MASK, POWER4, { CR } },
  2559. { "bnlr", XLOCB(19,BOF,CBLT,16,0), XLBOCBBB_MASK, PWRCOM, { CR } },
  2560. { "bnllrl", XLOCB(19,BOF,CBLT,16,1), XLBOCBBB_MASK, PPCCOM, { CR } },
  2561. { "bnllrl-", XLOCB(19,BOF,CBLT,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2562. { "bnllrl-", XLOCB(19,BOFM4,CBLT,16,1), XLBOCBBB_MASK, POWER4, { CR } },
  2563. { "bnllrl+", XLOCB(19,BOFP,CBLT,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2564. { "bnllrl+", XLOCB(19,BOFP4,CBLT,16,1), XLBOCBBB_MASK, POWER4, { CR } },
  2565. { "bnlrl", XLOCB(19,BOF,CBLT,16,1), XLBOCBBB_MASK, PWRCOM, { CR } },
  2566. { "blelr", XLOCB(19,BOF,CBGT,16,0), XLBOCBBB_MASK, PPCCOM, { CR } },
  2567. { "blelr-", XLOCB(19,BOF,CBGT,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2568. { "blelr-", XLOCB(19,BOFM4,CBGT,16,0), XLBOCBBB_MASK, POWER4, { CR } },
  2569. { "blelr+", XLOCB(19,BOFP,CBGT,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2570. { "blelr+", XLOCB(19,BOFP4,CBGT,16,0), XLBOCBBB_MASK, POWER4, { CR } },
  2571. { "bler", XLOCB(19,BOF,CBGT,16,0), XLBOCBBB_MASK, PWRCOM, { CR } },
  2572. { "blelrl", XLOCB(19,BOF,CBGT,16,1), XLBOCBBB_MASK, PPCCOM, { CR } },
  2573. { "blelrl-", XLOCB(19,BOF,CBGT,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2574. { "blelrl-", XLOCB(19,BOFM4,CBGT,16,1), XLBOCBBB_MASK, POWER4, { CR } },
  2575. { "blelrl+", XLOCB(19,BOFP,CBGT,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2576. { "blelrl+", XLOCB(19,BOFP4,CBGT,16,1), XLBOCBBB_MASK, POWER4, { CR } },
  2577. { "blerl", XLOCB(19,BOF,CBGT,16,1), XLBOCBBB_MASK, PWRCOM, { CR } },
  2578. { "bnglr", XLOCB(19,BOF,CBGT,16,0), XLBOCBBB_MASK, PPCCOM, { CR } },
  2579. { "bnglr-", XLOCB(19,BOF,CBGT,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2580. { "bnglr-", XLOCB(19,BOFM4,CBGT,16,0), XLBOCBBB_MASK, POWER4, { CR } },
  2581. { "bnglr+", XLOCB(19,BOFP,CBGT,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2582. { "bnglr+", XLOCB(19,BOFP4,CBGT,16,0), XLBOCBBB_MASK, POWER4, { CR } },
  2583. { "bngr", XLOCB(19,BOF,CBGT,16,0), XLBOCBBB_MASK, PWRCOM, { CR } },
  2584. { "bnglrl", XLOCB(19,BOF,CBGT,16,1), XLBOCBBB_MASK, PPCCOM, { CR } },
  2585. { "bnglrl-", XLOCB(19,BOF,CBGT,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2586. { "bnglrl-", XLOCB(19,BOFM4,CBGT,16,1), XLBOCBBB_MASK, POWER4, { CR } },
  2587. { "bnglrl+", XLOCB(19,BOFP,CBGT,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2588. { "bnglrl+", XLOCB(19,BOFP4,CBGT,16,1), XLBOCBBB_MASK, POWER4, { CR } },
  2589. { "bngrl", XLOCB(19,BOF,CBGT,16,1), XLBOCBBB_MASK, PWRCOM, { CR } },
  2590. { "bnelr", XLOCB(19,BOF,CBEQ,16,0), XLBOCBBB_MASK, PPCCOM, { CR } },
  2591. { "bnelr-", XLOCB(19,BOF,CBEQ,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2592. { "bnelr-", XLOCB(19,BOFM4,CBEQ,16,0), XLBOCBBB_MASK, POWER4, { CR } },
  2593. { "bnelr+", XLOCB(19,BOFP,CBEQ,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2594. { "bnelr+", XLOCB(19,BOFP4,CBEQ,16,0), XLBOCBBB_MASK, POWER4, { CR } },
  2595. { "bner", XLOCB(19,BOF,CBEQ,16,0), XLBOCBBB_MASK, PWRCOM, { CR } },
  2596. { "bnelrl", XLOCB(19,BOF,CBEQ,16,1), XLBOCBBB_MASK, PPCCOM, { CR } },
  2597. { "bnelrl-", XLOCB(19,BOF,CBEQ,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2598. { "bnelrl-", XLOCB(19,BOFM4,CBEQ,16,1), XLBOCBBB_MASK, POWER4, { CR } },
  2599. { "bnelrl+", XLOCB(19,BOFP,CBEQ,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2600. { "bnelrl+", XLOCB(19,BOFP4,CBEQ,16,1), XLBOCBBB_MASK, POWER4, { CR } },
  2601. { "bnerl", XLOCB(19,BOF,CBEQ,16,1), XLBOCBBB_MASK, PWRCOM, { CR } },
  2602. { "bnslr", XLOCB(19,BOF,CBSO,16,0), XLBOCBBB_MASK, PPCCOM, { CR } },
  2603. { "bnslr-", XLOCB(19,BOF,CBSO,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2604. { "bnslr-", XLOCB(19,BOFM4,CBSO,16,0), XLBOCBBB_MASK, POWER4, { CR } },
  2605. { "bnslr+", XLOCB(19,BOFP,CBSO,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2606. { "bnslr+", XLOCB(19,BOFP4,CBSO,16,0), XLBOCBBB_MASK, POWER4, { CR } },
  2607. { "bnsr", XLOCB(19,BOF,CBSO,16,0), XLBOCBBB_MASK, PWRCOM, { CR } },
  2608. { "bnslrl", XLOCB(19,BOF,CBSO,16,1), XLBOCBBB_MASK, PPCCOM, { CR } },
  2609. { "bnslrl-", XLOCB(19,BOF,CBSO,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2610. { "bnslrl-", XLOCB(19,BOFM4,CBSO,16,1), XLBOCBBB_MASK, POWER4, { CR } },
  2611. { "bnslrl+", XLOCB(19,BOFP,CBSO,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2612. { "bnslrl+", XLOCB(19,BOFP4,CBSO,16,1), XLBOCBBB_MASK, POWER4, { CR } },
  2613. { "bnsrl", XLOCB(19,BOF,CBSO,16,1), XLBOCBBB_MASK, PWRCOM, { CR } },
  2614. { "bnulr", XLOCB(19,BOF,CBSO,16,0), XLBOCBBB_MASK, PPCCOM, { CR } },
  2615. { "bnulr-", XLOCB(19,BOF,CBSO,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2616. { "bnulr-", XLOCB(19,BOFM4,CBSO,16,0), XLBOCBBB_MASK, POWER4, { CR } },
  2617. { "bnulr+", XLOCB(19,BOFP,CBSO,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2618. { "bnulr+", XLOCB(19,BOFP4,CBSO,16,0), XLBOCBBB_MASK, POWER4, { CR } },
  2619. { "bnulrl", XLOCB(19,BOF,CBSO,16,1), XLBOCBBB_MASK, PPCCOM, { CR } },
  2620. { "bnulrl-", XLOCB(19,BOF,CBSO,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2621. { "bnulrl-", XLOCB(19,BOFM4,CBSO,16,1), XLBOCBBB_MASK, POWER4, { CR } },
  2622. { "bnulrl+", XLOCB(19,BOFP,CBSO,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2623. { "bnulrl+", XLOCB(19,BOFP4,CBSO,16,1), XLBOCBBB_MASK, POWER4, { CR } },
  2624. { "btlr", XLO(19,BOT,16,0), XLBOBB_MASK, PPCCOM, { BI } },
  2625. { "btlr-", XLO(19,BOT,16,0), XLBOBB_MASK, NOPOWER4, { BI } },
  2626. { "btlr-", XLO(19,BOTM4,16,0), XLBOBB_MASK, POWER4, { BI } },
  2627. { "btlr+", XLO(19,BOTP,16,0), XLBOBB_MASK, NOPOWER4, { BI } },
  2628. { "btlr+", XLO(19,BOTP4,16,0), XLBOBB_MASK, POWER4, { BI } },
  2629. { "bbtr", XLO(19,BOT,16,0), XLBOBB_MASK, PWRCOM, { BI } },
  2630. { "btlrl", XLO(19,BOT,16,1), XLBOBB_MASK, PPCCOM, { BI } },
  2631. { "btlrl-", XLO(19,BOT,16,1), XLBOBB_MASK, NOPOWER4, { BI } },
  2632. { "btlrl-", XLO(19,BOTM4,16,1), XLBOBB_MASK, POWER4, { BI } },
  2633. { "btlrl+", XLO(19,BOTP,16,1), XLBOBB_MASK, NOPOWER4, { BI } },
  2634. { "btlrl+", XLO(19,BOTP4,16,1), XLBOBB_MASK, POWER4, { BI } },
  2635. { "bbtrl", XLO(19,BOT,16,1), XLBOBB_MASK, PWRCOM, { BI } },
  2636. { "bflr", XLO(19,BOF,16,0), XLBOBB_MASK, PPCCOM, { BI } },
  2637. { "bflr-", XLO(19,BOF,16,0), XLBOBB_MASK, NOPOWER4, { BI } },
  2638. { "bflr-", XLO(19,BOFM4,16,0), XLBOBB_MASK, POWER4, { BI } },
  2639. { "bflr+", XLO(19,BOFP,16,0), XLBOBB_MASK, NOPOWER4, { BI } },
  2640. { "bflr+", XLO(19,BOFP4,16,0), XLBOBB_MASK, POWER4, { BI } },
  2641. { "bbfr", XLO(19,BOF,16,0), XLBOBB_MASK, PWRCOM, { BI } },
  2642. { "bflrl", XLO(19,BOF,16,1), XLBOBB_MASK, PPCCOM, { BI } },
  2643. { "bflrl-", XLO(19,BOF,16,1), XLBOBB_MASK, NOPOWER4, { BI } },
  2644. { "bflrl-", XLO(19,BOFM4,16,1), XLBOBB_MASK, POWER4, { BI } },
  2645. { "bflrl+", XLO(19,BOFP,16,1), XLBOBB_MASK, NOPOWER4, { BI } },
  2646. { "bflrl+", XLO(19,BOFP4,16,1), XLBOBB_MASK, POWER4, { BI } },
  2647. { "bbfrl", XLO(19,BOF,16,1), XLBOBB_MASK, PWRCOM, { BI } },
  2648. { "bdnztlr", XLO(19,BODNZT,16,0), XLBOBB_MASK, PPCCOM, { BI } },
  2649. { "bdnztlr-",XLO(19,BODNZT,16,0), XLBOBB_MASK, NOPOWER4, { BI } },
  2650. { "bdnztlr+",XLO(19,BODNZTP,16,0), XLBOBB_MASK, NOPOWER4, { BI } },
  2651. { "bdnztlrl",XLO(19,BODNZT,16,1), XLBOBB_MASK, PPCCOM, { BI } },
  2652. { "bdnztlrl-",XLO(19,BODNZT,16,1), XLBOBB_MASK, NOPOWER4, { BI } },
  2653. { "bdnztlrl+",XLO(19,BODNZTP,16,1), XLBOBB_MASK, NOPOWER4, { BI } },
  2654. { "bdnzflr", XLO(19,BODNZF,16,0), XLBOBB_MASK, PPCCOM, { BI } },
  2655. { "bdnzflr-",XLO(19,BODNZF,16,0), XLBOBB_MASK, NOPOWER4, { BI } },
  2656. { "bdnzflr+",XLO(19,BODNZFP,16,0), XLBOBB_MASK, NOPOWER4, { BI } },
  2657. { "bdnzflrl",XLO(19,BODNZF,16,1), XLBOBB_MASK, PPCCOM, { BI } },
  2658. { "bdnzflrl-",XLO(19,BODNZF,16,1), XLBOBB_MASK, NOPOWER4, { BI } },
  2659. { "bdnzflrl+",XLO(19,BODNZFP,16,1), XLBOBB_MASK, NOPOWER4, { BI } },
  2660. { "bdztlr", XLO(19,BODZT,16,0), XLBOBB_MASK, PPCCOM, { BI } },
  2661. { "bdztlr-", XLO(19,BODZT,16,0), XLBOBB_MASK, NOPOWER4, { BI } },
  2662. { "bdztlr+", XLO(19,BODZTP,16,0), XLBOBB_MASK, NOPOWER4, { BI } },
  2663. { "bdztlrl", XLO(19,BODZT,16,1), XLBOBB_MASK, PPCCOM, { BI } },
  2664. { "bdztlrl-",XLO(19,BODZT,16,1), XLBOBB_MASK, NOPOWER4, { BI } },
  2665. { "bdztlrl+",XLO(19,BODZTP,16,1), XLBOBB_MASK, NOPOWER4, { BI } },
  2666. { "bdzflr", XLO(19,BODZF,16,0), XLBOBB_MASK, PPCCOM, { BI } },
  2667. { "bdzflr-", XLO(19,BODZF,16,0), XLBOBB_MASK, NOPOWER4, { BI } },
  2668. { "bdzflr+", XLO(19,BODZFP,16,0), XLBOBB_MASK, NOPOWER4, { BI } },
  2669. { "bdzflrl", XLO(19,BODZF,16,1), XLBOBB_MASK, PPCCOM, { BI } },
  2670. { "bdzflrl-",XLO(19,BODZF,16,1), XLBOBB_MASK, NOPOWER4, { BI } },
  2671. { "bdzflrl+",XLO(19,BODZFP,16,1), XLBOBB_MASK, NOPOWER4, { BI } },
  2672. { "bclr+", XLYLK(19,16,1,0), XLYBB_MASK, PPCCOM, { BOE, BI } },
  2673. { "bclrl+", XLYLK(19,16,1,1), XLYBB_MASK, PPCCOM, { BOE, BI } },
  2674. { "bclr-", XLYLK(19,16,0,0), XLYBB_MASK, PPCCOM, { BOE, BI } },
  2675. { "bclrl-", XLYLK(19,16,0,1), XLYBB_MASK, PPCCOM, { BOE, BI } },
  2676. { "bclr", XLLK(19,16,0), XLBH_MASK, PPCCOM, { BO, BI, BH } },
  2677. { "bclrl", XLLK(19,16,1), XLBH_MASK, PPCCOM, { BO, BI, BH } },
  2678. { "bcr", XLLK(19,16,0), XLBB_MASK, PWRCOM, { BO, BI } },
  2679. { "bcrl", XLLK(19,16,1), XLBB_MASK, PWRCOM, { BO, BI } },
  2680. { "bclre", XLLK(19,17,0), XLBB_MASK, BOOKE64, { BO, BI } },
  2681. { "bclrel", XLLK(19,17,1), XLBB_MASK, BOOKE64, { BO, BI } },
  2682. { "rfid", XL(19,18), 0xffffffff, PPC64, { 0 } },
  2683. { "crnot", XL(19,33), XL_MASK, PPCCOM, { BT, BA, BBA } },
  2684. { "crnor", XL(19,33), XL_MASK, COM, { BT, BA, BB } },
  2685. { "rfmci", X(19,38), 0xffffffff, PPCRFMCI, { 0 } },
  2686. { "rfi", XL(19,50), 0xffffffff, COM, { 0 } },
  2687. { "rfci", XL(19,51), 0xffffffff, PPC403 | BOOKE, { 0 } },
  2688. { "rfsvc", XL(19,82), 0xffffffff, POWER, { 0 } },
  2689. { "crandc", XL(19,129), XL_MASK, COM, { BT, BA, BB } },
  2690. { "isync", XL(19,150), 0xffffffff, PPCCOM, { 0 } },
  2691. { "ics", XL(19,150), 0xffffffff, PWRCOM, { 0 } },
  2692. { "crclr", XL(19,193), XL_MASK, PPCCOM, { BT, BAT, BBA } },
  2693. { "crxor", XL(19,193), XL_MASK, COM, { BT, BA, BB } },
  2694. { "crnand", XL(19,225), XL_MASK, COM, { BT, BA, BB } },
  2695. { "crand", XL(19,257), XL_MASK, COM, { BT, BA, BB } },
  2696. { "hrfid", XL(19,274), 0xffffffff, POWER5 | CELL, { 0 } },
  2697. { "crset", XL(19,289), XL_MASK, PPCCOM, { BT, BAT, BBA } },
  2698. { "creqv", XL(19,289), XL_MASK, COM, { BT, BA, BB } },
  2699. { "doze", XL(19,402), 0xffffffff, POWER6, { 0 } },
  2700. { "crorc", XL(19,417), XL_MASK, COM, { BT, BA, BB } },
  2701. { "nap", XL(19,434), 0xffffffff, POWER6, { 0 } },
  2702. { "crmove", XL(19,449), XL_MASK, PPCCOM, { BT, BA, BBA } },
  2703. { "cror", XL(19,449), XL_MASK, COM, { BT, BA, BB } },
  2704. { "sleep", XL(19,466), 0xffffffff, POWER6, { 0 } },
  2705. { "rvwinkle", XL(19,498), 0xffffffff, POWER6, { 0 } },
  2706. { "bctr", XLO(19,BOU,528,0), XLBOBIBB_MASK, COM, { 0 } },
  2707. { "bctrl", XLO(19,BOU,528,1), XLBOBIBB_MASK, COM, { 0 } },
  2708. { "bltctr", XLOCB(19,BOT,CBLT,528,0), XLBOCBBB_MASK, PPCCOM, { CR } },
  2709. { "bltctr-", XLOCB(19,BOT,CBLT,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2710. { "bltctr-", XLOCB(19,BOTM4,CBLT,528,0), XLBOCBBB_MASK, POWER4, { CR } },
  2711. { "bltctr+", XLOCB(19,BOTP,CBLT,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2712. { "bltctr+", XLOCB(19,BOTP4,CBLT,528,0), XLBOCBBB_MASK, POWER4, { CR } },
  2713. { "bltctrl", XLOCB(19,BOT,CBLT,528,1), XLBOCBBB_MASK, PPCCOM, { CR } },
  2714. { "bltctrl-",XLOCB(19,BOT,CBLT,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2715. { "bltctrl-",XLOCB(19,BOTM4,CBLT,528,1), XLBOCBBB_MASK, POWER4, { CR } },
  2716. { "bltctrl+",XLOCB(19,BOTP,CBLT,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2717. { "bltctrl+",XLOCB(19,BOTP4,CBLT,528,1), XLBOCBBB_MASK, POWER4, { CR } },
  2718. { "bgtctr", XLOCB(19,BOT,CBGT,528,0), XLBOCBBB_MASK, PPCCOM, { CR } },
  2719. { "bgtctr-", XLOCB(19,BOT,CBGT,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2720. { "bgtctr-", XLOCB(19,BOTM4,CBGT,528,0), XLBOCBBB_MASK, POWER4, { CR } },
  2721. { "bgtctr+", XLOCB(19,BOTP,CBGT,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2722. { "bgtctr+", XLOCB(19,BOTP4,CBGT,528,0), XLBOCBBB_MASK, POWER4, { CR } },
  2723. { "bgtctrl", XLOCB(19,BOT,CBGT,528,1), XLBOCBBB_MASK, PPCCOM, { CR } },
  2724. { "bgtctrl-",XLOCB(19,BOT,CBGT,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2725. { "bgtctrl-",XLOCB(19,BOTM4,CBGT,528,1), XLBOCBBB_MASK, POWER4, { CR } },
  2726. { "bgtctrl+",XLOCB(19,BOTP,CBGT,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2727. { "bgtctrl+",XLOCB(19,BOTP4,CBGT,528,1), XLBOCBBB_MASK, POWER4, { CR } },
  2728. { "beqctr", XLOCB(19,BOT,CBEQ,528,0), XLBOCBBB_MASK, PPCCOM, { CR } },
  2729. { "beqctr-", XLOCB(19,BOT,CBEQ,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2730. { "beqctr-", XLOCB(19,BOTM4,CBEQ,528,0), XLBOCBBB_MASK, POWER4, { CR } },
  2731. { "beqctr+", XLOCB(19,BOTP,CBEQ,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2732. { "beqctr+", XLOCB(19,BOTP4,CBEQ,528,0), XLBOCBBB_MASK, POWER4, { CR } },
  2733. { "beqctrl", XLOCB(19,BOT,CBEQ,528,1), XLBOCBBB_MASK, PPCCOM, { CR } },
  2734. { "beqctrl-",XLOCB(19,BOT,CBEQ,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2735. { "beqctrl-",XLOCB(19,BOTM4,CBEQ,528,1), XLBOCBBB_MASK, POWER4, { CR } },
  2736. { "beqctrl+",XLOCB(19,BOTP,CBEQ,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2737. { "beqctrl+",XLOCB(19,BOTP4,CBEQ,528,1), XLBOCBBB_MASK, POWER4, { CR } },
  2738. { "bsoctr", XLOCB(19,BOT,CBSO,528,0), XLBOCBBB_MASK, PPCCOM, { CR } },
  2739. { "bsoctr-", XLOCB(19,BOT,CBSO,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2740. { "bsoctr-", XLOCB(19,BOTM4,CBSO,528,0), XLBOCBBB_MASK, POWER4, { CR } },
  2741. { "bsoctr+", XLOCB(19,BOTP,CBSO,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2742. { "bsoctr+", XLOCB(19,BOTP4,CBSO,528,0), XLBOCBBB_MASK, POWER4, { CR } },
  2743. { "bsoctrl", XLOCB(19,BOT,CBSO,528,1), XLBOCBBB_MASK, PPCCOM, { CR } },
  2744. { "bsoctrl-",XLOCB(19,BOT,CBSO,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2745. { "bsoctrl-",XLOCB(19,BOTM4,CBSO,528,1), XLBOCBBB_MASK, POWER4, { CR } },
  2746. { "bsoctrl+",XLOCB(19,BOTP,CBSO,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2747. { "bsoctrl+",XLOCB(19,BOTP4,CBSO,528,1), XLBOCBBB_MASK, POWER4, { CR } },
  2748. { "bunctr", XLOCB(19,BOT,CBSO,528,0), XLBOCBBB_MASK, PPCCOM, { CR } },
  2749. { "bunctr-", XLOCB(19,BOT,CBSO,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2750. { "bunctr-", XLOCB(19,BOTM4,CBSO,528,0), XLBOCBBB_MASK, POWER4, { CR } },
  2751. { "bunctr+", XLOCB(19,BOTP,CBSO,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2752. { "bunctr+", XLOCB(19,BOTP4,CBSO,528,0), XLBOCBBB_MASK, POWER4, { CR } },
  2753. { "bunctrl", XLOCB(19,BOT,CBSO,528,1), XLBOCBBB_MASK, PPCCOM, { CR } },
  2754. { "bunctrl-",XLOCB(19,BOT,CBSO,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2755. { "bunctrl-",XLOCB(19,BOTM4,CBSO,528,1), XLBOCBBB_MASK, POWER4, { CR } },
  2756. { "bunctrl+",XLOCB(19,BOTP,CBSO,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2757. { "bunctrl+",XLOCB(19,BOTP4,CBSO,528,1), XLBOCBBB_MASK, POWER4, { CR } },
  2758. { "bgectr", XLOCB(19,BOF,CBLT,528,0), XLBOCBBB_MASK, PPCCOM, { CR } },
  2759. { "bgectr-", XLOCB(19,BOF,CBLT,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2760. { "bgectr-", XLOCB(19,BOFM4,CBLT,528,0), XLBOCBBB_MASK, POWER4, { CR } },
  2761. { "bgectr+", XLOCB(19,BOFP,CBLT,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2762. { "bgectr+", XLOCB(19,BOFP4,CBLT,528,0), XLBOCBBB_MASK, POWER4, { CR } },
  2763. { "bgectrl", XLOCB(19,BOF,CBLT,528,1), XLBOCBBB_MASK, PPCCOM, { CR } },
  2764. { "bgectrl-",XLOCB(19,BOF,CBLT,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2765. { "bgectrl-",XLOCB(19,BOFM4,CBLT,528,1), XLBOCBBB_MASK, POWER4, { CR } },
  2766. { "bgectrl+",XLOCB(19,BOFP,CBLT,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2767. { "bgectrl+",XLOCB(19,BOFP4,CBLT,528,1), XLBOCBBB_MASK, POWER4, { CR } },
  2768. { "bnlctr", XLOCB(19,BOF,CBLT,528,0), XLBOCBBB_MASK, PPCCOM, { CR } },
  2769. { "bnlctr-", XLOCB(19,BOF,CBLT,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2770. { "bnlctr-", XLOCB(19,BOFM4,CBLT,528,0), XLBOCBBB_MASK, POWER4, { CR } },
  2771. { "bnlctr+", XLOCB(19,BOFP,CBLT,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2772. { "bnlctr+", XLOCB(19,BOFP4,CBLT,528,0), XLBOCBBB_MASK, POWER4, { CR } },
  2773. { "bnlctrl", XLOCB(19,BOF,CBLT,528,1), XLBOCBBB_MASK, PPCCOM, { CR } },
  2774. { "bnlctrl-",XLOCB(19,BOF,CBLT,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2775. { "bnlctrl-",XLOCB(19,BOFM4,CBLT,528,1), XLBOCBBB_MASK, POWER4, { CR } },
  2776. { "bnlctrl+",XLOCB(19,BOFP,CBLT,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2777. { "bnlctrl+",XLOCB(19,BOFP4,CBLT,528,1), XLBOCBBB_MASK, POWER4, { CR } },
  2778. { "blectr", XLOCB(19,BOF,CBGT,528,0), XLBOCBBB_MASK, PPCCOM, { CR } },
  2779. { "blectr-", XLOCB(19,BOF,CBGT,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2780. { "blectr-", XLOCB(19,BOFM4,CBGT,528,0), XLBOCBBB_MASK, POWER4, { CR } },
  2781. { "blectr+", XLOCB(19,BOFP,CBGT,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2782. { "blectr+", XLOCB(19,BOFP4,CBGT,528,0), XLBOCBBB_MASK, POWER4, { CR } },
  2783. { "blectrl", XLOCB(19,BOF,CBGT,528,1), XLBOCBBB_MASK, PPCCOM, { CR } },
  2784. { "blectrl-",XLOCB(19,BOF,CBGT,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2785. { "blectrl-",XLOCB(19,BOFM4,CBGT,528,1), XLBOCBBB_MASK, POWER4, { CR } },
  2786. { "blectrl+",XLOCB(19,BOFP,CBGT,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2787. { "blectrl+",XLOCB(19,BOFP4,CBGT,528,1), XLBOCBBB_MASK, POWER4, { CR } },
  2788. { "bngctr", XLOCB(19,BOF,CBGT,528,0), XLBOCBBB_MASK, PPCCOM, { CR } },
  2789. { "bngctr-", XLOCB(19,BOF,CBGT,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2790. { "bngctr-", XLOCB(19,BOFM4,CBGT,528,0), XLBOCBBB_MASK, POWER4, { CR } },
  2791. { "bngctr+", XLOCB(19,BOFP,CBGT,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2792. { "bngctr+", XLOCB(19,BOFP4,CBGT,528,0), XLBOCBBB_MASK, POWER4, { CR } },
  2793. { "bngctrl", XLOCB(19,BOF,CBGT,528,1), XLBOCBBB_MASK, PPCCOM, { CR } },
  2794. { "bngctrl-",XLOCB(19,BOF,CBGT,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2795. { "bngctrl-",XLOCB(19,BOFM4,CBGT,528,1), XLBOCBBB_MASK, POWER4, { CR } },
  2796. { "bngctrl+",XLOCB(19,BOFP,CBGT,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2797. { "bngctrl+",XLOCB(19,BOFP4,CBGT,528,1), XLBOCBBB_MASK, POWER4, { CR } },
  2798. { "bnectr", XLOCB(19,BOF,CBEQ,528,0), XLBOCBBB_MASK, PPCCOM, { CR } },
  2799. { "bnectr-", XLOCB(19,BOF,CBEQ,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2800. { "bnectr-", XLOCB(19,BOFM4,CBEQ,528,0), XLBOCBBB_MASK, POWER4, { CR } },
  2801. { "bnectr+", XLOCB(19,BOFP,CBEQ,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2802. { "bnectr+", XLOCB(19,BOFP4,CBEQ,528,0), XLBOCBBB_MASK, POWER4, { CR } },
  2803. { "bnectrl", XLOCB(19,BOF,CBEQ,528,1), XLBOCBBB_MASK, PPCCOM, { CR } },
  2804. { "bnectrl-",XLOCB(19,BOF,CBEQ,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2805. { "bnectrl-",XLOCB(19,BOFM4,CBEQ,528,1), XLBOCBBB_MASK, POWER4, { CR } },
  2806. { "bnectrl+",XLOCB(19,BOFP,CBEQ,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2807. { "bnectrl+",XLOCB(19,BOFP4,CBEQ,528,1), XLBOCBBB_MASK, POWER4, { CR } },
  2808. { "bnsctr", XLOCB(19,BOF,CBSO,528,0), XLBOCBBB_MASK, PPCCOM, { CR } },
  2809. { "bnsctr-", XLOCB(19,BOF,CBSO,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2810. { "bnsctr-", XLOCB(19,BOFM4,CBSO,528,0), XLBOCBBB_MASK, POWER4, { CR } },
  2811. { "bnsctr+", XLOCB(19,BOFP,CBSO,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2812. { "bnsctr+", XLOCB(19,BOFP4,CBSO,528,0), XLBOCBBB_MASK, POWER4, { CR } },
  2813. { "bnsctrl", XLOCB(19,BOF,CBSO,528,1), XLBOCBBB_MASK, PPCCOM, { CR } },
  2814. { "bnsctrl-",XLOCB(19,BOF,CBSO,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2815. { "bnsctrl-",XLOCB(19,BOFM4,CBSO,528,1), XLBOCBBB_MASK, POWER4, { CR } },
  2816. { "bnsctrl+",XLOCB(19,BOFP,CBSO,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2817. { "bnsctrl+",XLOCB(19,BOFP4,CBSO,528,1), XLBOCBBB_MASK, POWER4, { CR } },
  2818. { "bnuctr", XLOCB(19,BOF,CBSO,528,0), XLBOCBBB_MASK, PPCCOM, { CR } },
  2819. { "bnuctr-", XLOCB(19,BOF,CBSO,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2820. { "bnuctr-", XLOCB(19,BOFM4,CBSO,528,0), XLBOCBBB_MASK, POWER4, { CR } },
  2821. { "bnuctr+", XLOCB(19,BOFP,CBSO,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2822. { "bnuctr+", XLOCB(19,BOFP4,CBSO,528,0), XLBOCBBB_MASK, POWER4, { CR } },
  2823. { "bnuctrl", XLOCB(19,BOF,CBSO,528,1), XLBOCBBB_MASK, PPCCOM, { CR } },
  2824. { "bnuctrl-",XLOCB(19,BOF,CBSO,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2825. { "bnuctrl-",XLOCB(19,BOFM4,CBSO,528,1), XLBOCBBB_MASK, POWER4, { CR } },
  2826. { "bnuctrl+",XLOCB(19,BOFP,CBSO,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
  2827. { "bnuctrl+",XLOCB(19,BOFP4,CBSO,528,1), XLBOCBBB_MASK, POWER4, { CR } },
  2828. { "btctr", XLO(19,BOT,528,0), XLBOBB_MASK, PPCCOM, { BI } },
  2829. { "btctr-", XLO(19,BOT,528,0), XLBOBB_MASK, NOPOWER4, { BI } },
  2830. { "btctr-", XLO(19,BOTM4,528,0), XLBOBB_MASK, POWER4, { BI } },
  2831. { "btctr+", XLO(19,BOTP,528,0), XLBOBB_MASK, NOPOWER4, { BI } },
  2832. { "btctr+", XLO(19,BOTP4,528,0), XLBOBB_MASK, POWER4, { BI } },
  2833. { "btctrl", XLO(19,BOT,528,1), XLBOBB_MASK, PPCCOM, { BI } },
  2834. { "btctrl-", XLO(19,BOT,528,1), XLBOBB_MASK, NOPOWER4, { BI } },
  2835. { "btctrl-", XLO(19,BOTM4,528,1), XLBOBB_MASK, POWER4, { BI } },
  2836. { "btctrl+", XLO(19,BOTP,528,1), XLBOBB_MASK, NOPOWER4, { BI } },
  2837. { "btctrl+", XLO(19,BOTP4,528,1), XLBOBB_MASK, POWER4, { BI } },
  2838. { "bfctr", XLO(19,BOF,528,0), XLBOBB_MASK, PPCCOM, { BI } },
  2839. { "bfctr-", XLO(19,BOF,528,0), XLBOBB_MASK, NOPOWER4, { BI } },
  2840. { "bfctr-", XLO(19,BOFM4,528,0), XLBOBB_MASK, POWER4, { BI } },
  2841. { "bfctr+", XLO(19,BOFP,528,0), XLBOBB_MASK, NOPOWER4, { BI } },
  2842. { "bfctr+", XLO(19,BOFP4,528,0), XLBOBB_MASK, POWER4, { BI } },
  2843. { "bfctrl", XLO(19,BOF,528,1), XLBOBB_MASK, PPCCOM, { BI } },
  2844. { "bfctrl-", XLO(19,BOF,528,1), XLBOBB_MASK, NOPOWER4, { BI } },
  2845. { "bfctrl-", XLO(19,BOFM4,528,1), XLBOBB_MASK, POWER4, { BI } },
  2846. { "bfctrl+", XLO(19,BOFP,528,1), XLBOBB_MASK, NOPOWER4, { BI } },
  2847. { "bfctrl+", XLO(19,BOFP4,528,1), XLBOBB_MASK, POWER4, { BI } },
  2848. { "bcctr-", XLYLK(19,528,0,0), XLYBB_MASK, PPCCOM, { BOE, BI } },
  2849. { "bcctr+", XLYLK(19,528,1,0), XLYBB_MASK, PPCCOM, { BOE, BI } },
  2850. { "bcctrl-", XLYLK(19,528,0,1), XLYBB_MASK, PPCCOM, { BOE, BI } },
  2851. { "bcctrl+", XLYLK(19,528,1,1), XLYBB_MASK, PPCCOM, { BOE, BI } },
  2852. { "bcctr", XLLK(19,528,0), XLBH_MASK, PPCCOM, { BO, BI, BH } },
  2853. { "bcctrl", XLLK(19,528,1), XLBH_MASK, PPCCOM, { BO, BI, BH } },
  2854. { "bcc", XLLK(19,528,0), XLBB_MASK, PWRCOM, { BO, BI } },
  2855. { "bccl", XLLK(19,528,1), XLBB_MASK, PWRCOM, { BO, BI } },
  2856. { "bcctre", XLLK(19,529,0), XLYBB_MASK, BOOKE64, { BO, BI } },
  2857. { "bcctrel", XLLK(19,529,1), XLYBB_MASK, BOOKE64, { BO, BI } },
  2858. { "rlwimi", M(20,0), M_MASK, PPCCOM, { RA,RS,SH,MBE,ME } },
  2859. { "rlimi", M(20,0), M_MASK, PWRCOM, { RA,RS,SH,MBE,ME } },
  2860. { "rlwimi.", M(20,1), M_MASK, PPCCOM, { RA,RS,SH,MBE,ME } },
  2861. { "rlimi.", M(20,1), M_MASK, PWRCOM, { RA,RS,SH,MBE,ME } },
  2862. { "rotlwi", MME(21,31,0), MMBME_MASK, PPCCOM, { RA, RS, SH } },
  2863. { "clrlwi", MME(21,31,0), MSHME_MASK, PPCCOM, { RA, RS, MB } },
  2864. { "rlwinm", M(21,0), M_MASK, PPCCOM, { RA,RS,SH,MBE,ME } },
  2865. { "rlinm", M(21,0), M_MASK, PWRCOM, { RA,RS,SH,MBE,ME } },
  2866. { "rotlwi.", MME(21,31,1), MMBME_MASK, PPCCOM, { RA,RS,SH } },
  2867. { "clrlwi.", MME(21,31,1), MSHME_MASK, PPCCOM, { RA, RS, MB } },
  2868. { "rlwinm.", M(21,1), M_MASK, PPCCOM, { RA,RS,SH,MBE,ME } },
  2869. { "rlinm.", M(21,1), M_MASK, PWRCOM, { RA,RS,SH,MBE,ME } },
  2870. { "rlmi", M(22,0), M_MASK, M601, { RA,RS,RB,MBE,ME } },
  2871. { "rlmi.", M(22,1), M_MASK, M601, { RA,RS,RB,MBE,ME } },
  2872. { "be", B(22,0,0), B_MASK, BOOKE64, { LI } },
  2873. { "bel", B(22,0,1), B_MASK, BOOKE64, { LI } },
  2874. { "bea", B(22,1,0), B_MASK, BOOKE64, { LIA } },
  2875. { "bela", B(22,1,1), B_MASK, BOOKE64, { LIA } },
  2876. { "rotlw", MME(23,31,0), MMBME_MASK, PPCCOM, { RA, RS, RB } },
  2877. { "rlwnm", M(23,0), M_MASK, PPCCOM, { RA,RS,RB,MBE,ME } },
  2878. { "rlnm", M(23,0), M_MASK, PWRCOM, { RA,RS,RB,MBE,ME } },
  2879. { "rotlw.", MME(23,31,1), MMBME_MASK, PPCCOM, { RA, RS, RB } },
  2880. { "rlwnm.", M(23,1), M_MASK, PPCCOM, { RA,RS,RB,MBE,ME } },
  2881. { "rlnm.", M(23,1), M_MASK, PWRCOM, { RA,RS,RB,MBE,ME } },
  2882. { "nop", OP(24), 0xffffffff, PPCCOM, { 0 } },
  2883. { "ori", OP(24), OP_MASK, PPCCOM, { RA, RS, UI } },
  2884. { "oril", OP(24), OP_MASK, PWRCOM, { RA, RS, UI } },
  2885. { "oris", OP(25), OP_MASK, PPCCOM, { RA, RS, UI } },
  2886. { "oriu", OP(25), OP_MASK, PWRCOM, { RA, RS, UI } },
  2887. { "xori", OP(26), OP_MASK, PPCCOM, { RA, RS, UI } },
  2888. { "xoril", OP(26), OP_MASK, PWRCOM, { RA, RS, UI } },
  2889. { "xoris", OP(27), OP_MASK, PPCCOM, { RA, RS, UI } },
  2890. { "xoriu", OP(27), OP_MASK, PWRCOM, { RA, RS, UI } },
  2891. { "andi.", OP(28), OP_MASK, PPCCOM, { RA, RS, UI } },
  2892. { "andil.", OP(28), OP_MASK, PWRCOM, { RA, RS, UI } },
  2893. { "andis.", OP(29), OP_MASK, PPCCOM, { RA, RS, UI } },
  2894. { "andiu.", OP(29), OP_MASK, PWRCOM, { RA, RS, UI } },
  2895. { "rotldi", MD(30,0,0), MDMB_MASK, PPC64, { RA, RS, SH6 } },
  2896. { "clrldi", MD(30,0,0), MDSH_MASK, PPC64, { RA, RS, MB6 } },
  2897. { "rldicl", MD(30,0,0), MD_MASK, PPC64, { RA, RS, SH6, MB6 } },
  2898. { "rotldi.", MD(30,0,1), MDMB_MASK, PPC64, { RA, RS, SH6 } },
  2899. { "clrldi.", MD(30,0,1), MDSH_MASK, PPC64, { RA, RS, MB6 } },
  2900. { "rldicl.", MD(30,0,1), MD_MASK, PPC64, { RA, RS, SH6, MB6 } },
  2901. { "rldicr", MD(30,1,0), MD_MASK, PPC64, { RA, RS, SH6, ME6 } },
  2902. { "rldicr.", MD(30,1,1), MD_MASK, PPC64, { RA, RS, SH6, ME6 } },
  2903. { "rldic", MD(30,2,0), MD_MASK, PPC64, { RA, RS, SH6, MB6 } },
  2904. { "rldic.", MD(30,2,1), MD_MASK, PPC64, { RA, RS, SH6, MB6 } },
  2905. { "rldimi", MD(30,3,0), MD_MASK, PPC64, { RA, RS, SH6, MB6 } },
  2906. { "rldimi.", MD(30,3,1), MD_MASK, PPC64, { RA, RS, SH6, MB6 } },
  2907. { "rotld", MDS(30,8,0), MDSMB_MASK, PPC64, { RA, RS, RB } },
  2908. { "rldcl", MDS(30,8,0), MDS_MASK, PPC64, { RA, RS, RB, MB6 } },
  2909. { "rotld.", MDS(30,8,1), MDSMB_MASK, PPC64, { RA, RS, RB } },
  2910. { "rldcl.", MDS(30,8,1), MDS_MASK, PPC64, { RA, RS, RB, MB6 } },
  2911. { "rldcr", MDS(30,9,0), MDS_MASK, PPC64, { RA, RS, RB, ME6 } },
  2912. { "rldcr.", MDS(30,9,1), MDS_MASK, PPC64, { RA, RS, RB, ME6 } },
  2913. { "cmpw", XOPL(31,0,0), XCMPL_MASK, PPCCOM, { OBF, RA, RB } },
  2914. { "cmpd", XOPL(31,0,1), XCMPL_MASK, PPC64, { OBF, RA, RB } },
  2915. { "cmp", X(31,0), XCMP_MASK, PPC, { BF, L, RA, RB } },
  2916. { "cmp", X(31,0), XCMPL_MASK, PWRCOM, { BF, RA, RB } },
  2917. { "twlgt", XTO(31,4,TOLGT), XTO_MASK, PPCCOM, { RA, RB } },
  2918. { "tlgt", XTO(31,4,TOLGT), XTO_MASK, PWRCOM, { RA, RB } },
  2919. { "twllt", XTO(31,4,TOLLT), XTO_MASK, PPCCOM, { RA, RB } },
  2920. { "tllt", XTO(31,4,TOLLT), XTO_MASK, PWRCOM, { RA, RB } },
  2921. { "tweq", XTO(31,4,TOEQ), XTO_MASK, PPCCOM, { RA, RB } },
  2922. { "teq", XTO(31,4,TOEQ), XTO_MASK, PWRCOM, { RA, RB } },
  2923. { "twlge", XTO(31,4,TOLGE), XTO_MASK, PPCCOM, { RA, RB } },
  2924. { "tlge", XTO(31,4,TOLGE), XTO_MASK, PWRCOM, { RA, RB } },
  2925. { "twlnl", XTO(31,4,TOLNL), XTO_MASK, PPCCOM, { RA, RB } },
  2926. { "tlnl", XTO(31,4,TOLNL), XTO_MASK, PWRCOM, { RA, RB } },
  2927. { "twlle", XTO(31,4,TOLLE), XTO_MASK, PPCCOM, { RA, RB } },
  2928. { "tlle", XTO(31,4,TOLLE), XTO_MASK, PWRCOM, { RA, RB } },
  2929. { "twlng", XTO(31,4,TOLNG), XTO_MASK, PPCCOM, { RA, RB } },
  2930. { "tlng", XTO(31,4,TOLNG), XTO_MASK, PWRCOM, { RA, RB } },
  2931. { "twgt", XTO(31,4,TOGT), XTO_MASK, PPCCOM, { RA, RB } },
  2932. { "tgt", XTO(31,4,TOGT), XTO_MASK, PWRCOM, { RA, RB } },
  2933. { "twge", XTO(31,4,TOGE), XTO_MASK, PPCCOM, { RA, RB } },
  2934. { "tge", XTO(31,4,TOGE), XTO_MASK, PWRCOM, { RA, RB } },
  2935. { "twnl", XTO(31,4,TONL), XTO_MASK, PPCCOM, { RA, RB } },
  2936. { "tnl", XTO(31,4,TONL), XTO_MASK, PWRCOM, { RA, RB } },
  2937. { "twlt", XTO(31,4,TOLT), XTO_MASK, PPCCOM, { RA, RB } },
  2938. { "tlt", XTO(31,4,TOLT), XTO_MASK, PWRCOM, { RA, RB } },
  2939. { "twle", XTO(31,4,TOLE), XTO_MASK, PPCCOM, { RA, RB } },
  2940. { "tle", XTO(31,4,TOLE), XTO_MASK, PWRCOM, { RA, RB } },
  2941. { "twng", XTO(31,4,TONG), XTO_MASK, PPCCOM, { RA, RB } },
  2942. { "tng", XTO(31,4,TONG), XTO_MASK, PWRCOM, { RA, RB } },
  2943. { "twne", XTO(31,4,TONE), XTO_MASK, PPCCOM, { RA, RB } },
  2944. { "tne", XTO(31,4,TONE), XTO_MASK, PWRCOM, { RA, RB } },
  2945. { "trap", XTO(31,4,TOU), 0xffffffff, PPCCOM, { 0 } },
  2946. { "tw", X(31,4), X_MASK, PPCCOM, { TO, RA, RB } },
  2947. { "t", X(31,4), X_MASK, PWRCOM, { TO, RA, RB } },
  2948. { "subfc", XO(31,8,0,0), XO_MASK, PPCCOM, { RT, RA, RB } },
  2949. { "sf", XO(31,8,0,0), XO_MASK, PWRCOM, { RT, RA, RB } },
  2950. { "subc", XO(31,8,0,0), XO_MASK, PPC, { RT, RB, RA } },
  2951. { "subfc.", XO(31,8,0,1), XO_MASK, PPCCOM, { RT, RA, RB } },
  2952. { "sf.", XO(31,8,0,1), XO_MASK, PWRCOM, { RT, RA, RB } },
  2953. { "subc.", XO(31,8,0,1), XO_MASK, PPCCOM, { RT, RB, RA } },
  2954. { "subfco", XO(31,8,1,0), XO_MASK, PPCCOM, { RT, RA, RB } },
  2955. { "sfo", XO(31,8,1,0), XO_MASK, PWRCOM, { RT, RA, RB } },
  2956. { "subco", XO(31,8,1,0), XO_MASK, PPC, { RT, RB, RA } },
  2957. { "subfco.", XO(31,8,1,1), XO_MASK, PPCCOM, { RT, RA, RB } },
  2958. { "sfo.", XO(31,8,1,1), XO_MASK, PWRCOM, { RT, RA, RB } },
  2959. { "subco.", XO(31,8,1,1), XO_MASK, PPC, { RT, RB, RA } },
  2960. { "mulhdu", XO(31,9,0,0), XO_MASK, PPC64, { RT, RA, RB } },
  2961. { "mulhdu.", XO(31,9,0,1), XO_MASK, PPC64, { RT, RA, RB } },
  2962. { "addc", XO(31,10,0,0), XO_MASK, PPCCOM, { RT, RA, RB } },
  2963. { "a", XO(31,10,0,0), XO_MASK, PWRCOM, { RT, RA, RB } },
  2964. { "addc.", XO(31,10,0,1), XO_MASK, PPCCOM, { RT, RA, RB } },
  2965. { "a.", XO(31,10,0,1), XO_MASK, PWRCOM, { RT, RA, RB } },
  2966. { "addco", XO(31,10,1,0), XO_MASK, PPCCOM, { RT, RA, RB } },
  2967. { "ao", XO(31,10,1,0), XO_MASK, PWRCOM, { RT, RA, RB } },
  2968. { "addco.", XO(31,10,1,1), XO_MASK, PPCCOM, { RT, RA, RB } },
  2969. { "ao.", XO(31,10,1,1), XO_MASK, PWRCOM, { RT, RA, RB } },
  2970. { "mulhwu", XO(31,11,0,0), XO_MASK, PPC, { RT, RA, RB } },
  2971. { "mulhwu.", XO(31,11,0,1), XO_MASK, PPC, { RT, RA, RB } },
  2972. { "isellt", X(31,15), X_MASK, PPCISEL, { RT, RA, RB } },
  2973. { "iselgt", X(31,47), X_MASK, PPCISEL, { RT, RA, RB } },
  2974. { "iseleq", X(31,79), X_MASK, PPCISEL, { RT, RA, RB } },
  2975. { "isel", XISEL(31,15), XISEL_MASK, PPCISEL, { RT, RA, RB, CRB } },
  2976. { "mfocrf", XFXM(31,19,0,1), XFXFXM_MASK, COM, { RT, FXM } },
  2977. { "mfcr", X(31,19), XRARB_MASK, NOPOWER4 | COM, { RT } },
  2978. { "mfcr", X(31,19), XFXFXM_MASK, POWER4, { RT, FXM4 } },
  2979. { "lwarx", X(31,20), XEH_MASK, PPC, { RT, RA0, RB, EH } },
  2980. { "ldx", X(31,21), X_MASK, PPC64, { RT, RA0, RB } },
  2981. { "icbt", X(31,22), X_MASK, BOOKE|PPCE300, { CT, RA, RB } },
  2982. { "icbt", X(31,262), XRT_MASK, PPC403, { RA, RB } },
  2983. { "lwzx", X(31,23), X_MASK, PPCCOM, { RT, RA0, RB } },
  2984. { "lx", X(31,23), X_MASK, PWRCOM, { RT, RA, RB } },
  2985. { "slw", XRC(31,24,0), X_MASK, PPCCOM, { RA, RS, RB } },
  2986. { "sl", XRC(31,24,0), X_MASK, PWRCOM, { RA, RS, RB } },
  2987. { "slw.", XRC(31,24,1), X_MASK, PPCCOM, { RA, RS, RB } },
  2988. { "sl.", XRC(31,24,1), X_MASK, PWRCOM, { RA, RS, RB } },
  2989. { "cntlzw", XRC(31,26,0), XRB_MASK, PPCCOM, { RA, RS } },
  2990. { "cntlz", XRC(31,26,0), XRB_MASK, PWRCOM, { RA, RS } },
  2991. { "cntlzw.", XRC(31,26,1), XRB_MASK, PPCCOM, { RA, RS } },
  2992. { "cntlz.", XRC(31,26,1), XRB_MASK, PWRCOM, { RA, RS } },
  2993. { "sld", XRC(31,27,0), X_MASK, PPC64, { RA, RS, RB } },
  2994. { "sld.", XRC(31,27,1), X_MASK, PPC64, { RA, RS, RB } },
  2995. { "and", XRC(31,28,0), X_MASK, COM, { RA, RS, RB } },
  2996. { "and.", XRC(31,28,1), X_MASK, COM, { RA, RS, RB } },
  2997. { "maskg", XRC(31,29,0), X_MASK, M601, { RA, RS, RB } },
  2998. { "maskg.", XRC(31,29,1), X_MASK, M601, { RA, RS, RB } },
  2999. { "icbte", X(31,30), X_MASK, BOOKE64, { CT, RA, RB } },
  3000. { "lwzxe", X(31,31), X_MASK, BOOKE64, { RT, RA0, RB } },
  3001. { "cmplw", XOPL(31,32,0), XCMPL_MASK, PPCCOM, { OBF, RA, RB } },
  3002. { "cmpld", XOPL(31,32,1), XCMPL_MASK, PPC64, { OBF, RA, RB } },
  3003. { "cmpl", X(31,32), XCMP_MASK, PPC, { BF, L, RA, RB } },
  3004. { "cmpl", X(31,32), XCMPL_MASK, PWRCOM, { BF, RA, RB } },
  3005. { "subf", XO(31,40,0,0), XO_MASK, PPC, { RT, RA, RB } },
  3006. { "sub", XO(31,40,0,0), XO_MASK, PPC, { RT, RB, RA } },
  3007. { "subf.", XO(31,40,0,1), XO_MASK, PPC, { RT, RA, RB } },
  3008. { "sub.", XO(31,40,0,1), XO_MASK, PPC, { RT, RB, RA } },
  3009. { "subfo", XO(31,40,1,0), XO_MASK, PPC, { RT, RA, RB } },
  3010. { "subo", XO(31,40,1,0), XO_MASK, PPC, { RT, RB, RA } },
  3011. { "subfo.", XO(31,40,1,1), XO_MASK, PPC, { RT, RA, RB } },
  3012. { "subo.", XO(31,40,1,1), XO_MASK, PPC, { RT, RB, RA } },
  3013. { "ldux", X(31,53), X_MASK, PPC64, { RT, RAL, RB } },
  3014. { "dcbst", X(31,54), XRT_MASK, PPC, { RA, RB } },
  3015. { "lwzux", X(31,55), X_MASK, PPCCOM, { RT, RAL, RB } },
  3016. { "lux", X(31,55), X_MASK, PWRCOM, { RT, RA, RB } },
  3017. { "dcbste", X(31,62), XRT_MASK, BOOKE64, { RA, RB } },
  3018. { "lwzuxe", X(31,63), X_MASK, BOOKE64, { RT, RAL, RB } },
  3019. { "cntlzd", XRC(31,58,0), XRB_MASK, PPC64, { RA, RS } },
  3020. { "cntlzd.", XRC(31,58,1), XRB_MASK, PPC64, { RA, RS } },
  3021. { "andc", XRC(31,60,0), X_MASK, COM, { RA, RS, RB } },
  3022. { "andc.", XRC(31,60,1), X_MASK, COM, { RA, RS, RB } },
  3023. { "tdlgt", XTO(31,68,TOLGT), XTO_MASK, PPC64, { RA, RB } },
  3024. { "tdllt", XTO(31,68,TOLLT), XTO_MASK, PPC64, { RA, RB } },
  3025. { "tdeq", XTO(31,68,TOEQ), XTO_MASK, PPC64, { RA, RB } },
  3026. { "tdlge", XTO(31,68,TOLGE), XTO_MASK, PPC64, { RA, RB } },
  3027. { "tdlnl", XTO(31,68,TOLNL), XTO_MASK, PPC64, { RA, RB } },
  3028. { "tdlle", XTO(31,68,TOLLE), XTO_MASK, PPC64, { RA, RB } },
  3029. { "tdlng", XTO(31,68,TOLNG), XTO_MASK, PPC64, { RA, RB } },
  3030. { "tdgt", XTO(31,68,TOGT), XTO_MASK, PPC64, { RA, RB } },
  3031. { "tdge", XTO(31,68,TOGE), XTO_MASK, PPC64, { RA, RB } },
  3032. { "tdnl", XTO(31,68,TONL), XTO_MASK, PPC64, { RA, RB } },
  3033. { "tdlt", XTO(31,68,TOLT), XTO_MASK, PPC64, { RA, RB } },
  3034. { "tdle", XTO(31,68,TOLE), XTO_MASK, PPC64, { RA, RB } },
  3035. { "tdng", XTO(31,68,TONG), XTO_MASK, PPC64, { RA, RB } },
  3036. { "tdne", XTO(31,68,TONE), XTO_MASK, PPC64, { RA, RB } },
  3037. { "td", X(31,68), X_MASK, PPC64, { TO, RA, RB } },
  3038. { "mulhd", XO(31,73,0,0), XO_MASK, PPC64, { RT, RA, RB } },
  3039. { "mulhd.", XO(31,73,0,1), XO_MASK, PPC64, { RT, RA, RB } },
  3040. { "mulhw", XO(31,75,0,0), XO_MASK, PPC, { RT, RA, RB } },
  3041. { "mulhw.", XO(31,75,0,1), XO_MASK, PPC, { RT, RA, RB } },
  3042. { "dlmzb", XRC(31,78,0), X_MASK, PPC403|PPC440, { RA, RS, RB } },
  3043. { "dlmzb.", XRC(31,78,1), X_MASK, PPC403|PPC440, { RA, RS, RB } },
  3044. { "mtsrd", X(31,82), XRB_MASK|(1<<20), PPC64, { SR, RS } },
  3045. { "mfmsr", X(31,83), XRARB_MASK, COM, { RT } },
  3046. { "ldarx", X(31,84), XEH_MASK, PPC64, { RT, RA0, RB, EH } },
  3047. { "dcbfl", XOPL(31,86,1), XRT_MASK, POWER5, { RA, RB } },
  3048. { "dcbf", X(31,86), XLRT_MASK, PPC, { RA, RB, XRT_L } },
  3049. { "lbzx", X(31,87), X_MASK, COM, { RT, RA0, RB } },
  3050. { "dcbfe", X(31,94), XRT_MASK, BOOKE64, { RA, RB } },
  3051. { "lbzxe", X(31,95), X_MASK, BOOKE64, { RT, RA0, RB } },
  3052. { "neg", XO(31,104,0,0), XORB_MASK, COM, { RT, RA } },
  3053. { "neg.", XO(31,104,0,1), XORB_MASK, COM, { RT, RA } },
  3054. { "nego", XO(31,104,1,0), XORB_MASK, COM, { RT, RA } },
  3055. { "nego.", XO(31,104,1,1), XORB_MASK, COM, { RT, RA } },
  3056. { "mul", XO(31,107,0,0), XO_MASK, M601, { RT, RA, RB } },
  3057. { "mul.", XO(31,107,0,1), XO_MASK, M601, { RT, RA, RB } },
  3058. { "mulo", XO(31,107,1,0), XO_MASK, M601, { RT, RA, RB } },
  3059. { "mulo.", XO(31,107,1,1), XO_MASK, M601, { RT, RA, RB } },
  3060. { "mtsrdin", X(31,114), XRA_MASK, PPC64, { RS, RB } },
  3061. { "clf", X(31,118), XTO_MASK, POWER, { RA, RB } },
  3062. { "lbzux", X(31,119), X_MASK, COM, { RT, RAL, RB } },
  3063. { "popcntb", X(31,122), XRB_MASK, POWER5, { RA, RS } },
  3064. { "not", XRC(31,124,0), X_MASK, COM, { RA, RS, RBS } },
  3065. { "nor", XRC(31,124,0), X_MASK, COM, { RA, RS, RB } },
  3066. { "not.", XRC(31,124,1), X_MASK, COM, { RA, RS, RBS } },
  3067. { "nor.", XRC(31,124,1), X_MASK, COM, { RA, RS, RB } },
  3068. { "lwarxe", X(31,126), X_MASK, BOOKE64, { RT, RA0, RB } },
  3069. { "lbzuxe", X(31,127), X_MASK, BOOKE64, { RT, RAL, RB } },
  3070. { "wrtee", X(31,131), XRARB_MASK, PPC403 | BOOKE, { RS } },
  3071. { "dcbtstls",X(31,134), X_MASK, PPCCHLK, { CT, RA, RB }},
  3072. { "subfe", XO(31,136,0,0), XO_MASK, PPCCOM, { RT, RA, RB } },
  3073. { "sfe", XO(31,136,0,0), XO_MASK, PWRCOM, { RT, RA, RB } },
  3074. { "subfe.", XO(31,136,0,1), XO_MASK, PPCCOM, { RT, RA, RB } },
  3075. { "sfe.", XO(31,136,0,1), XO_MASK, PWRCOM, { RT, RA, RB } },
  3076. { "subfeo", XO(31,136,1,0), XO_MASK, PPCCOM, { RT, RA, RB } },
  3077. { "sfeo", XO(31,136,1,0), XO_MASK, PWRCOM, { RT, RA, RB } },
  3078. { "subfeo.", XO(31,136,1,1), XO_MASK, PPCCOM, { RT, RA, RB } },
  3079. { "sfeo.", XO(31,136,1,1), XO_MASK, PWRCOM, { RT, RA, RB } },
  3080. { "adde", XO(31,138,0,0), XO_MASK, PPCCOM, { RT, RA, RB } },
  3081. { "ae", XO(31,138,0,0), XO_MASK, PWRCOM, { RT, RA, RB } },
  3082. { "adde.", XO(31,138,0,1), XO_MASK, PPCCOM, { RT, RA, RB } },
  3083. { "ae.", XO(31,138,0,1), XO_MASK, PWRCOM, { RT, RA, RB } },
  3084. { "addeo", XO(31,138,1,0), XO_MASK, PPCCOM, { RT, RA, RB } },
  3085. { "aeo", XO(31,138,1,0), XO_MASK, PWRCOM, { RT, RA, RB } },
  3086. { "addeo.", XO(31,138,1,1), XO_MASK, PPCCOM, { RT, RA, RB } },
  3087. { "aeo.", XO(31,138,1,1), XO_MASK, PWRCOM, { RT, RA, RB } },
  3088. { "dcbtstlse",X(31,142),X_MASK, PPCCHLK64, { CT, RA, RB }},
  3089. { "mtocrf", XFXM(31,144,0,1), XFXFXM_MASK, COM, { FXM, RS } },
  3090. { "mtcr", XFXM(31,144,0xff,0), XRARB_MASK, COM, { RS }},
  3091. { "mtcrf", X(31,144), XFXFXM_MASK, COM, { FXM, RS } },
  3092. { "mtmsr", X(31,146), XRARB_MASK, COM, { RS } },
  3093. { "stdx", X(31,149), X_MASK, PPC64, { RS, RA0, RB } },
  3094. { "stwcx.", XRC(31,150,1), X_MASK, PPC, { RS, RA0, RB } },
  3095. { "stwx", X(31,151), X_MASK, PPCCOM, { RS, RA0, RB } },
  3096. { "stx", X(31,151), X_MASK, PWRCOM, { RS, RA, RB } },
  3097. { "stwcxe.", XRC(31,158,1), X_MASK, BOOKE64, { RS, RA0, RB } },
  3098. { "stwxe", X(31,159), X_MASK, BOOKE64, { RS, RA0, RB } },
  3099. { "slq", XRC(31,152,0), X_MASK, M601, { RA, RS, RB } },
  3100. { "slq.", XRC(31,152,1), X_MASK, M601, { RA, RS, RB } },
  3101. { "sle", XRC(31,153,0), X_MASK, M601, { RA, RS, RB } },
  3102. { "sle.", XRC(31,153,1), X_MASK, M601, { RA, RS, RB } },
  3103. { "prtyw", X(31,154), XRB_MASK, POWER6, { RA, RS } },
  3104. { "wrteei", X(31,163), XE_MASK, PPC403 | BOOKE, { E } },
  3105. { "dcbtls", X(31,166), X_MASK, PPCCHLK, { CT, RA, RB }},
  3106. { "dcbtlse", X(31,174), X_MASK, PPCCHLK64, { CT, RA, RB }},
  3107. { "mtmsrd", X(31,178), XRLARB_MASK, PPC64, { RS, MTMSRD_L } },
  3108. { "stdux", X(31,181), X_MASK, PPC64, { RS, RAS, RB } },
  3109. { "stwux", X(31,183), X_MASK, PPCCOM, { RS, RAS, RB } },
  3110. { "stux", X(31,183), X_MASK, PWRCOM, { RS, RA0, RB } },
  3111. { "sliq", XRC(31,184,0), X_MASK, M601, { RA, RS, SH } },
  3112. { "sliq.", XRC(31,184,1), X_MASK, M601, { RA, RS, SH } },
  3113. { "prtyd", X(31,186), XRB_MASK, POWER6, { RA, RS } },
  3114. { "stwuxe", X(31,191), X_MASK, BOOKE64, { RS, RAS, RB } },
  3115. { "subfze", XO(31,200,0,0), XORB_MASK, PPCCOM, { RT, RA } },
  3116. { "sfze", XO(31,200,0,0), XORB_MASK, PWRCOM, { RT, RA } },
  3117. { "subfze.", XO(31,200,0,1), XORB_MASK, PPCCOM, { RT, RA } },
  3118. { "sfze.", XO(31,200,0,1), XORB_MASK, PWRCOM, { RT, RA } },
  3119. { "subfzeo", XO(31,200,1,0), XORB_MASK, PPCCOM, { RT, RA } },
  3120. { "sfzeo", XO(31,200,1,0), XORB_MASK, PWRCOM, { RT, RA } },
  3121. { "subfzeo.",XO(31,200,1,1), XORB_MASK, PPCCOM, { RT, RA } },
  3122. { "sfzeo.", XO(31,200,1,1), XORB_MASK, PWRCOM, { RT, RA } },
  3123. { "addze", XO(31,202,0,0), XORB_MASK, PPCCOM, { RT, RA } },
  3124. { "aze", XO(31,202,0,0), XORB_MASK, PWRCOM, { RT, RA } },
  3125. { "addze.", XO(31,202,0,1), XORB_MASK, PPCCOM, { RT, RA } },
  3126. { "aze.", XO(31,202,0,1), XORB_MASK, PWRCOM, { RT, RA } },
  3127. { "addzeo", XO(31,202,1,0), XORB_MASK, PPCCOM, { RT, RA } },
  3128. { "azeo", XO(31,202,1,0), XORB_MASK, PWRCOM, { RT, RA } },
  3129. { "addzeo.", XO(31,202,1,1), XORB_MASK, PPCCOM, { RT, RA } },
  3130. { "azeo.", XO(31,202,1,1), XORB_MASK, PWRCOM, { RT, RA } },
  3131. { "mtsr", X(31,210), XRB_MASK|(1<<20), COM32, { SR, RS } },
  3132. { "stdcx.", XRC(31,214,1), X_MASK, PPC64, { RS, RA0, RB } },
  3133. { "stbx", X(31,215), X_MASK, COM, { RS, RA0, RB } },
  3134. { "sllq", XRC(31,216,0), X_MASK, M601, { RA, RS, RB } },
  3135. { "sllq.", XRC(31,216,1), X_MASK, M601, { RA, RS, RB } },
  3136. { "sleq", XRC(31,217,0), X_MASK, M601, { RA, RS, RB } },
  3137. { "sleq.", XRC(31,217,1), X_MASK, M601, { RA, RS, RB } },
  3138. { "stbxe", X(31,223), X_MASK, BOOKE64, { RS, RA0, RB } },
  3139. { "icblc", X(31,230), X_MASK, PPCCHLK, { CT, RA, RB }},
  3140. { "subfme", XO(31,232,0,0), XORB_MASK, PPCCOM, { RT, RA } },
  3141. { "sfme", XO(31,232,0,0), XORB_MASK, PWRCOM, { RT, RA } },
  3142. { "subfme.", XO(31,232,0,1), XORB_MASK, PPCCOM, { RT, RA } },
  3143. { "sfme.", XO(31,232,0,1), XORB_MASK, PWRCOM, { RT, RA } },
  3144. { "subfmeo", XO(31,232,1,0), XORB_MASK, PPCCOM, { RT, RA } },
  3145. { "sfmeo", XO(31,232,1,0), XORB_MASK, PWRCOM, { RT, RA } },
  3146. { "subfmeo.",XO(31,232,1,1), XORB_MASK, PPCCOM, { RT, RA } },
  3147. { "sfmeo.", XO(31,232,1,1), XORB_MASK, PWRCOM, { RT, RA } },
  3148. { "mulld", XO(31,233,0,0), XO_MASK, PPC64, { RT, RA, RB } },
  3149. { "mulld.", XO(31,233,0,1), XO_MASK, PPC64, { RT, RA, RB } },
  3150. { "mulldo", XO(31,233,1,0), XO_MASK, PPC64, { RT, RA, RB } },
  3151. { "mulldo.", XO(31,233,1,1), XO_MASK, PPC64, { RT, RA, RB } },
  3152. { "addme", XO(31,234,0,0), XORB_MASK, PPCCOM, { RT, RA } },
  3153. { "ame", XO(31,234,0,0), XORB_MASK, PWRCOM, { RT, RA } },
  3154. { "addme.", XO(31,234,0,1), XORB_MASK, PPCCOM, { RT, RA } },
  3155. { "ame.", XO(31,234,0,1), XORB_MASK, PWRCOM, { RT, RA } },
  3156. { "addmeo", XO(31,234,1,0), XORB_MASK, PPCCOM, { RT, RA } },
  3157. { "ameo", XO(31,234,1,0), XORB_MASK, PWRCOM, { RT, RA } },
  3158. { "addmeo.", XO(31,234,1,1), XORB_MASK, PPCCOM, { RT, RA } },
  3159. { "ameo.", XO(31,234,1,1), XORB_MASK, PWRCOM, { RT, RA } },
  3160. { "mullw", XO(31,235,0,0), XO_MASK, PPCCOM, { RT, RA, RB } },
  3161. { "muls", XO(31,235,0,0), XO_MASK, PWRCOM, { RT, RA, RB } },
  3162. { "mullw.", XO(31,235,0,1), XO_MASK, PPCCOM, { RT, RA, RB } },
  3163. { "muls.", XO(31,235,0,1), XO_MASK, PWRCOM, { RT, RA, RB } },
  3164. { "mullwo", XO(31,235,1,0), XO_MASK, PPCCOM, { RT, RA, RB } },
  3165. { "mulso", XO(31,235,1,0), XO_MASK, PWRCOM, { RT, RA, RB } },
  3166. { "mullwo.", XO(31,235,1,1), XO_MASK, PPCCOM, { RT, RA, RB } },
  3167. { "mulso.", XO(31,235,1,1), XO_MASK, PWRCOM, { RT, RA, RB } },
  3168. { "icblce", X(31,238), X_MASK, PPCCHLK64, { CT, RA, RB }},
  3169. { "mtsrin", X(31,242), XRA_MASK, PPC32, { RS, RB } },
  3170. { "mtsri", X(31,242), XRA_MASK, POWER32, { RS, RB } },
  3171. { "dcbtst", X(31,246), X_MASK, PPC, { CT, RA, RB } },
  3172. { "stbux", X(31,247), X_MASK, COM, { RS, RAS, RB } },
  3173. { "slliq", XRC(31,248,0), X_MASK, M601, { RA, RS, SH } },
  3174. { "slliq.", XRC(31,248,1), X_MASK, M601, { RA, RS, SH } },
  3175. { "dcbtste", X(31,253), X_MASK, BOOKE64, { CT, RA, RB } },
  3176. { "stbuxe", X(31,255), X_MASK, BOOKE64, { RS, RAS, RB } },
  3177. { "mfdcrx", X(31,259), X_MASK, BOOKE, { RS, RA } },
  3178. { "doz", XO(31,264,0,0), XO_MASK, M601, { RT, RA, RB } },
  3179. { "doz.", XO(31,264,0,1), XO_MASK, M601, { RT, RA, RB } },
  3180. { "dozo", XO(31,264,1,0), XO_MASK, M601, { RT, RA, RB } },
  3181. { "dozo.", XO(31,264,1,1), XO_MASK, M601, { RT, RA, RB } },
  3182. { "add", XO(31,266,0,0), XO_MASK, PPCCOM, { RT, RA, RB } },
  3183. { "cax", XO(31,266,0,0), XO_MASK, PWRCOM, { RT, RA, RB } },
  3184. { "add.", XO(31,266,0,1), XO_MASK, PPCCOM, { RT, RA, RB } },
  3185. { "cax.", XO(31,266,0,1), XO_MASK, PWRCOM, { RT, RA, RB } },
  3186. { "addo", XO(31,266,1,0), XO_MASK, PPCCOM, { RT, RA, RB } },
  3187. { "caxo", XO(31,266,1,0), XO_MASK, PWRCOM, { RT, RA, RB } },
  3188. { "addo.", XO(31,266,1,1), XO_MASK, PPCCOM, { RT, RA, RB } },
  3189. { "caxo.", XO(31,266,1,1), XO_MASK, PWRCOM, { RT, RA, RB } },
  3190. { "tlbiel", X(31,274), XRTLRA_MASK, POWER4, { RB, L } },
  3191. { "mfapidi", X(31,275), X_MASK, BOOKE, { RT, RA } },
  3192. { "lscbx", XRC(31,277,0), X_MASK, M601, { RT, RA, RB } },
  3193. { "lscbx.", XRC(31,277,1), X_MASK, M601, { RT, RA, RB } },
  3194. { "dcbt", X(31,278), X_MASK, PPC, { CT, RA, RB } },
  3195. { "lhzx", X(31,279), X_MASK, COM, { RT, RA0, RB } },
  3196. { "eqv", XRC(31,284,0), X_MASK, COM, { RA, RS, RB } },
  3197. { "eqv.", XRC(31,284,1), X_MASK, COM, { RA, RS, RB } },
  3198. { "dcbte", X(31,286), X_MASK, BOOKE64, { CT, RA, RB } },
  3199. { "lhzxe", X(31,287), X_MASK, BOOKE64, { RT, RA0, RB } },
  3200. { "tlbie", X(31,306), XRTLRA_MASK, PPC, { RB, L } },
  3201. { "tlbi", X(31,306), XRT_MASK, POWER, { RA0, RB } },
  3202. { "eciwx", X(31,310), X_MASK, PPC, { RT, RA, RB } },
  3203. { "lhzux", X(31,311), X_MASK, COM, { RT, RAL, RB } },
  3204. { "xor", XRC(31,316,0), X_MASK, COM, { RA, RS, RB } },
  3205. { "xor.", XRC(31,316,1), X_MASK, COM, { RA, RS, RB } },
  3206. { "lhzuxe", X(31,319), X_MASK, BOOKE64, { RT, RAL, RB } },
  3207. { "mfexisr", XSPR(31,323,64), XSPR_MASK, PPC403, { RT } },
  3208. { "mfexier", XSPR(31,323,66), XSPR_MASK, PPC403, { RT } },
  3209. { "mfbr0", XSPR(31,323,128), XSPR_MASK, PPC403, { RT } },
  3210. { "mfbr1", XSPR(31,323,129), XSPR_MASK, PPC403, { RT } },
  3211. { "mfbr2", XSPR(31,323,130), XSPR_MASK, PPC403, { RT } },
  3212. { "mfbr3", XSPR(31,323,131), XSPR_MASK, PPC403, { RT } },
  3213. { "mfbr4", XSPR(31,323,132), XSPR_MASK, PPC403, { RT } },
  3214. { "mfbr5", XSPR(31,323,133), XSPR_MASK, PPC403, { RT } },
  3215. { "mfbr6", XSPR(31,323,134), XSPR_MASK, PPC403, { RT } },
  3216. { "mfbr7", XSPR(31,323,135), XSPR_MASK, PPC403, { RT } },
  3217. { "mfbear", XSPR(31,323,144), XSPR_MASK, PPC403, { RT } },
  3218. { "mfbesr", XSPR(31,323,145), XSPR_MASK, PPC403, { RT } },
  3219. { "mfiocr", XSPR(31,323,160), XSPR_MASK, PPC403, { RT } },
  3220. { "mfdmacr0", XSPR(31,323,192), XSPR_MASK, PPC403, { RT } },
  3221. { "mfdmact0", XSPR(31,323,193), XSPR_MASK, PPC403, { RT } },
  3222. { "mfdmada0", XSPR(31,323,194), XSPR_MASK, PPC403, { RT } },
  3223. { "mfdmasa0", XSPR(31,323,195), XSPR_MASK, PPC403, { RT } },
  3224. { "mfdmacc0", XSPR(31,323,196), XSPR_MASK, PPC403, { RT } },
  3225. { "mfdmacr1", XSPR(31,323,200), XSPR_MASK, PPC403, { RT } },
  3226. { "mfdmact1", XSPR(31,323,201), XSPR_MASK, PPC403, { RT } },
  3227. { "mfdmada1", XSPR(31,323,202), XSPR_MASK, PPC403, { RT } },
  3228. { "mfdmasa1", XSPR(31,323,203), XSPR_MASK, PPC403, { RT } },
  3229. { "mfdmacc1", XSPR(31,323,204), XSPR_MASK, PPC403, { RT } },
  3230. { "mfdmacr2", XSPR(31,323,208), XSPR_MASK, PPC403, { RT } },
  3231. { "mfdmact2", XSPR(31,323,209), XSPR_MASK, PPC403, { RT } },
  3232. { "mfdmada2", XSPR(31,323,210), XSPR_MASK, PPC403, { RT } },
  3233. { "mfdmasa2", XSPR(31,323,211), XSPR_MASK, PPC403, { RT } },
  3234. { "mfdmacc2", XSPR(31,323,212), XSPR_MASK, PPC403, { RT } },
  3235. { "mfdmacr3", XSPR(31,323,216), XSPR_MASK, PPC403, { RT } },
  3236. { "mfdmact3", XSPR(31,323,217), XSPR_MASK, PPC403, { RT } },
  3237. { "mfdmada3", XSPR(31,323,218), XSPR_MASK, PPC403, { RT } },
  3238. { "mfdmasa3", XSPR(31,323,219), XSPR_MASK, PPC403, { RT } },
  3239. { "mfdmacc3", XSPR(31,323,220), XSPR_MASK, PPC403, { RT } },
  3240. { "mfdmasr", XSPR(31,323,224), XSPR_MASK, PPC403, { RT } },
  3241. { "mfdcr", X(31,323), X_MASK, PPC403 | BOOKE, { RT, SPR } },
  3242. { "div", XO(31,331,0,0), XO_MASK, M601, { RT, RA, RB } },
  3243. { "div.", XO(31,331,0,1), XO_MASK, M601, { RT, RA, RB } },
  3244. { "divo", XO(31,331,1,0), XO_MASK, M601, { RT, RA, RB } },
  3245. { "divo.", XO(31,331,1,1), XO_MASK, M601, { RT, RA, RB } },
  3246. { "mfpmr", X(31,334), X_MASK, PPCPMR, { RT, PMR }},
  3247. { "mfmq", XSPR(31,339,0), XSPR_MASK, M601, { RT } },
  3248. { "mfxer", XSPR(31,339,1), XSPR_MASK, COM, { RT } },
  3249. { "mfrtcu", XSPR(31,339,4), XSPR_MASK, COM, { RT } },
  3250. { "mfrtcl", XSPR(31,339,5), XSPR_MASK, COM, { RT } },
  3251. { "mfdec", XSPR(31,339,6), XSPR_MASK, MFDEC1, { RT } },
  3252. { "mfdec", XSPR(31,339,22), XSPR_MASK, MFDEC2, { RT } },
  3253. { "mflr", XSPR(31,339,8), XSPR_MASK, COM, { RT } },
  3254. { "mfctr", XSPR(31,339,9), XSPR_MASK, COM, { RT } },
  3255. { "mftid", XSPR(31,339,17), XSPR_MASK, POWER, { RT } },
  3256. { "mfdsisr", XSPR(31,339,18), XSPR_MASK, COM, { RT } },
  3257. { "mfdar", XSPR(31,339,19), XSPR_MASK, COM, { RT } },
  3258. { "mfsdr0", XSPR(31,339,24), XSPR_MASK, POWER, { RT } },
  3259. { "mfsdr1", XSPR(31,339,25), XSPR_MASK, COM, { RT } },
  3260. { "mfsrr0", XSPR(31,339,26), XSPR_MASK, COM, { RT } },
  3261. { "mfsrr1", XSPR(31,339,27), XSPR_MASK, COM, { RT } },
  3262. { "mfcfar", XSPR(31,339,28), XSPR_MASK, POWER6, { RT } },
  3263. { "mfpid", XSPR(31,339,48), XSPR_MASK, BOOKE, { RT } },
  3264. { "mfpid", XSPR(31,339,945), XSPR_MASK, PPC403, { RT } },
  3265. { "mfcsrr0", XSPR(31,339,58), XSPR_MASK, BOOKE, { RT } },
  3266. { "mfcsrr1", XSPR(31,339,59), XSPR_MASK, BOOKE, { RT } },
  3267. { "mfdear", XSPR(31,339,61), XSPR_MASK, BOOKE, { RT } },
  3268. { "mfdear", XSPR(31,339,981), XSPR_MASK, PPC403, { RT } },
  3269. { "mfesr", XSPR(31,339,62), XSPR_MASK, BOOKE, { RT } },
  3270. { "mfesr", XSPR(31,339,980), XSPR_MASK, PPC403, { RT } },
  3271. { "mfivpr", XSPR(31,339,63), XSPR_MASK, BOOKE, { RT } },
  3272. { "mfcmpa", XSPR(31,339,144), XSPR_MASK, PPC860, { RT } },
  3273. { "mfcmpb", XSPR(31,339,145), XSPR_MASK, PPC860, { RT } },
  3274. { "mfcmpc", XSPR(31,339,146), XSPR_MASK, PPC860, { RT } },
  3275. { "mfcmpd", XSPR(31,339,147), XSPR_MASK, PPC860, { RT } },
  3276. { "mficr", XSPR(31,339,148), XSPR_MASK, PPC860, { RT } },
  3277. { "mfder", XSPR(31,339,149), XSPR_MASK, PPC860, { RT } },
  3278. { "mfcounta", XSPR(31,339,150), XSPR_MASK, PPC860, { RT } },
  3279. { "mfcountb", XSPR(31,339,151), XSPR_MASK, PPC860, { RT } },
  3280. { "mfcmpe", XSPR(31,339,152), XSPR_MASK, PPC860, { RT } },
  3281. { "mfcmpf", XSPR(31,339,153), XSPR_MASK, PPC860, { RT } },
  3282. { "mfcmpg", XSPR(31,339,154), XSPR_MASK, PPC860, { RT } },
  3283. { "mfcmph", XSPR(31,339,155), XSPR_MASK, PPC860, { RT } },
  3284. { "mflctrl1", XSPR(31,339,156), XSPR_MASK, PPC860, { RT } },
  3285. { "mflctrl2", XSPR(31,339,157), XSPR_MASK, PPC860, { RT } },
  3286. { "mfictrl", XSPR(31,339,158), XSPR_MASK, PPC860, { RT } },
  3287. { "mfbar", XSPR(31,339,159), XSPR_MASK, PPC860, { RT } },
  3288. { "mfvrsave", XSPR(31,339,256), XSPR_MASK, PPCVEC, { RT } },
  3289. { "mfusprg0", XSPR(31,339,256), XSPR_MASK, BOOKE, { RT } },
  3290. { "mftb", X(31,371), X_MASK, CLASSIC, { RT, TBR } },
  3291. { "mftb", XSPR(31,339,268), XSPR_MASK, BOOKE, { RT } },
  3292. { "mftbl", XSPR(31,371,268), XSPR_MASK, CLASSIC, { RT } },
  3293. { "mftbl", XSPR(31,339,268), XSPR_MASK, BOOKE, { RT } },
  3294. { "mftbu", XSPR(31,371,269), XSPR_MASK, CLASSIC, { RT } },
  3295. { "mftbu", XSPR(31,339,269), XSPR_MASK, BOOKE, { RT } },
  3296. { "mfsprg", XSPR(31,339,256), XSPRG_MASK, PPC, { RT, SPRG } },
  3297. { "mfsprg0", XSPR(31,339,272), XSPR_MASK, PPC, { RT } },
  3298. { "mfsprg1", XSPR(31,339,273), XSPR_MASK, PPC, { RT } },
  3299. { "mfsprg2", XSPR(31,339,274), XSPR_MASK, PPC, { RT } },
  3300. { "mfsprg3", XSPR(31,339,275), XSPR_MASK, PPC, { RT } },
  3301. { "mfsprg4", XSPR(31,339,260), XSPR_MASK, PPC405 | BOOKE, { RT } },
  3302. { "mfsprg5", XSPR(31,339,261), XSPR_MASK, PPC405 | BOOKE, { RT } },
  3303. { "mfsprg6", XSPR(31,339,262), XSPR_MASK, PPC405 | BOOKE, { RT } },
  3304. { "mfsprg7", XSPR(31,339,263), XSPR_MASK, PPC405 | BOOKE, { RT } },
  3305. { "mfasr", XSPR(31,339,280), XSPR_MASK, PPC64, { RT } },
  3306. { "mfear", XSPR(31,339,282), XSPR_MASK, PPC, { RT } },
  3307. { "mfpir", XSPR(31,339,286), XSPR_MASK, BOOKE, { RT } },
  3308. { "mfpvr", XSPR(31,339,287), XSPR_MASK, PPC, { RT } },
  3309. { "mfdbsr", XSPR(31,339,304), XSPR_MASK, BOOKE, { RT } },
  3310. { "mfdbsr", XSPR(31,339,1008), XSPR_MASK, PPC403, { RT } },
  3311. { "mfdbcr0", XSPR(31,339,308), XSPR_MASK, BOOKE, { RT } },
  3312. { "mfdbcr0", XSPR(31,339,1010), XSPR_MASK, PPC405, { RT } },
  3313. { "mfdbcr1", XSPR(31,339,309), XSPR_MASK, BOOKE, { RT } },
  3314. { "mfdbcr1", XSPR(31,339,957), XSPR_MASK, PPC405, { RT } },
  3315. { "mfdbcr2", XSPR(31,339,310), XSPR_MASK, BOOKE, { RT } },
  3316. { "mfiac1", XSPR(31,339,312), XSPR_MASK, BOOKE, { RT } },
  3317. { "mfiac1", XSPR(31,339,1012), XSPR_MASK, PPC403, { RT } },
  3318. { "mfiac2", XSPR(31,339,313), XSPR_MASK, BOOKE, { RT } },
  3319. { "mfiac2", XSPR(31,339,1013), XSPR_MASK, PPC403, { RT } },
  3320. { "mfiac3", XSPR(31,339,314), XSPR_MASK, BOOKE, { RT } },
  3321. { "mfiac3", XSPR(31,339,948), XSPR_MASK, PPC405, { RT } },
  3322. { "mfiac4", XSPR(31,339,315), XSPR_MASK, BOOKE, { RT } },
  3323. { "mfiac4", XSPR(31,339,949), XSPR_MASK, PPC405, { RT } },
  3324. { "mfdac1", XSPR(31,339,316), XSPR_MASK, BOOKE, { RT } },
  3325. { "mfdac1", XSPR(31,339,1014), XSPR_MASK, PPC403, { RT } },
  3326. { "mfdac2", XSPR(31,339,317), XSPR_MASK, BOOKE, { RT } },
  3327. { "mfdac2", XSPR(31,339,1015), XSPR_MASK, PPC403, { RT } },
  3328. { "mfdvc1", XSPR(31,339,318), XSPR_MASK, BOOKE, { RT } },
  3329. { "mfdvc1", XSPR(31,339,950), XSPR_MASK, PPC405, { RT } },
  3330. { "mfdvc2", XSPR(31,339,319), XSPR_MASK, BOOKE, { RT } },
  3331. { "mfdvc2", XSPR(31,339,951), XSPR_MASK, PPC405, { RT } },
  3332. { "mftsr", XSPR(31,339,336), XSPR_MASK, BOOKE, { RT } },
  3333. { "mftsr", XSPR(31,339,984), XSPR_MASK, PPC403, { RT } },
  3334. { "mftcr", XSPR(31,339,340), XSPR_MASK, BOOKE, { RT } },
  3335. { "mftcr", XSPR(31,339,986), XSPR_MASK, PPC403, { RT } },
  3336. { "mfivor0", XSPR(31,339,400), XSPR_MASK, BOOKE, { RT } },
  3337. { "mfivor1", XSPR(31,339,401), XSPR_MASK, BOOKE, { RT } },
  3338. { "mfivor2", XSPR(31,339,402), XSPR_MASK, BOOKE, { RT } },
  3339. { "mfivor3", XSPR(31,339,403), XSPR_MASK, BOOKE, { RT } },
  3340. { "mfivor4", XSPR(31,339,404), XSPR_MASK, BOOKE, { RT } },
  3341. { "mfivor5", XSPR(31,339,405), XSPR_MASK, BOOKE, { RT } },
  3342. { "mfivor6", XSPR(31,339,406), XSPR_MASK, BOOKE, { RT } },
  3343. { "mfivor7", XSPR(31,339,407), XSPR_MASK, BOOKE, { RT } },
  3344. { "mfivor8", XSPR(31,339,408), XSPR_MASK, BOOKE, { RT } },
  3345. { "mfivor9", XSPR(31,339,409), XSPR_MASK, BOOKE, { RT } },
  3346. { "mfivor10", XSPR(31,339,410), XSPR_MASK, BOOKE, { RT } },
  3347. { "mfivor11", XSPR(31,339,411), XSPR_MASK, BOOKE, { RT } },
  3348. { "mfivor12", XSPR(31,339,412), XSPR_MASK, BOOKE, { RT } },
  3349. { "mfivor13", XSPR(31,339,413), XSPR_MASK, BOOKE, { RT } },
  3350. { "mfivor14", XSPR(31,339,414), XSPR_MASK, BOOKE, { RT } },
  3351. { "mfivor15", XSPR(31,339,415), XSPR_MASK, BOOKE, { RT } },
  3352. { "mfspefscr", XSPR(31,339,512), XSPR_MASK, PPCSPE, { RT } },
  3353. { "mfbbear", XSPR(31,339,513), XSPR_MASK, PPCBRLK, { RT } },
  3354. { "mfbbtar", XSPR(31,339,514), XSPR_MASK, PPCBRLK, { RT } },
  3355. { "mfivor32", XSPR(31,339,528), XSPR_MASK, PPCSPE, { RT } },
  3356. { "mfivor33", XSPR(31,339,529), XSPR_MASK, PPCSPE, { RT } },
  3357. { "mfivor34", XSPR(31,339,530), XSPR_MASK, PPCSPE, { RT } },
  3358. { "mfivor35", XSPR(31,339,531), XSPR_MASK, PPCPMR, { RT } },
  3359. { "mfibatu", XSPR(31,339,528), XSPRBAT_MASK, PPC, { RT, SPRBAT } },
  3360. { "mfibatl", XSPR(31,339,529), XSPRBAT_MASK, PPC, { RT, SPRBAT } },
  3361. { "mfdbatu", XSPR(31,339,536), XSPRBAT_MASK, PPC, { RT, SPRBAT } },
  3362. { "mfdbatl", XSPR(31,339,537), XSPRBAT_MASK, PPC, { RT, SPRBAT } },
  3363. { "mfic_cst", XSPR(31,339,560), XSPR_MASK, PPC860, { RT } },
  3364. { "mfic_adr", XSPR(31,339,561), XSPR_MASK, PPC860, { RT } },
  3365. { "mfic_dat", XSPR(31,339,562), XSPR_MASK, PPC860, { RT } },
  3366. { "mfdc_cst", XSPR(31,339,568), XSPR_MASK, PPC860, { RT } },
  3367. { "mfdc_adr", XSPR(31,339,569), XSPR_MASK, PPC860, { RT } },
  3368. { "mfmcsrr0", XSPR(31,339,570), XSPR_MASK, PPCRFMCI, { RT } },
  3369. { "mfdc_dat", XSPR(31,339,570), XSPR_MASK, PPC860, { RT } },
  3370. { "mfmcsrr1", XSPR(31,339,571), XSPR_MASK, PPCRFMCI, { RT } },
  3371. { "mfmcsr", XSPR(31,339,572), XSPR_MASK, PPCRFMCI, { RT } },
  3372. { "mfmcar", XSPR(31,339,573), XSPR_MASK, PPCRFMCI, { RT } },
  3373. { "mfdpdr", XSPR(31,339,630), XSPR_MASK, PPC860, { RT } },
  3374. { "mfdpir", XSPR(31,339,631), XSPR_MASK, PPC860, { RT } },
  3375. { "mfimmr", XSPR(31,339,638), XSPR_MASK, PPC860, { RT } },
  3376. { "mfmi_ctr", XSPR(31,339,784), XSPR_MASK, PPC860, { RT } },
  3377. { "mfmi_ap", XSPR(31,339,786), XSPR_MASK, PPC860, { RT } },
  3378. { "mfmi_epn", XSPR(31,339,787), XSPR_MASK, PPC860, { RT } },
  3379. { "mfmi_twc", XSPR(31,339,789), XSPR_MASK, PPC860, { RT } },
  3380. { "mfmi_rpn", XSPR(31,339,790), XSPR_MASK, PPC860, { RT } },
  3381. { "mfmd_ctr", XSPR(31,339,792), XSPR_MASK, PPC860, { RT } },
  3382. { "mfm_casid", XSPR(31,339,793), XSPR_MASK, PPC860, { RT } },
  3383. { "mfmd_ap", XSPR(31,339,794), XSPR_MASK, PPC860, { RT } },
  3384. { "mfmd_epn", XSPR(31,339,795), XSPR_MASK, PPC860, { RT } },
  3385. { "mfmd_twb", XSPR(31,339,796), XSPR_MASK, PPC860, { RT } },
  3386. { "mfmd_twc", XSPR(31,339,797), XSPR_MASK, PPC860, { RT } },
  3387. { "mfmd_rpn", XSPR(31,339,798), XSPR_MASK, PPC860, { RT } },
  3388. { "mfm_tw", XSPR(31,339,799), XSPR_MASK, PPC860, { RT } },
  3389. { "mfmi_dbcam", XSPR(31,339,816), XSPR_MASK, PPC860, { RT } },
  3390. { "mfmi_dbram0",XSPR(31,339,817), XSPR_MASK, PPC860, { RT } },
  3391. { "mfmi_dbram1",XSPR(31,339,818), XSPR_MASK, PPC860, { RT } },
  3392. { "mfmd_dbcam", XSPR(31,339,824), XSPR_MASK, PPC860, { RT } },
  3393. { "mfmd_dbram0",XSPR(31,339,825), XSPR_MASK, PPC860, { RT } },
  3394. { "mfmd_dbram1",XSPR(31,339,826), XSPR_MASK, PPC860, { RT } },
  3395. { "mfummcr0", XSPR(31,339,936), XSPR_MASK, PPC750, { RT } },
  3396. { "mfupmc1", XSPR(31,339,937), XSPR_MASK, PPC750, { RT } },
  3397. { "mfupmc2", XSPR(31,339,938), XSPR_MASK, PPC750, { RT } },
  3398. { "mfusia", XSPR(31,339,939), XSPR_MASK, PPC750, { RT } },
  3399. { "mfummcr1", XSPR(31,339,940), XSPR_MASK, PPC750, { RT } },
  3400. { "mfupmc3", XSPR(31,339,941), XSPR_MASK, PPC750, { RT } },
  3401. { "mfupmc4", XSPR(31,339,942), XSPR_MASK, PPC750, { RT } },
  3402. { "mfzpr", XSPR(31,339,944), XSPR_MASK, PPC403, { RT } },
  3403. { "mfccr0", XSPR(31,339,947), XSPR_MASK, PPC405, { RT } },
  3404. { "mfmmcr0", XSPR(31,339,952), XSPR_MASK, PPC750, { RT } },
  3405. { "mfpmc1", XSPR(31,339,953), XSPR_MASK, PPC750, { RT } },
  3406. { "mfsgr", XSPR(31,339,953), XSPR_MASK, PPC403, { RT } },
  3407. { "mfpmc2", XSPR(31,339,954), XSPR_MASK, PPC750, { RT } },
  3408. { "mfdcwr", XSPR(31,339,954), XSPR_MASK, PPC403, { RT } },
  3409. { "mfsia", XSPR(31,339,955), XSPR_MASK, PPC750, { RT } },
  3410. { "mfsler", XSPR(31,339,955), XSPR_MASK, PPC405, { RT } },
  3411. { "mfmmcr1", XSPR(31,339,956), XSPR_MASK, PPC750, { RT } },
  3412. { "mfsu0r", XSPR(31,339,956), XSPR_MASK, PPC405, { RT } },
  3413. { "mfpmc3", XSPR(31,339,957), XSPR_MASK, PPC750, { RT } },
  3414. { "mfpmc4", XSPR(31,339,958), XSPR_MASK, PPC750, { RT } },
  3415. { "mficdbdr", XSPR(31,339,979), XSPR_MASK, PPC403, { RT } },
  3416. { "mfevpr", XSPR(31,339,982), XSPR_MASK, PPC403, { RT } },
  3417. { "mfcdbcr", XSPR(31,339,983), XSPR_MASK, PPC403, { RT } },
  3418. { "mfpit", XSPR(31,339,987), XSPR_MASK, PPC403, { RT } },
  3419. { "mftbhi", XSPR(31,339,988), XSPR_MASK, PPC403, { RT } },
  3420. { "mftblo", XSPR(31,339,989), XSPR_MASK, PPC403, { RT } },
  3421. { "mfsrr2", XSPR(31,339,990), XSPR_MASK, PPC403, { RT } },
  3422. { "mfsrr3", XSPR(31,339,991), XSPR_MASK, PPC403, { RT } },
  3423. { "mfl2cr", XSPR(31,339,1017), XSPR_MASK, PPC750, { RT } },
  3424. { "mfdccr", XSPR(31,339,1018), XSPR_MASK, PPC403, { RT } },
  3425. { "mficcr", XSPR(31,339,1019), XSPR_MASK, PPC403, { RT } },
  3426. { "mfictc", XSPR(31,339,1019), XSPR_MASK, PPC750, { RT } },
  3427. { "mfpbl1", XSPR(31,339,1020), XSPR_MASK, PPC403, { RT } },
  3428. { "mfthrm1", XSPR(31,339,1020), XSPR_MASK, PPC750, { RT } },
  3429. { "mfpbu1", XSPR(31,339,1021), XSPR_MASK, PPC403, { RT } },
  3430. { "mfthrm2", XSPR(31,339,1021), XSPR_MASK, PPC750, { RT } },
  3431. { "mfpbl2", XSPR(31,339,1022), XSPR_MASK, PPC403, { RT } },
  3432. { "mfthrm3", XSPR(31,339,1022), XSPR_MASK, PPC750, { RT } },
  3433. { "mfpbu2", XSPR(31,339,1023), XSPR_MASK, PPC403, { RT } },
  3434. { "mfspr", X(31,339), X_MASK, COM, { RT, SPR } },
  3435. { "lwax", X(31,341), X_MASK, PPC64, { RT, RA0, RB } },
  3436. { "dst", XDSS(31,342,0), XDSS_MASK, PPCVEC, { RA, RB, STRM } },
  3437. { "dstt", XDSS(31,342,1), XDSS_MASK, PPCVEC, { RA, RB, STRM } },
  3438. { "lhax", X(31,343), X_MASK, COM, { RT, RA0, RB } },
  3439. { "lhaxe", X(31,351), X_MASK, BOOKE64, { RT, RA0, RB } },
  3440. { "dstst", XDSS(31,374,0), XDSS_MASK, PPCVEC, { RA, RB, STRM } },
  3441. { "dststt", XDSS(31,374,1), XDSS_MASK, PPCVEC, { RA, RB, STRM } },
  3442. { "dccci", X(31,454), XRT_MASK, PPC403|PPC440, { RA, RB } },
  3443. { "abs", XO(31,360,0,0), XORB_MASK, M601, { RT, RA } },
  3444. { "abs.", XO(31,360,0,1), XORB_MASK, M601, { RT, RA } },
  3445. { "abso", XO(31,360,1,0), XORB_MASK, M601, { RT, RA } },
  3446. { "abso.", XO(31,360,1,1), XORB_MASK, M601, { RT, RA } },
  3447. { "divs", XO(31,363,0,0), XO_MASK, M601, { RT, RA, RB } },
  3448. { "divs.", XO(31,363,0,1), XO_MASK, M601, { RT, RA, RB } },
  3449. { "divso", XO(31,363,1,0), XO_MASK, M601, { RT, RA, RB } },
  3450. { "divso.", XO(31,363,1,1), XO_MASK, M601, { RT, RA, RB } },
  3451. { "tlbia", X(31,370), 0xffffffff, PPC, { 0 } },
  3452. { "lwaux", X(31,373), X_MASK, PPC64, { RT, RAL, RB } },
  3453. { "lhaux", X(31,375), X_MASK, COM, { RT, RAL, RB } },
  3454. { "lhauxe", X(31,383), X_MASK, BOOKE64, { RT, RAL, RB } },
  3455. { "mtdcrx", X(31,387), X_MASK, BOOKE, { RA, RS } },
  3456. { "dcblc", X(31,390), X_MASK, PPCCHLK, { CT, RA, RB }},
  3457. { "subfe64", XO(31,392,0,0), XO_MASK, BOOKE64, { RT, RA, RB } },
  3458. { "subfe64o",XO(31,392,1,0), XO_MASK, BOOKE64, { RT, RA, RB } },
  3459. { "adde64", XO(31,394,0,0), XO_MASK, BOOKE64, { RT, RA, RB } },
  3460. { "adde64o", XO(31,394,1,0), XO_MASK, BOOKE64, { RT, RA, RB } },
  3461. { "dcblce", X(31,398), X_MASK, PPCCHLK64, { CT, RA, RB }},
  3462. { "slbmte", X(31,402), XRA_MASK, PPC64, { RS, RB } },
  3463. { "sthx", X(31,407), X_MASK, COM, { RS, RA0, RB } },
  3464. { "cmpb", X(31,508), X_MASK, POWER6, { RA, RS, RB } },
  3465. { "lfqx", X(31,791), X_MASK, POWER2, { FRT, RA, RB } },
  3466. { "lfdpx", X(31,791), X_MASK, POWER6, { FRT, RA, RB } },
  3467. { "lfqux", X(31,823), X_MASK, POWER2, { FRT, RA, RB } },
  3468. { "stfqx", X(31,919), X_MASK, POWER2, { FRS, RA, RB } },
  3469. { "stfdpx", X(31,919), X_MASK, POWER6, { FRS, RA, RB } },
  3470. { "stfqux", X(31,951), X_MASK, POWER2, { FRS, RA, RB } },
  3471. { "orc", XRC(31,412,0), X_MASK, COM, { RA, RS, RB } },
  3472. { "orc.", XRC(31,412,1), X_MASK, COM, { RA, RS, RB } },
  3473. { "sradi", XS(31,413,0), XS_MASK, PPC64, { RA, RS, SH6 } },
  3474. { "sradi.", XS(31,413,1), XS_MASK, PPC64, { RA, RS, SH6 } },
  3475. { "sthxe", X(31,415), X_MASK, BOOKE64, { RS, RA0, RB } },
  3476. { "slbie", X(31,434), XRTRA_MASK, PPC64, { RB } },
  3477. { "ecowx", X(31,438), X_MASK, PPC, { RT, RA, RB } },
  3478. { "sthux", X(31,439), X_MASK, COM, { RS, RAS, RB } },
  3479. { "sthuxe", X(31,447), X_MASK, BOOKE64, { RS, RAS, RB } },
  3480. { "mr", XRC(31,444,0), X_MASK, COM, { RA, RS, RBS } },
  3481. { "or", XRC(31,444,0), X_MASK, COM, { RA, RS, RB } },
  3482. { "mr.", XRC(31,444,1), X_MASK, COM, { RA, RS, RBS } },
  3483. { "or.", XRC(31,444,1), X_MASK, COM, { RA, RS, RB } },
  3484. { "mtexisr", XSPR(31,451,64), XSPR_MASK, PPC403, { RS } },
  3485. { "mtexier", XSPR(31,451,66), XSPR_MASK, PPC403, { RS } },
  3486. { "mtbr0", XSPR(31,451,128), XSPR_MASK, PPC403, { RS } },
  3487. { "mtbr1", XSPR(31,451,129), XSPR_MASK, PPC403, { RS } },
  3488. { "mtbr2", XSPR(31,451,130), XSPR_MASK, PPC403, { RS } },
  3489. { "mtbr3", XSPR(31,451,131), XSPR_MASK, PPC403, { RS } },
  3490. { "mtbr4", XSPR(31,451,132), XSPR_MASK, PPC403, { RS } },
  3491. { "mtbr5", XSPR(31,451,133), XSPR_MASK, PPC403, { RS } },
  3492. { "mtbr6", XSPR(31,451,134), XSPR_MASK, PPC403, { RS } },
  3493. { "mtbr7", XSPR(31,451,135), XSPR_MASK, PPC403, { RS } },
  3494. { "mtbear", XSPR(31,451,144), XSPR_MASK, PPC403, { RS } },
  3495. { "mtbesr", XSPR(31,451,145), XSPR_MASK, PPC403, { RS } },
  3496. { "mtiocr", XSPR(31,451,160), XSPR_MASK, PPC403, { RS } },
  3497. { "mtdmacr0", XSPR(31,451,192), XSPR_MASK, PPC403, { RS } },
  3498. { "mtdmact0", XSPR(31,451,193), XSPR_MASK, PPC403, { RS } },
  3499. { "mtdmada0", XSPR(31,451,194), XSPR_MASK, PPC403, { RS } },
  3500. { "mtdmasa0", XSPR(31,451,195), XSPR_MASK, PPC403, { RS } },
  3501. { "mtdmacc0", XSPR(31,451,196), XSPR_MASK, PPC403, { RS } },
  3502. { "mtdmacr1", XSPR(31,451,200), XSPR_MASK, PPC403, { RS } },
  3503. { "mtdmact1", XSPR(31,451,201), XSPR_MASK, PPC403, { RS } },
  3504. { "mtdmada1", XSPR(31,451,202), XSPR_MASK, PPC403, { RS } },
  3505. { "mtdmasa1", XSPR(31,451,203), XSPR_MASK, PPC403, { RS } },
  3506. { "mtdmacc1", XSPR(31,451,204), XSPR_MASK, PPC403, { RS } },
  3507. { "mtdmacr2", XSPR(31,451,208), XSPR_MASK, PPC403, { RS } },
  3508. { "mtdmact2", XSPR(31,451,209), XSPR_MASK, PPC403, { RS } },
  3509. { "mtdmada2", XSPR(31,451,210), XSPR_MASK, PPC403, { RS } },
  3510. { "mtdmasa2", XSPR(31,451,211), XSPR_MASK, PPC403, { RS } },
  3511. { "mtdmacc2", XSPR(31,451,212), XSPR_MASK, PPC403, { RS } },
  3512. { "mtdmacr3", XSPR(31,451,216), XSPR_MASK, PPC403, { RS } },
  3513. { "mtdmact3", XSPR(31,451,217), XSPR_MASK, PPC403, { RS } },
  3514. { "mtdmada3", XSPR(31,451,218), XSPR_MASK, PPC403, { RS } },
  3515. { "mtdmasa3", XSPR(31,451,219), XSPR_MASK, PPC403, { RS } },
  3516. { "mtdmacc3", XSPR(31,451,220), XSPR_MASK, PPC403, { RS } },
  3517. { "mtdmasr", XSPR(31,451,224), XSPR_MASK, PPC403, { RS } },
  3518. { "mtdcr", X(31,451), X_MASK, PPC403 | BOOKE, { SPR, RS } },
  3519. { "subfze64",XO(31,456,0,0), XORB_MASK, BOOKE64, { RT, RA } },
  3520. { "subfze64o",XO(31,456,1,0), XORB_MASK, BOOKE64, { RT, RA } },
  3521. { "divdu", XO(31,457,0,0), XO_MASK, PPC64, { RT, RA, RB } },
  3522. { "divdu.", XO(31,457,0,1), XO_MASK, PPC64, { RT, RA, RB } },
  3523. { "divduo", XO(31,457,1,0), XO_MASK, PPC64, { RT, RA, RB } },
  3524. { "divduo.", XO(31,457,1,1), XO_MASK, PPC64, { RT, RA, RB } },
  3525. { "addze64", XO(31,458,0,0), XORB_MASK, BOOKE64, { RT, RA } },
  3526. { "addze64o",XO(31,458,1,0), XORB_MASK, BOOKE64, { RT, RA } },
  3527. { "divwu", XO(31,459,0,0), XO_MASK, PPC, { RT, RA, RB } },
  3528. { "divwu.", XO(31,459,0,1), XO_MASK, PPC, { RT, RA, RB } },
  3529. { "divwuo", XO(31,459,1,0), XO_MASK, PPC, { RT, RA, RB } },
  3530. { "divwuo.", XO(31,459,1,1), XO_MASK, PPC, { RT, RA, RB } },
  3531. { "mtmq", XSPR(31,467,0), XSPR_MASK, M601, { RS } },
  3532. { "mtxer", XSPR(31,467,1), XSPR_MASK, COM, { RS } },
  3533. { "mtlr", XSPR(31,467,8), XSPR_MASK, COM, { RS } },
  3534. { "mtctr", XSPR(31,467,9), XSPR_MASK, COM, { RS } },
  3535. { "mttid", XSPR(31,467,17), XSPR_MASK, POWER, { RS } },
  3536. { "mtdsisr", XSPR(31,467,18), XSPR_MASK, COM, { RS } },
  3537. { "mtdar", XSPR(31,467,19), XSPR_MASK, COM, { RS } },
  3538. { "mtrtcu", XSPR(31,467,20), XSPR_MASK, COM, { RS } },
  3539. { "mtrtcl", XSPR(31,467,21), XSPR_MASK, COM, { RS } },
  3540. { "mtdec", XSPR(31,467,22), XSPR_MASK, COM, { RS } },
  3541. { "mtsdr0", XSPR(31,467,24), XSPR_MASK, POWER, { RS } },
  3542. { "mtsdr1", XSPR(31,467,25), XSPR_MASK, COM, { RS } },
  3543. { "mtsrr0", XSPR(31,467,26), XSPR_MASK, COM, { RS } },
  3544. { "mtsrr1", XSPR(31,467,27), XSPR_MASK, COM, { RS } },
  3545. { "mtcfar", XSPR(31,467,28), XSPR_MASK, POWER6, { RS } },
  3546. { "mtpid", XSPR(31,467,48), XSPR_MASK, BOOKE, { RS } },
  3547. { "mtpid", XSPR(31,467,945), XSPR_MASK, PPC403, { RS } },
  3548. { "mtdecar", XSPR(31,467,54), XSPR_MASK, BOOKE, { RS } },
  3549. { "mtcsrr0", XSPR(31,467,58), XSPR_MASK, BOOKE, { RS } },
  3550. { "mtcsrr1", XSPR(31,467,59), XSPR_MASK, BOOKE, { RS } },
  3551. { "mtdear", XSPR(31,467,61), XSPR_MASK, BOOKE, { RS } },
  3552. { "mtdear", XSPR(31,467,981), XSPR_MASK, PPC403, { RS } },
  3553. { "mtesr", XSPR(31,467,62), XSPR_MASK, BOOKE, { RS } },
  3554. { "mtesr", XSPR(31,467,980), XSPR_MASK, PPC403, { RS } },
  3555. { "mtivpr", XSPR(31,467,63), XSPR_MASK, BOOKE, { RS } },
  3556. { "mtcmpa", XSPR(31,467,144), XSPR_MASK, PPC860, { RS } },
  3557. { "mtcmpb", XSPR(31,467,145), XSPR_MASK, PPC860, { RS } },
  3558. { "mtcmpc", XSPR(31,467,146), XSPR_MASK, PPC860, { RS } },
  3559. { "mtcmpd", XSPR(31,467,147), XSPR_MASK, PPC860, { RS } },
  3560. { "mticr", XSPR(31,467,148), XSPR_MASK, PPC860, { RS } },
  3561. { "mtder", XSPR(31,467,149), XSPR_MASK, PPC860, { RS } },
  3562. { "mtcounta", XSPR(31,467,150), XSPR_MASK, PPC860, { RS } },
  3563. { "mtcountb", XSPR(31,467,151), XSPR_MASK, PPC860, { RS } },
  3564. { "mtcmpe", XSPR(31,467,152), XSPR_MASK, PPC860, { RS } },
  3565. { "mtcmpf", XSPR(31,467,153), XSPR_MASK, PPC860, { RS } },
  3566. { "mtcmpg", XSPR(31,467,154), XSPR_MASK, PPC860, { RS } },
  3567. { "mtcmph", XSPR(31,467,155), XSPR_MASK, PPC860, { RS } },
  3568. { "mtlctrl1", XSPR(31,467,156), XSPR_MASK, PPC860, { RS } },
  3569. { "mtlctrl2", XSPR(31,467,157), XSPR_MASK, PPC860, { RS } },
  3570. { "mtictrl", XSPR(31,467,158), XSPR_MASK, PPC860, { RS } },
  3571. { "mtbar", XSPR(31,467,159), XSPR_MASK, PPC860, { RS } },
  3572. { "mtvrsave", XSPR(31,467,256), XSPR_MASK, PPCVEC, { RS } },
  3573. { "mtusprg0", XSPR(31,467,256), XSPR_MASK, BOOKE, { RS } },
  3574. { "mtsprg", XSPR(31,467,256), XSPRG_MASK,PPC, { SPRG, RS } },
  3575. { "mtsprg0", XSPR(31,467,272), XSPR_MASK, PPC, { RS } },
  3576. { "mtsprg1", XSPR(31,467,273), XSPR_MASK, PPC, { RS } },
  3577. { "mtsprg2", XSPR(31,467,274), XSPR_MASK, PPC, { RS } },
  3578. { "mtsprg3", XSPR(31,467,275), XSPR_MASK, PPC, { RS } },
  3579. { "mtsprg4", XSPR(31,467,276), XSPR_MASK, PPC405 | BOOKE, { RS } },
  3580. { "mtsprg5", XSPR(31,467,277), XSPR_MASK, PPC405 | BOOKE, { RS } },
  3581. { "mtsprg6", XSPR(31,467,278), XSPR_MASK, PPC405 | BOOKE, { RS } },
  3582. { "mtsprg7", XSPR(31,467,279), XSPR_MASK, PPC405 | BOOKE, { RS } },
  3583. { "mtasr", XSPR(31,467,280), XSPR_MASK, PPC64, { RS } },
  3584. { "mtear", XSPR(31,467,282), XSPR_MASK, PPC, { RS } },
  3585. { "mttbl", XSPR(31,467,284), XSPR_MASK, PPC, { RS } },
  3586. { "mttbu", XSPR(31,467,285), XSPR_MASK, PPC, { RS } },
  3587. { "mtdbsr", XSPR(31,467,304), XSPR_MASK, BOOKE, { RS } },
  3588. { "mtdbsr", XSPR(31,467,1008), XSPR_MASK, PPC403, { RS } },
  3589. { "mtdbcr0", XSPR(31,467,308), XSPR_MASK, BOOKE, { RS } },
  3590. { "mtdbcr0", XSPR(31,467,1010), XSPR_MASK, PPC405, { RS } },
  3591. { "mtdbcr1", XSPR(31,467,309), XSPR_MASK, BOOKE, { RS } },
  3592. { "mtdbcr1", XSPR(31,467,957), XSPR_MASK, PPC405, { RS } },
  3593. { "mtdbcr2", XSPR(31,467,310), XSPR_MASK, BOOKE, { RS } },
  3594. { "mtiac1", XSPR(31,467,312), XSPR_MASK, BOOKE, { RS } },
  3595. { "mtiac1", XSPR(31,467,1012), XSPR_MASK, PPC403, { RS } },
  3596. { "mtiac2", XSPR(31,467,313), XSPR_MASK, BOOKE, { RS } },
  3597. { "mtiac2", XSPR(31,467,1013), XSPR_MASK, PPC403, { RS } },
  3598. { "mtiac3", XSPR(31,467,314), XSPR_MASK, BOOKE, { RS } },
  3599. { "mtiac3", XSPR(31,467,948), XSPR_MASK, PPC405, { RS } },
  3600. { "mtiac4", XSPR(31,467,315), XSPR_MASK, BOOKE, { RS } },
  3601. { "mtiac4", XSPR(31,467,949), XSPR_MASK, PPC405, { RS } },
  3602. { "mtdac1", XSPR(31,467,316), XSPR_MASK, BOOKE, { RS } },
  3603. { "mtdac1", XSPR(31,467,1014), XSPR_MASK, PPC403, { RS } },
  3604. { "mtdac2", XSPR(31,467,317), XSPR_MASK, BOOKE, { RS } },
  3605. { "mtdac2", XSPR(31,467,1015), XSPR_MASK, PPC403, { RS } },
  3606. { "mtdvc1", XSPR(31,467,318), XSPR_MASK, BOOKE, { RS } },
  3607. { "mtdvc1", XSPR(31,467,950), XSPR_MASK, PPC405, { RS } },
  3608. { "mtdvc2", XSPR(31,467,319), XSPR_MASK, BOOKE, { RS } },
  3609. { "mtdvc2", XSPR(31,467,951), XSPR_MASK, PPC405, { RS } },
  3610. { "mttsr", XSPR(31,467,336), XSPR_MASK, BOOKE, { RS } },
  3611. { "mttsr", XSPR(31,467,984), XSPR_MASK, PPC403, { RS } },
  3612. { "mttcr", XSPR(31,467,340), XSPR_MASK, BOOKE, { RS } },
  3613. { "mttcr", XSPR(31,467,986), XSPR_MASK, PPC403, { RS } },
  3614. { "mtivor0", XSPR(31,467,400), XSPR_MASK, BOOKE, { RS } },
  3615. { "mtivor1", XSPR(31,467,401), XSPR_MASK, BOOKE, { RS } },
  3616. { "mtivor2", XSPR(31,467,402), XSPR_MASK, BOOKE, { RS } },
  3617. { "mtivor3", XSPR(31,467,403), XSPR_MASK, BOOKE, { RS } },
  3618. { "mtivor4", XSPR(31,467,404), XSPR_MASK, BOOKE, { RS } },
  3619. { "mtivor5", XSPR(31,467,405), XSPR_MASK, BOOKE, { RS } },
  3620. { "mtivor6", XSPR(31,467,406), XSPR_MASK, BOOKE, { RS } },
  3621. { "mtivor7", XSPR(31,467,407), XSPR_MASK, BOOKE, { RS } },
  3622. { "mtivor8", XSPR(31,467,408), XSPR_MASK, BOOKE, { RS } },
  3623. { "mtivor9", XSPR(31,467,409), XSPR_MASK, BOOKE, { RS } },
  3624. { "mtivor10", XSPR(31,467,410), XSPR_MASK, BOOKE, { RS } },
  3625. { "mtivor11", XSPR(31,467,411), XSPR_MASK, BOOKE, { RS } },
  3626. { "mtivor12", XSPR(31,467,412), XSPR_MASK, BOOKE, { RS } },
  3627. { "mtivor13", XSPR(31,467,413), XSPR_MASK, BOOKE, { RS } },
  3628. { "mtivor14", XSPR(31,467,414), XSPR_MASK, BOOKE, { RS } },
  3629. { "mtivor15", XSPR(31,467,415), XSPR_MASK, BOOKE, { RS } },
  3630. { "mtspefscr", XSPR(31,467,512), XSPR_MASK, PPCSPE, { RS } },
  3631. { "mtbbear", XSPR(31,467,513), XSPR_MASK, PPCBRLK, { RS } },
  3632. { "mtbbtar", XSPR(31,467,514), XSPR_MASK, PPCBRLK, { RS } },
  3633. { "mtivor32", XSPR(31,467,528), XSPR_MASK, PPCSPE, { RS } },
  3634. { "mtivor33", XSPR(31,467,529), XSPR_MASK, PPCSPE, { RS } },
  3635. { "mtivor34", XSPR(31,467,530), XSPR_MASK, PPCSPE, { RS } },
  3636. { "mtivor35", XSPR(31,467,531), XSPR_MASK, PPCPMR, { RS } },
  3637. { "mtibatu", XSPR(31,467,528), XSPRBAT_MASK, PPC, { SPRBAT, RS } },
  3638. { "mtibatl", XSPR(31,467,529), XSPRBAT_MASK, PPC, { SPRBAT, RS } },
  3639. { "mtdbatu", XSPR(31,467,536), XSPRBAT_MASK, PPC, { SPRBAT, RS } },
  3640. { "mtdbatl", XSPR(31,467,537), XSPRBAT_MASK, PPC, { SPRBAT, RS } },
  3641. { "mtmcsrr0", XSPR(31,467,570), XSPR_MASK, PPCRFMCI, { RS } },
  3642. { "mtmcsrr1", XSPR(31,467,571), XSPR_MASK, PPCRFMCI, { RS } },
  3643. { "mtmcsr", XSPR(31,467,572), XSPR_MASK, PPCRFMCI, { RS } },
  3644. { "mtummcr0", XSPR(31,467,936), XSPR_MASK, PPC750, { RS } },
  3645. { "mtupmc1", XSPR(31,467,937), XSPR_MASK, PPC750, { RS } },
  3646. { "mtupmc2", XSPR(31,467,938), XSPR_MASK, PPC750, { RS } },
  3647. { "mtusia", XSPR(31,467,939), XSPR_MASK, PPC750, { RS } },
  3648. { "mtummcr1", XSPR(31,467,940), XSPR_MASK, PPC750, { RS } },
  3649. { "mtupmc3", XSPR(31,467,941), XSPR_MASK, PPC750, { RS } },
  3650. { "mtupmc4", XSPR(31,467,942), XSPR_MASK, PPC750, { RS } },
  3651. { "mtzpr", XSPR(31,467,944), XSPR_MASK, PPC403, { RS } },
  3652. { "mtccr0", XSPR(31,467,947), XSPR_MASK, PPC405, { RS } },
  3653. { "mtmmcr0", XSPR(31,467,952), XSPR_MASK, PPC750, { RS } },
  3654. { "mtsgr", XSPR(31,467,953), XSPR_MASK, PPC403, { RS } },
  3655. { "mtpmc1", XSPR(31,467,953), XSPR_MASK, PPC750, { RS } },
  3656. { "mtdcwr", XSPR(31,467,954), XSPR_MASK, PPC403, { RS } },
  3657. { "mtpmc2", XSPR(31,467,954), XSPR_MASK, PPC750, { RS } },
  3658. { "mtsler", XSPR(31,467,955), XSPR_MASK, PPC405, { RS } },
  3659. { "mtsia", XSPR(31,467,955), XSPR_MASK, PPC750, { RS } },
  3660. { "mtsu0r", XSPR(31,467,956), XSPR_MASK, PPC405, { RS } },
  3661. { "mtmmcr1", XSPR(31,467,956), XSPR_MASK, PPC750, { RS } },
  3662. { "mtpmc3", XSPR(31,467,957), XSPR_MASK, PPC750, { RS } },
  3663. { "mtpmc4", XSPR(31,467,958), XSPR_MASK, PPC750, { RS } },
  3664. { "mticdbdr", XSPR(31,467,979), XSPR_MASK, PPC403, { RS } },
  3665. { "mtevpr", XSPR(31,467,982), XSPR_MASK, PPC403, { RS } },
  3666. { "mtcdbcr", XSPR(31,467,983), XSPR_MASK, PPC403, { RS } },
  3667. { "mtpit", XSPR(31,467,987), XSPR_MASK, PPC403, { RS } },
  3668. { "mttbhi", XSPR(31,467,988), XSPR_MASK, PPC403, { RS } },
  3669. { "mttblo", XSPR(31,467,989), XSPR_MASK, PPC403, { RS } },
  3670. { "mtsrr2", XSPR(31,467,990), XSPR_MASK, PPC403, { RS } },
  3671. { "mtsrr3", XSPR(31,467,991), XSPR_MASK, PPC403, { RS } },
  3672. { "mtl2cr", XSPR(31,467,1017), XSPR_MASK, PPC750, { RS } },
  3673. { "mtdccr", XSPR(31,467,1018), XSPR_MASK, PPC403, { RS } },
  3674. { "mticcr", XSPR(31,467,1019), XSPR_MASK, PPC403, { RS } },
  3675. { "mtictc", XSPR(31,467,1019), XSPR_MASK, PPC750, { RS } },
  3676. { "mtpbl1", XSPR(31,467,1020), XSPR_MASK, PPC403, { RS } },
  3677. { "mtthrm1", XSPR(31,467,1020), XSPR_MASK, PPC750, { RS } },
  3678. { "mtpbu1", XSPR(31,467,1021), XSPR_MASK, PPC403, { RS } },
  3679. { "mtthrm2", XSPR(31,467,1021), XSPR_MASK, PPC750, { RS } },
  3680. { "mtpbl2", XSPR(31,467,1022), XSPR_MASK, PPC403, { RS } },
  3681. { "mtthrm3", XSPR(31,467,1022), XSPR_MASK, PPC750, { RS } },
  3682. { "mtpbu2", XSPR(31,467,1023), XSPR_MASK, PPC403, { RS } },
  3683. { "mtspr", X(31,467), X_MASK, COM, { SPR, RS } },
  3684. { "dcbi", X(31,470), XRT_MASK, PPC, { RA, RB } },
  3685. { "nand", XRC(31,476,0), X_MASK, COM, { RA, RS, RB } },
  3686. { "nand.", XRC(31,476,1), X_MASK, COM, { RA, RS, RB } },
  3687. { "dcbie", X(31,478), XRT_MASK, BOOKE64, { RA, RB } },
  3688. { "dcread", X(31,486), X_MASK, PPC403|PPC440, { RT, RA, RB }},
  3689. { "mtpmr", X(31,462), X_MASK, PPCPMR, { PMR, RS }},
  3690. { "icbtls", X(31,486), X_MASK, PPCCHLK, { CT, RA, RB }},
  3691. { "nabs", XO(31,488,0,0), XORB_MASK, M601, { RT, RA } },
  3692. { "subfme64",XO(31,488,0,0), XORB_MASK, BOOKE64, { RT, RA } },
  3693. { "nabs.", XO(31,488,0,1), XORB_MASK, M601, { RT, RA } },
  3694. { "nabso", XO(31,488,1,0), XORB_MASK, M601, { RT, RA } },
  3695. { "subfme64o",XO(31,488,1,0), XORB_MASK, BOOKE64, { RT, RA } },
  3696. { "nabso.", XO(31,488,1,1), XORB_MASK, M601, { RT, RA } },
  3697. { "divd", XO(31,489,0,0), XO_MASK, PPC64, { RT, RA, RB } },
  3698. { "divd.", XO(31,489,0,1), XO_MASK, PPC64, { RT, RA, RB } },
  3699. { "divdo", XO(31,489,1,0), XO_MASK, PPC64, { RT, RA, RB } },
  3700. { "divdo.", XO(31,489,1,1), XO_MASK, PPC64, { RT, RA, RB } },
  3701. { "addme64", XO(31,490,0,0), XORB_MASK, BOOKE64, { RT, RA } },
  3702. { "addme64o",XO(31,490,1,0), XORB_MASK, BOOKE64, { RT, RA } },
  3703. { "divw", XO(31,491,0,0), XO_MASK, PPC, { RT, RA, RB } },
  3704. { "divw.", XO(31,491,0,1), XO_MASK, PPC, { RT, RA, RB } },
  3705. { "divwo", XO(31,491,1,0), XO_MASK, PPC, { RT, RA, RB } },
  3706. { "divwo.", XO(31,491,1,1), XO_MASK, PPC, { RT, RA, RB } },
  3707. { "icbtlse", X(31,494), X_MASK, PPCCHLK64, { CT, RA, RB }},
  3708. { "slbia", X(31,498), 0xffffffff, PPC64, { 0 } },
  3709. { "cli", X(31,502), XRB_MASK, POWER, { RT, RA } },
  3710. { "stdcxe.", XRC(31,511,1), X_MASK, BOOKE64, { RS, RA, RB } },
  3711. { "mcrxr", X(31,512), XRARB_MASK|(3<<21), COM, { BF } },
  3712. { "bblels", X(31,518), X_MASK, PPCBRLK, { 0 }},
  3713. { "mcrxr64", X(31,544), XRARB_MASK|(3<<21), BOOKE64, { BF } },
  3714. { "clcs", X(31,531), XRB_MASK, M601, { RT, RA } },
  3715. { "ldbrx", X(31,532), X_MASK, CELL, { RT, RA0, RB } },
  3716. { "lswx", X(31,533), X_MASK, PPCCOM, { RT, RA0, RB } },
  3717. { "lsx", X(31,533), X_MASK, PWRCOM, { RT, RA, RB } },
  3718. { "lwbrx", X(31,534), X_MASK, PPCCOM, { RT, RA0, RB } },
  3719. { "lbrx", X(31,534), X_MASK, PWRCOM, { RT, RA, RB } },
  3720. { "lfsx", X(31,535), X_MASK, COM, { FRT, RA0, RB } },
  3721. { "srw", XRC(31,536,0), X_MASK, PPCCOM, { RA, RS, RB } },
  3722. { "sr", XRC(31,536,0), X_MASK, PWRCOM, { RA, RS, RB } },
  3723. { "srw.", XRC(31,536,1), X_MASK, PPCCOM, { RA, RS, RB } },
  3724. { "sr.", XRC(31,536,1), X_MASK, PWRCOM, { RA, RS, RB } },
  3725. { "rrib", XRC(31,537,0), X_MASK, M601, { RA, RS, RB } },
  3726. { "rrib.", XRC(31,537,1), X_MASK, M601, { RA, RS, RB } },
  3727. { "srd", XRC(31,539,0), X_MASK, PPC64, { RA, RS, RB } },
  3728. { "srd.", XRC(31,539,1), X_MASK, PPC64, { RA, RS, RB } },
  3729. { "maskir", XRC(31,541,0), X_MASK, M601, { RA, RS, RB } },
  3730. { "maskir.", XRC(31,541,1), X_MASK, M601, { RA, RS, RB } },
  3731. { "lwbrxe", X(31,542), X_MASK, BOOKE64, { RT, RA0, RB } },
  3732. { "lfsxe", X(31,543), X_MASK, BOOKE64, { FRT, RA0, RB } },
  3733. { "bbelr", X(31,550), X_MASK, PPCBRLK, { 0 }},
  3734. { "tlbsync", X(31,566), 0xffffffff, PPC, { 0 } },
  3735. { "lfsux", X(31,567), X_MASK, COM, { FRT, RAS, RB } },
  3736. { "lfsuxe", X(31,575), X_MASK, BOOKE64, { FRT, RAS, RB } },
  3737. { "mfsr", X(31,595), XRB_MASK|(1<<20), COM32, { RT, SR } },
  3738. { "lswi", X(31,597), X_MASK, PPCCOM, { RT, RA0, NB } },
  3739. { "lsi", X(31,597), X_MASK, PWRCOM, { RT, RA0, NB } },
  3740. { "lwsync", XSYNC(31,598,1), 0xffffffff, PPC, { 0 } },
  3741. { "ptesync", XSYNC(31,598,2), 0xffffffff, PPC64, { 0 } },
  3742. { "msync", X(31,598), 0xffffffff, BOOKE, { 0 } },
  3743. { "sync", X(31,598), XSYNC_MASK, PPCCOM, { LS } },
  3744. { "dcs", X(31,598), 0xffffffff, PWRCOM, { 0 } },
  3745. { "lfdx", X(31,599), X_MASK, COM, { FRT, RA0, RB } },
  3746. { "lfdxe", X(31,607), X_MASK, BOOKE64, { FRT, RA0, RB } },
  3747. { "mffgpr", XRC(31,607,0), XRA_MASK, POWER6, { FRT, RB } },
  3748. { "mfsri", X(31,627), X_MASK, PWRCOM, { RT, RA, RB } },
  3749. { "dclst", X(31,630), XRB_MASK, PWRCOM, { RS, RA } },
  3750. { "lfdux", X(31,631), X_MASK, COM, { FRT, RAS, RB } },
  3751. { "lfduxe", X(31,639), X_MASK, BOOKE64, { FRT, RAS, RB } },
  3752. { "mfsrin", X(31,659), XRA_MASK, PPC32, { RT, RB } },
  3753. { "stdbrx", X(31,660), X_MASK, CELL, { RS, RA0, RB } },
  3754. { "stswx", X(31,661), X_MASK, PPCCOM, { RS, RA0, RB } },
  3755. { "stsx", X(31,661), X_MASK, PWRCOM, { RS, RA0, RB } },
  3756. { "stwbrx", X(31,662), X_MASK, PPCCOM, { RS, RA0, RB } },
  3757. { "stbrx", X(31,662), X_MASK, PWRCOM, { RS, RA0, RB } },
  3758. { "stfsx", X(31,663), X_MASK, COM, { FRS, RA0, RB } },
  3759. { "srq", XRC(31,664,0), X_MASK, M601, { RA, RS, RB } },
  3760. { "srq.", XRC(31,664,1), X_MASK, M601, { RA, RS, RB } },
  3761. { "sre", XRC(31,665,0), X_MASK, M601, { RA, RS, RB } },
  3762. { "sre.", XRC(31,665,1), X_MASK, M601, { RA, RS, RB } },
  3763. { "stwbrxe", X(31,670), X_MASK, BOOKE64, { RS, RA0, RB } },
  3764. { "stfsxe", X(31,671), X_MASK, BOOKE64, { FRS, RA0, RB } },
  3765. { "stfsux", X(31,695), X_MASK, COM, { FRS, RAS, RB } },
  3766. { "sriq", XRC(31,696,0), X_MASK, M601, { RA, RS, SH } },
  3767. { "sriq.", XRC(31,696,1), X_MASK, M601, { RA, RS, SH } },
  3768. { "stfsuxe", X(31,703), X_MASK, BOOKE64, { FRS, RAS, RB } },
  3769. { "stswi", X(31,725), X_MASK, PPCCOM, { RS, RA0, NB } },
  3770. { "stsi", X(31,725), X_MASK, PWRCOM, { RS, RA0, NB } },
  3771. { "stfdx", X(31,727), X_MASK, COM, { FRS, RA0, RB } },
  3772. { "srlq", XRC(31,728,0), X_MASK, M601, { RA, RS, RB } },
  3773. { "srlq.", XRC(31,728,1), X_MASK, M601, { RA, RS, RB } },
  3774. { "sreq", XRC(31,729,0), X_MASK, M601, { RA, RS, RB } },
  3775. { "sreq.", XRC(31,729,1), X_MASK, M601, { RA, RS, RB } },
  3776. { "stfdxe", X(31,735), X_MASK, BOOKE64, { FRS, RA0, RB } },
  3777. { "mftgpr", XRC(31,735,0), XRA_MASK, POWER6, { RT, FRB } },
  3778. { "dcba", X(31,758), XRT_MASK, PPC405 | BOOKE, { RA, RB } },
  3779. { "stfdux", X(31,759), X_MASK, COM, { FRS, RAS, RB } },
  3780. { "srliq", XRC(31,760,0), X_MASK, M601, { RA, RS, SH } },
  3781. { "srliq.", XRC(31,760,1), X_MASK, M601, { RA, RS, SH } },
  3782. { "dcbae", X(31,766), XRT_MASK, BOOKE64, { RA, RB } },
  3783. { "stfduxe", X(31,767), X_MASK, BOOKE64, { FRS, RAS, RB } },
  3784. { "tlbivax", X(31,786), XRT_MASK, BOOKE, { RA, RB } },
  3785. { "tlbivaxe",X(31,787), XRT_MASK, BOOKE64, { RA, RB } },
  3786. { "lwzcix", X(31,789), X_MASK, POWER6, { RT, RA0, RB } },
  3787. { "lhbrx", X(31,790), X_MASK, COM, { RT, RA0, RB } },
  3788. { "sraw", XRC(31,792,0), X_MASK, PPCCOM, { RA, RS, RB } },
  3789. { "sra", XRC(31,792,0), X_MASK, PWRCOM, { RA, RS, RB } },
  3790. { "sraw.", XRC(31,792,1), X_MASK, PPCCOM, { RA, RS, RB } },
  3791. { "sra.", XRC(31,792,1), X_MASK, PWRCOM, { RA, RS, RB } },
  3792. { "srad", XRC(31,794,0), X_MASK, PPC64, { RA, RS, RB } },
  3793. { "srad.", XRC(31,794,1), X_MASK, PPC64, { RA, RS, RB } },
  3794. { "lhbrxe", X(31,798), X_MASK, BOOKE64, { RT, RA0, RB } },
  3795. { "ldxe", X(31,799), X_MASK, BOOKE64, { RT, RA0, RB } },
  3796. { "lduxe", X(31,831), X_MASK, BOOKE64, { RT, RA0, RB } },
  3797. { "rac", X(31,818), X_MASK, PWRCOM, { RT, RA, RB } },
  3798. { "lhzcix", X(31,821), X_MASK, POWER6, { RT, RA0, RB } },
  3799. { "dss", XDSS(31,822,0), XDSS_MASK, PPCVEC, { STRM } },
  3800. { "dssall", XDSS(31,822,1), XDSS_MASK, PPCVEC, { 0 } },
  3801. { "srawi", XRC(31,824,0), X_MASK, PPCCOM, { RA, RS, SH } },
  3802. { "srai", XRC(31,824,0), X_MASK, PWRCOM, { RA, RS, SH } },
  3803. { "srawi.", XRC(31,824,1), X_MASK, PPCCOM, { RA, RS, SH } },
  3804. { "srai.", XRC(31,824,1), X_MASK, PWRCOM, { RA, RS, SH } },
  3805. { "slbmfev", X(31,851), XRA_MASK, PPC64, { RT, RB } },
  3806. { "lbzcix", X(31,853), X_MASK, POWER6, { RT, RA0, RB } },
  3807. { "mbar", X(31,854), X_MASK, BOOKE, { MO } },
  3808. { "eieio", X(31,854), 0xffffffff, PPC, { 0 } },
  3809. { "lfiwax", X(31,855), X_MASK, POWER6, { FRT, RA0, RB } },
  3810. { "ldcix", X(31,885), X_MASK, POWER6, { RT, RA0, RB } },
  3811. { "tlbsx", XRC(31,914,0), X_MASK, PPC403|BOOKE, { RTO, RA, RB } },
  3812. { "tlbsx.", XRC(31,914,1), X_MASK, PPC403|BOOKE, { RTO, RA, RB } },
  3813. { "tlbsxe", XRC(31,915,0), X_MASK, BOOKE64, { RA, RB } },
  3814. { "tlbsxe.", XRC(31,915,1), X_MASK, BOOKE64, { RA, RB } },
  3815. { "slbmfee", X(31,915), XRA_MASK, PPC64, { RT, RB } },
  3816. { "stwcix", X(31,917), X_MASK, POWER6, { RS, RA0, RB } },
  3817. { "sthbrx", X(31,918), X_MASK, COM, { RS, RA0, RB } },
  3818. { "sraq", XRC(31,920,0), X_MASK, M601, { RA, RS, RB } },
  3819. { "sraq.", XRC(31,920,1), X_MASK, M601, { RA, RS, RB } },
  3820. { "srea", XRC(31,921,0), X_MASK, M601, { RA, RS, RB } },
  3821. { "srea.", XRC(31,921,1), X_MASK, M601, { RA, RS, RB } },
  3822. { "extsh", XRC(31,922,0), XRB_MASK, PPCCOM, { RA, RS } },
  3823. { "exts", XRC(31,922,0), XRB_MASK, PWRCOM, { RA, RS } },
  3824. { "extsh.", XRC(31,922,1), XRB_MASK, PPCCOM, { RA, RS } },
  3825. { "exts.", XRC(31,922,1), XRB_MASK, PWRCOM, { RA, RS } },
  3826. { "sthbrxe", X(31,926), X_MASK, BOOKE64, { RS, RA0, RB } },
  3827. { "stdxe", X(31,927), X_MASK, BOOKE64, { RS, RA0, RB } },
  3828. { "tlbrehi", XTLB(31,946,0), XTLB_MASK, PPC403, { RT, RA } },
  3829. { "tlbrelo", XTLB(31,946,1), XTLB_MASK, PPC403, { RT, RA } },
  3830. { "tlbre", X(31,946), X_MASK, PPC403|BOOKE, { RSO, RAOPT, SHO } },
  3831. { "sthcix", X(31,949), X_MASK, POWER6, { RS, RA0, RB } },
  3832. { "sraiq", XRC(31,952,0), X_MASK, M601, { RA, RS, SH } },
  3833. { "sraiq.", XRC(31,952,1), X_MASK, M601, { RA, RS, SH } },
  3834. { "extsb", XRC(31,954,0), XRB_MASK, PPC, { RA, RS} },
  3835. { "extsb.", XRC(31,954,1), XRB_MASK, PPC, { RA, RS} },
  3836. { "stduxe", X(31,959), X_MASK, BOOKE64, { RS, RAS, RB } },
  3837. { "iccci", X(31,966), XRT_MASK, PPC403|PPC440, { RA, RB } },
  3838. { "tlbwehi", XTLB(31,978,0), XTLB_MASK, PPC403, { RT, RA } },
  3839. { "tlbwelo", XTLB(31,978,1), XTLB_MASK, PPC403, { RT, RA } },
  3840. { "tlbwe", X(31,978), X_MASK, PPC403|BOOKE, { RSO, RAOPT, SHO } },
  3841. { "tlbld", X(31,978), XRTRA_MASK, PPC, { RB } },
  3842. { "stbcix", X(31,981), X_MASK, POWER6, { RS, RA0, RB } },
  3843. { "icbi", X(31,982), XRT_MASK, PPC, { RA, RB } },
  3844. { "stfiwx", X(31,983), X_MASK, PPC, { FRS, RA0, RB } },
  3845. { "extsw", XRC(31,986,0), XRB_MASK, PPC64 | BOOKE64,{ RA, RS } },
  3846. { "extsw.", XRC(31,986,1), XRB_MASK, PPC64, { RA, RS } },
  3847. { "icread", X(31,998), XRT_MASK, PPC403|PPC440, { RA, RB } },
  3848. { "icbie", X(31,990), XRT_MASK, BOOKE64, { RA, RB } },
  3849. { "stfiwxe", X(31,991), X_MASK, BOOKE64, { FRS, RA0, RB } },
  3850. { "tlbli", X(31,1010), XRTRA_MASK, PPC, { RB } },
  3851. { "stdcix", X(31,1013), X_MASK, POWER6, { RS, RA0, RB } },
  3852. { "dcbzl", XOPL(31,1014,1), XRT_MASK,POWER4, { RA, RB } },
  3853. { "dcbz", X(31,1014), XRT_MASK, PPC, { RA, RB } },
  3854. { "dclz", X(31,1014), XRT_MASK, PPC, { RA, RB } },
  3855. { "dcbze", X(31,1022), XRT_MASK, BOOKE64, { RA, RB } },
  3856. { "lvebx", X(31, 7), X_MASK, PPCVEC, { VD, RA, RB } },
  3857. { "lvehx", X(31, 39), X_MASK, PPCVEC, { VD, RA, RB } },
  3858. { "lvewx", X(31, 71), X_MASK, PPCVEC, { VD, RA, RB } },
  3859. { "lvsl", X(31, 6), X_MASK, PPCVEC, { VD, RA, RB } },
  3860. { "lvsr", X(31, 38), X_MASK, PPCVEC, { VD, RA, RB } },
  3861. { "lvx", X(31, 103), X_MASK, PPCVEC, { VD, RA, RB } },
  3862. { "lvxl", X(31, 359), X_MASK, PPCVEC, { VD, RA, RB } },
  3863. { "stvebx", X(31, 135), X_MASK, PPCVEC, { VS, RA, RB } },
  3864. { "stvehx", X(31, 167), X_MASK, PPCVEC, { VS, RA, RB } },
  3865. { "stvewx", X(31, 199), X_MASK, PPCVEC, { VS, RA, RB } },
  3866. { "stvx", X(31, 231), X_MASK, PPCVEC, { VS, RA, RB } },
  3867. { "stvxl", X(31, 487), X_MASK, PPCVEC, { VS, RA, RB } },
  3868. /* New load/store left/right index vector instructions that are in the Cell only. */
  3869. { "lvlx", X(31, 519), X_MASK, CELL, { VD, RA0, RB } },
  3870. { "lvlxl", X(31, 775), X_MASK, CELL, { VD, RA0, RB } },
  3871. { "lvrx", X(31, 551), X_MASK, CELL, { VD, RA0, RB } },
  3872. { "lvrxl", X(31, 807), X_MASK, CELL, { VD, RA0, RB } },
  3873. { "stvlx", X(31, 647), X_MASK, CELL, { VS, RA0, RB } },
  3874. { "stvlxl", X(31, 903), X_MASK, CELL, { VS, RA0, RB } },
  3875. { "stvrx", X(31, 679), X_MASK, CELL, { VS, RA0, RB } },
  3876. { "stvrxl", X(31, 935), X_MASK, CELL, { VS, RA0, RB } },
  3877. { "lwz", OP(32), OP_MASK, PPCCOM, { RT, D, RA0 } },
  3878. { "l", OP(32), OP_MASK, PWRCOM, { RT, D, RA0 } },
  3879. { "lwzu", OP(33), OP_MASK, PPCCOM, { RT, D, RAL } },
  3880. { "lu", OP(33), OP_MASK, PWRCOM, { RT, D, RA0 } },
  3881. { "lbz", OP(34), OP_MASK, COM, { RT, D, RA0 } },
  3882. { "lbzu", OP(35), OP_MASK, COM, { RT, D, RAL } },
  3883. { "stw", OP(36), OP_MASK, PPCCOM, { RS, D, RA0 } },
  3884. { "st", OP(36), OP_MASK, PWRCOM, { RS, D, RA0 } },
  3885. { "stwu", OP(37), OP_MASK, PPCCOM, { RS, D, RAS } },
  3886. { "stu", OP(37), OP_MASK, PWRCOM, { RS, D, RA0 } },
  3887. { "stb", OP(38), OP_MASK, COM, { RS, D, RA0 } },
  3888. { "stbu", OP(39), OP_MASK, COM, { RS, D, RAS } },
  3889. { "lhz", OP(40), OP_MASK, COM, { RT, D, RA0 } },
  3890. { "lhzu", OP(41), OP_MASK, COM, { RT, D, RAL } },
  3891. { "lha", OP(42), OP_MASK, COM, { RT, D, RA0 } },
  3892. { "lhau", OP(43), OP_MASK, COM, { RT, D, RAL } },
  3893. { "sth", OP(44), OP_MASK, COM, { RS, D, RA0 } },
  3894. { "sthu", OP(45), OP_MASK, COM, { RS, D, RAS } },
  3895. { "lmw", OP(46), OP_MASK, PPCCOM, { RT, D, RAM } },
  3896. { "lm", OP(46), OP_MASK, PWRCOM, { RT, D, RA0 } },
  3897. { "stmw", OP(47), OP_MASK, PPCCOM, { RS, D, RA0 } },
  3898. { "stm", OP(47), OP_MASK, PWRCOM, { RS, D, RA0 } },
  3899. { "lfs", OP(48), OP_MASK, COM, { FRT, D, RA0 } },
  3900. { "lfsu", OP(49), OP_MASK, COM, { FRT, D, RAS } },
  3901. { "lfd", OP(50), OP_MASK, COM, { FRT, D, RA0 } },
  3902. { "lfdu", OP(51), OP_MASK, COM, { FRT, D, RAS } },
  3903. { "stfs", OP(52), OP_MASK, COM, { FRS, D, RA0 } },
  3904. { "stfsu", OP(53), OP_MASK, COM, { FRS, D, RAS } },
  3905. { "stfd", OP(54), OP_MASK, COM, { FRS, D, RA0 } },
  3906. { "stfdu", OP(55), OP_MASK, COM, { FRS, D, RAS } },
  3907. { "lq", OP(56), OP_MASK, POWER4, { RTQ, DQ, RAQ } },
  3908. { "lfq", OP(56), OP_MASK, POWER2, { FRT, D, RA0 } },
  3909. { "lfqu", OP(57), OP_MASK, POWER2, { FRT, D, RA0 } },
  3910. { "lfdp", OP(57), OP_MASK, POWER6, { FRT, D, RA0 } },
  3911. { "lbze", DEO(58,0), DE_MASK, BOOKE64, { RT, DE, RA0 } },
  3912. { "lbzue", DEO(58,1), DE_MASK, BOOKE64, { RT, DE, RAL } },
  3913. { "lhze", DEO(58,2), DE_MASK, BOOKE64, { RT, DE, RA0 } },
  3914. { "lhzue", DEO(58,3), DE_MASK, BOOKE64, { RT, DE, RAL } },
  3915. { "lhae", DEO(58,4), DE_MASK, BOOKE64, { RT, DE, RA0 } },
  3916. { "lhaue", DEO(58,5), DE_MASK, BOOKE64, { RT, DE, RAL } },
  3917. { "lwze", DEO(58,6), DE_MASK, BOOKE64, { RT, DE, RA0 } },
  3918. { "lwzue", DEO(58,7), DE_MASK, BOOKE64, { RT, DE, RAL } },
  3919. { "stbe", DEO(58,8), DE_MASK, BOOKE64, { RS, DE, RA0 } },
  3920. { "stbue", DEO(58,9), DE_MASK, BOOKE64, { RS, DE, RAS } },
  3921. { "sthe", DEO(58,10), DE_MASK, BOOKE64, { RS, DE, RA0 } },
  3922. { "sthue", DEO(58,11), DE_MASK, BOOKE64, { RS, DE, RAS } },
  3923. { "stwe", DEO(58,14), DE_MASK, BOOKE64, { RS, DE, RA0 } },
  3924. { "stwue", DEO(58,15), DE_MASK, BOOKE64, { RS, DE, RAS } },
  3925. { "ld", DSO(58,0), DS_MASK, PPC64, { RT, DS, RA0 } },
  3926. { "ldu", DSO(58,1), DS_MASK, PPC64, { RT, DS, RAL } },
  3927. { "lwa", DSO(58,2), DS_MASK, PPC64, { RT, DS, RA0 } },
  3928. { "dadd", XRC(59,2,0), X_MASK, POWER6, { FRT, FRA, FRB } },
  3929. { "dadd.", XRC(59,2,1), X_MASK, POWER6, { FRT, FRA, FRB } },
  3930. { "dqua", ZRC(59,3,0), Z_MASK, POWER6, { FRT, FRA, FRB, RMC } },
  3931. { "dqua.", ZRC(59,3,1), Z_MASK, POWER6, { FRT, FRA, FRB, RMC } },
  3932. { "fdivs", A(59,18,0), AFRC_MASK, PPC, { FRT, FRA, FRB } },
  3933. { "fdivs.", A(59,18,1), AFRC_MASK, PPC, { FRT, FRA, FRB } },
  3934. { "fsubs", A(59,20,0), AFRC_MASK, PPC, { FRT, FRA, FRB } },
  3935. { "fsubs.", A(59,20,1), AFRC_MASK, PPC, { FRT, FRA, FRB } },
  3936. { "fadds", A(59,21,0), AFRC_MASK, PPC, { FRT, FRA, FRB } },
  3937. { "fadds.", A(59,21,1), AFRC_MASK, PPC, { FRT, FRA, FRB } },
  3938. { "fsqrts", A(59,22,0), AFRAFRC_MASK, PPC, { FRT, FRB } },
  3939. { "fsqrts.", A(59,22,1), AFRAFRC_MASK, PPC, { FRT, FRB } },
  3940. { "fres", A(59,24,0), AFRALFRC_MASK, PPC, { FRT, FRB, A_L } },
  3941. { "fres.", A(59,24,1), AFRALFRC_MASK, PPC, { FRT, FRB, A_L } },
  3942. { "fmuls", A(59,25,0), AFRB_MASK, PPC, { FRT, FRA, FRC } },
  3943. { "fmuls.", A(59,25,1), AFRB_MASK, PPC, { FRT, FRA, FRC } },
  3944. { "frsqrtes", A(59,26,0), AFRALFRC_MASK,POWER5, { FRT, FRB, A_L } },
  3945. { "frsqrtes.",A(59,26,1), AFRALFRC_MASK,POWER5, { FRT, FRB, A_L } },
  3946. { "fmsubs", A(59,28,0), A_MASK, PPC, { FRT,FRA,FRC,FRB } },
  3947. { "fmsubs.", A(59,28,1), A_MASK, PPC, { FRT,FRA,FRC,FRB } },
  3948. { "fmadds", A(59,29,0), A_MASK, PPC, { FRT,FRA,FRC,FRB } },
  3949. { "fmadds.", A(59,29,1), A_MASK, PPC, { FRT,FRA,FRC,FRB } },
  3950. { "fnmsubs", A(59,30,0), A_MASK, PPC, { FRT,FRA,FRC,FRB } },
  3951. { "fnmsubs.",A(59,30,1), A_MASK, PPC, { FRT,FRA,FRC,FRB } },
  3952. { "fnmadds", A(59,31,0), A_MASK, PPC, { FRT,FRA,FRC,FRB } },
  3953. { "fnmadds.",A(59,31,1), A_MASK, PPC, { FRT,FRA,FRC,FRB } },
  3954. { "dmul", XRC(59,34,0), X_MASK, POWER6, { FRT, FRA, FRB } },
  3955. { "dmul.", XRC(59,34,1), X_MASK, POWER6, { FRT, FRA, FRB } },
  3956. { "drrnd", ZRC(59,35,0), Z_MASK, POWER6, { FRT, FRA, FRB, RMC } },
  3957. { "drrnd.", ZRC(59,35,1), Z_MASK, POWER6, { FRT, FRA, FRB, RMC } },
  3958. { "dscli", ZRC(59,66,0), Z_MASK, POWER6, { FRT, FRA, SH16 } },
  3959. { "dscli.", ZRC(59,66,1), Z_MASK, POWER6, { FRT, FRA, SH16 } },
  3960. { "dquai", ZRC(59,67,0), Z_MASK, POWER6, { TE, FRT, FRB, RMC } },
  3961. { "dquai.", ZRC(59,67,1), Z_MASK, POWER6, { TE, FRT, FRB, RMC } },
  3962. { "dscri", ZRC(59,98,0), Z_MASK, POWER6, { FRT, FRA, SH16 } },
  3963. { "dscri.", ZRC(59,98,1), Z_MASK, POWER6, { FRT, FRA, SH16 } },
  3964. { "drintx", ZRC(59,99,0), Z_MASK, POWER6, { R, FRT, FRB, RMC } },
  3965. { "drintx.", ZRC(59,99,1), Z_MASK, POWER6, { R, FRT, FRB, RMC } },
  3966. { "dcmpo", X(59,130), X_MASK, POWER6, { BF, FRA, FRB } },
  3967. { "dtstex", X(59,162), X_MASK, POWER6, { BF, FRA, FRB } },
  3968. { "dtstdc", Z(59,194), Z_MASK, POWER6, { BF, FRA, DCM } },
  3969. { "dtstdg", Z(59,226), Z_MASK, POWER6, { BF, FRA, DGM } },
  3970. { "drintn", ZRC(59,227,0), Z_MASK, POWER6, { R, FRT, FRB, RMC } },
  3971. { "drintn.", ZRC(59,227,1), Z_MASK, POWER6, { R, FRT, FRB, RMC } },
  3972. { "dctdp", XRC(59,258,0), X_MASK, POWER6, { FRT, FRB } },
  3973. { "dctdp.", XRC(59,258,1), X_MASK, POWER6, { FRT, FRB } },
  3974. { "dctfix", XRC(59,290,0), X_MASK, POWER6, { FRT, FRB } },
  3975. { "dctfix.", XRC(59,290,1), X_MASK, POWER6, { FRT, FRB } },
  3976. { "ddedpd", XRC(59,322,0), X_MASK, POWER6, { SP, FRT, FRB } },
  3977. { "ddedpd.", XRC(59,322,1), X_MASK, POWER6, { SP, FRT, FRB } },
  3978. { "dxex", XRC(59,354,0), X_MASK, POWER6, { FRT, FRB } },
  3979. { "dxex.", XRC(59,354,1), X_MASK, POWER6, { FRT, FRB } },
  3980. { "dsub", XRC(59,514,0), X_MASK, POWER6, { FRT, FRA, FRB } },
  3981. { "dsub.", XRC(59,514,1), X_MASK, POWER6, { FRT, FRA, FRB } },
  3982. { "ddiv", XRC(59,546,0), X_MASK, POWER6, { FRT, FRA, FRB } },
  3983. { "ddiv.", XRC(59,546,1), X_MASK, POWER6, { FRT, FRA, FRB } },
  3984. { "dcmpu", X(59,642), X_MASK, POWER6, { BF, FRA, FRB } },
  3985. { "dtstsf", X(59,674), X_MASK, POWER6, { BF, FRA, FRB } },
  3986. { "drsp", XRC(59,770,0), X_MASK, POWER6, { FRT, FRB } },
  3987. { "drsp.", XRC(59,770,1), X_MASK, POWER6, { FRT, FRB } },
  3988. { "dcffix", XRC(59,802,0), X_MASK, POWER6, { FRT, FRB } },
  3989. { "dcffix.", XRC(59,802,1), X_MASK, POWER6, { FRT, FRB } },
  3990. { "denbcd", XRC(59,834,0), X_MASK, POWER6, { S, FRT, FRB } },
  3991. { "denbcd.", XRC(59,834,1), X_MASK, POWER6, { S, FRT, FRB } },
  3992. { "diex", XRC(59,866,0), X_MASK, POWER6, { FRT, FRA, FRB } },
  3993. { "diex.", XRC(59,866,1), X_MASK, POWER6, { FRT, FRA, FRB } },
  3994. { "stfq", OP(60), OP_MASK, POWER2, { FRS, D, RA } },
  3995. { "stfqu", OP(61), OP_MASK, POWER2, { FRS, D, RA } },
  3996. { "stfdp", OP(61), OP_MASK, POWER6, { FRT, D, RA0 } },
  3997. { "lde", DEO(62,0), DE_MASK, BOOKE64, { RT, DES, RA0 } },
  3998. { "ldue", DEO(62,1), DE_MASK, BOOKE64, { RT, DES, RA0 } },
  3999. { "lfse", DEO(62,4), DE_MASK, BOOKE64, { FRT, DES, RA0 } },
  4000. { "lfsue", DEO(62,5), DE_MASK, BOOKE64, { FRT, DES, RAS } },
  4001. { "lfde", DEO(62,6), DE_MASK, BOOKE64, { FRT, DES, RA0 } },
  4002. { "lfdue", DEO(62,7), DE_MASK, BOOKE64, { FRT, DES, RAS } },
  4003. { "stde", DEO(62,8), DE_MASK, BOOKE64, { RS, DES, RA0 } },
  4004. { "stdue", DEO(62,9), DE_MASK, BOOKE64, { RS, DES, RAS } },
  4005. { "stfse", DEO(62,12), DE_MASK, BOOKE64, { FRS, DES, RA0 } },
  4006. { "stfsue", DEO(62,13), DE_MASK, BOOKE64, { FRS, DES, RAS } },
  4007. { "stfde", DEO(62,14), DE_MASK, BOOKE64, { FRS, DES, RA0 } },
  4008. { "stfdue", DEO(62,15), DE_MASK, BOOKE64, { FRS, DES, RAS } },
  4009. { "std", DSO(62,0), DS_MASK, PPC64, { RS, DS, RA0 } },
  4010. { "stdu", DSO(62,1), DS_MASK, PPC64, { RS, DS, RAS } },
  4011. { "stq", DSO(62,2), DS_MASK, POWER4, { RSQ, DS, RA0 } },
  4012. { "fcmpu", X(63,0), X_MASK|(3<<21), COM, { BF, FRA, FRB } },
  4013. { "daddq", XRC(63,2,0), X_MASK, POWER6, { FRT, FRA, FRB } },
  4014. { "daddq.", XRC(63,2,1), X_MASK, POWER6, { FRT, FRA, FRB } },
  4015. { "dquaq", ZRC(63,3,0), Z_MASK, POWER6, { FRT, FRA, FRB, RMC } },
  4016. { "dquaq.", ZRC(63,3,1), Z_MASK, POWER6, { FRT, FRA, FRB, RMC } },
  4017. { "fcpsgn", XRC(63,8,0), X_MASK, POWER6, { FRT, FRA, FRB } },
  4018. { "fcpsgn.", XRC(63,8,1), X_MASK, POWER6, { FRT, FRA, FRB } },
  4019. { "frsp", XRC(63,12,0), XRA_MASK, COM, { FRT, FRB } },
  4020. { "frsp.", XRC(63,12,1), XRA_MASK, COM, { FRT, FRB } },
  4021. { "fctiw", XRC(63,14,0), XRA_MASK, PPCCOM, { FRT, FRB } },
  4022. { "fcir", XRC(63,14,0), XRA_MASK, POWER2, { FRT, FRB } },
  4023. { "fctiw.", XRC(63,14,1), XRA_MASK, PPCCOM, { FRT, FRB } },
  4024. { "fcir.", XRC(63,14,1), XRA_MASK, POWER2, { FRT, FRB } },
  4025. { "fctiwz", XRC(63,15,0), XRA_MASK, PPCCOM, { FRT, FRB } },
  4026. { "fcirz", XRC(63,15,0), XRA_MASK, POWER2, { FRT, FRB } },
  4027. { "fctiwz.", XRC(63,15,1), XRA_MASK, PPCCOM, { FRT, FRB } },
  4028. { "fcirz.", XRC(63,15,1), XRA_MASK, POWER2, { FRT, FRB } },
  4029. { "fdiv", A(63,18,0), AFRC_MASK, PPCCOM, { FRT, FRA, FRB } },
  4030. { "fd", A(63,18,0), AFRC_MASK, PWRCOM, { FRT, FRA, FRB } },
  4031. { "fdiv.", A(63,18,1), AFRC_MASK, PPCCOM, { FRT, FRA, FRB } },
  4032. { "fd.", A(63,18,1), AFRC_MASK, PWRCOM, { FRT, FRA, FRB } },
  4033. { "fsub", A(63,20,0), AFRC_MASK, PPCCOM, { FRT, FRA, FRB } },
  4034. { "fs", A(63,20,0), AFRC_MASK, PWRCOM, { FRT, FRA, FRB } },
  4035. { "fsub.", A(63,20,1), AFRC_MASK, PPCCOM, { FRT, FRA, FRB } },
  4036. { "fs.", A(63,20,1), AFRC_MASK, PWRCOM, { FRT, FRA, FRB } },
  4037. { "fadd", A(63,21,0), AFRC_MASK, PPCCOM, { FRT, FRA, FRB } },
  4038. { "fa", A(63,21,0), AFRC_MASK, PWRCOM, { FRT, FRA, FRB } },
  4039. { "fadd.", A(63,21,1), AFRC_MASK, PPCCOM, { FRT, FRA, FRB } },
  4040. { "fa.", A(63,21,1), AFRC_MASK, PWRCOM, { FRT, FRA, FRB } },
  4041. { "fsqrt", A(63,22,0), AFRAFRC_MASK, PPCPWR2, { FRT, FRB } },
  4042. { "fsqrt.", A(63,22,1), AFRAFRC_MASK, PPCPWR2, { FRT, FRB } },
  4043. { "fsel", A(63,23,0), A_MASK, PPC, { FRT,FRA,FRC,FRB } },
  4044. { "fsel.", A(63,23,1), A_MASK, PPC, { FRT,FRA,FRC,FRB } },
  4045. { "fre", A(63,24,0), AFRALFRC_MASK, POWER5, { FRT, FRB, A_L } },
  4046. { "fre.", A(63,24,1), AFRALFRC_MASK, POWER5, { FRT, FRB, A_L } },
  4047. { "fmul", A(63,25,0), AFRB_MASK, PPCCOM, { FRT, FRA, FRC } },
  4048. { "fm", A(63,25,0), AFRB_MASK, PWRCOM, { FRT, FRA, FRC } },
  4049. { "fmul.", A(63,25,1), AFRB_MASK, PPCCOM, { FRT, FRA, FRC } },
  4050. { "fm.", A(63,25,1), AFRB_MASK, PWRCOM, { FRT, FRA, FRC } },
  4051. { "frsqrte", A(63,26,0), AFRALFRC_MASK, PPC, { FRT, FRB, A_L } },
  4052. { "frsqrte.",A(63,26,1), AFRALFRC_MASK, PPC, { FRT, FRB, A_L } },
  4053. { "fmsub", A(63,28,0), A_MASK, PPCCOM, { FRT,FRA,FRC,FRB } },
  4054. { "fms", A(63,28,0), A_MASK, PWRCOM, { FRT,FRA,FRC,FRB } },
  4055. { "fmsub.", A(63,28,1), A_MASK, PPCCOM, { FRT,FRA,FRC,FRB } },
  4056. { "fms.", A(63,28,1), A_MASK, PWRCOM, { FRT,FRA,FRC,FRB } },
  4057. { "fmadd", A(63,29,0), A_MASK, PPCCOM, { FRT,FRA,FRC,FRB } },
  4058. { "fma", A(63,29,0), A_MASK, PWRCOM, { FRT,FRA,FRC,FRB } },
  4059. { "fmadd.", A(63,29,1), A_MASK, PPCCOM, { FRT,FRA,FRC,FRB } },
  4060. { "fma.", A(63,29,1), A_MASK, PWRCOM, { FRT,FRA,FRC,FRB } },
  4061. { "fnmsub", A(63,30,0), A_MASK, PPCCOM, { FRT,FRA,FRC,FRB } },
  4062. { "fnms", A(63,30,0), A_MASK, PWRCOM, { FRT,FRA,FRC,FRB } },
  4063. { "fnmsub.", A(63,30,1), A_MASK, PPCCOM, { FRT,FRA,FRC,FRB } },
  4064. { "fnms.", A(63,30,1), A_MASK, PWRCOM, { FRT,FRA,FRC,FRB } },
  4065. { "fnmadd", A(63,31,0), A_MASK, PPCCOM, { FRT,FRA,FRC,FRB } },
  4066. { "fnma", A(63,31,0), A_MASK, PWRCOM, { FRT,FRA,FRC,FRB } },
  4067. { "fnmadd.", A(63,31,1), A_MASK, PPCCOM, { FRT,FRA,FRC,FRB } },
  4068. { "fnma.", A(63,31,1), A_MASK, PWRCOM, { FRT,FRA,FRC,FRB } },
  4069. { "fcmpo", X(63,32), X_MASK|(3<<21), COM, { BF, FRA, FRB } },
  4070. { "dmulq", XRC(63,34,0), X_MASK, POWER6, { FRT, FRA, FRB } },
  4071. { "dmulq.", XRC(63,34,1), X_MASK, POWER6, { FRT, FRA, FRB } },
  4072. { "drrndq", ZRC(63,35,0), Z_MASK, POWER6, { FRT, FRA, FRB, RMC } },
  4073. { "drrndq.", ZRC(63,35,1), Z_MASK, POWER6, { FRT, FRA, FRB, RMC } },
  4074. { "mtfsb1", XRC(63,38,0), XRARB_MASK, COM, { BT } },
  4075. { "mtfsb1.", XRC(63,38,1), XRARB_MASK, COM, { BT } },
  4076. { "fneg", XRC(63,40,0), XRA_MASK, COM, { FRT, FRB } },
  4077. { "fneg.", XRC(63,40,1), XRA_MASK, COM, { FRT, FRB } },
  4078. { "mcrfs", X(63,64), XRB_MASK|(3<<21)|(3<<16), COM, { BF, BFA } },
  4079. { "dscliq", ZRC(63,66,0), Z_MASK, POWER6, { FRT, FRA, SH16 } },
  4080. { "dscliq.", ZRC(63,66,1), Z_MASK, POWER6, { FRT, FRA, SH16 } },
  4081. { "dquaiq", ZRC(63,67,0), Z_MASK, POWER6, { TE, FRT, FRB, RMC } },
  4082. { "dquaiq.", ZRC(63,67,1), Z_MASK, POWER6, { FRT, FRA, FRB, RMC } },
  4083. { "mtfsb0", XRC(63,70,0), XRARB_MASK, COM, { BT } },
  4084. { "mtfsb0.", XRC(63,70,1), XRARB_MASK, COM, { BT } },
  4085. { "fmr", XRC(63,72,0), XRA_MASK, COM, { FRT, FRB } },
  4086. { "fmr.", XRC(63,72,1), XRA_MASK, COM, { FRT, FRB } },
  4087. { "dscriq", ZRC(63,98,0), Z_MASK, POWER6, { FRT, FRA, SH16 } },
  4088. { "dscriq.", ZRC(63,98,1), Z_MASK, POWER6, { FRT, FRA, SH16 } },
  4089. { "drintxq", ZRC(63,99,0), Z_MASK, POWER6, { R, FRT, FRB, RMC } },
  4090. { "drintxq.",ZRC(63,99,1), Z_MASK, POWER6, { R, FRT, FRB, RMC } },
  4091. { "dcmpoq", X(63,130), X_MASK, POWER6, { BF, FRA, FRB } },
  4092. { "mtfsfi", XRC(63,134,0), XRA_MASK|(3<<21)|(1<<11), COM, { BF, U } },
  4093. { "mtfsfi.", XRC(63,134,1), XRA_MASK|(3<<21)|(1<<11), COM, { BF, U } },
  4094. { "fnabs", XRC(63,136,0), XRA_MASK, COM, { FRT, FRB } },
  4095. { "fnabs.", XRC(63,136,1), XRA_MASK, COM, { FRT, FRB } },
  4096. { "dtstexq", X(63,162), X_MASK, POWER6, { BF, FRA, FRB } },
  4097. { "dtstdcq", Z(63,194), Z_MASK, POWER6, { BF, FRA, DCM } },
  4098. { "dtstdgq", Z(63,226), Z_MASK, POWER6, { BF, FRA, DGM } },
  4099. { "drintnq", ZRC(63,227,0), Z_MASK, POWER6, { R, FRT, FRB, RMC } },
  4100. { "drintnq.",ZRC(63,227,1), Z_MASK, POWER6, { R, FRT, FRB, RMC } },
  4101. { "dctqpq", XRC(63,258,0), X_MASK, POWER6, { FRT, FRB } },
  4102. { "dctqpq.", XRC(63,258,1), X_MASK, POWER6, { FRT, FRB } },
  4103. { "fabs", XRC(63,264,0), XRA_MASK, COM, { FRT, FRB } },
  4104. { "fabs.", XRC(63,264,1), XRA_MASK, COM, { FRT, FRB } },
  4105. { "dctfixq", XRC(63,290,0), X_MASK, POWER6, { FRT, FRB } },
  4106. { "dctfixq.",XRC(63,290,1), X_MASK, POWER6, { FRT, FRB } },
  4107. { "ddedpdq", XRC(63,322,0), X_MASK, POWER6, { SP, FRT, FRB } },
  4108. { "ddedpdq.",XRC(63,322,1), X_MASK, POWER6, { SP, FRT, FRB } },
  4109. { "dxexq", XRC(63,354,0), X_MASK, POWER6, { FRT, FRB } },
  4110. { "dxexq.", XRC(63,354,1), X_MASK, POWER6, { FRT, FRB } },
  4111. { "frin", XRC(63,392,0), XRA_MASK, POWER5, { FRT, FRB } },
  4112. { "frin.", XRC(63,392,1), XRA_MASK, POWER5, { FRT, FRB } },
  4113. { "friz", XRC(63,424,0), XRA_MASK, POWER5, { FRT, FRB } },
  4114. { "friz.", XRC(63,424,1), XRA_MASK, POWER5, { FRT, FRB } },
  4115. { "frip", XRC(63,456,0), XRA_MASK, POWER5, { FRT, FRB } },
  4116. { "frip.", XRC(63,456,1), XRA_MASK, POWER5, { FRT, FRB } },
  4117. { "frim", XRC(63,488,0), XRA_MASK, POWER5, { FRT, FRB } },
  4118. { "frim.", XRC(63,488,1), XRA_MASK, POWER5, { FRT, FRB } },
  4119. { "dsubq", XRC(63,514,0), X_MASK, POWER6, { FRT, FRA, FRB } },
  4120. { "dsubq.", XRC(63,514,1), X_MASK, POWER6, { FRT, FRA, FRB } },
  4121. { "ddivq", XRC(63,546,0), X_MASK, POWER6, { FRT, FRA, FRB } },
  4122. { "ddivq.", XRC(63,546,1), X_MASK, POWER6, { FRT, FRA, FRB } },
  4123. { "mffs", XRC(63,583,0), XRARB_MASK, COM, { FRT } },
  4124. { "mffs.", XRC(63,583,1), XRARB_MASK, COM, { FRT } },
  4125. { "dcmpuq", X(63,642), X_MASK, POWER6, { BF, FRA, FRB } },
  4126. { "dtstsfq", X(63,674), X_MASK, POWER6, { BF, FRA, FRB } },
  4127. { "mtfsf", XFL(63,711,0), XFL_MASK, COM, { FLM, FRB } },
  4128. { "mtfsf.", XFL(63,711,1), XFL_MASK, COM, { FLM, FRB } },
  4129. { "drdpq", XRC(63,770,0), X_MASK, POWER6, { FRT, FRB } },
  4130. { "drdpq.", XRC(63,770,1), X_MASK, POWER6, { FRT, FRB } },
  4131. { "dcffixq", XRC(63,802,0), X_MASK, POWER6, { FRT, FRB } },
  4132. { "dcffixq.",XRC(63,802,1), X_MASK, POWER6, { FRT, FRB } },
  4133. { "fctid", XRC(63,814,0), XRA_MASK, PPC64, { FRT, FRB } },
  4134. { "fctid.", XRC(63,814,1), XRA_MASK, PPC64, { FRT, FRB } },
  4135. { "fctidz", XRC(63,815,0), XRA_MASK, PPC64, { FRT, FRB } },
  4136. { "fctidz.", XRC(63,815,1), XRA_MASK, PPC64, { FRT, FRB } },
  4137. { "denbcdq", XRC(63,834,0), X_MASK, POWER6, { S, FRT, FRB } },
  4138. { "denbcdq.",XRC(63,834,1), X_MASK, POWER6, { S, FRT, FRB } },
  4139. { "fcfid", XRC(63,846,0), XRA_MASK, PPC64, { FRT, FRB } },
  4140. { "fcfid.", XRC(63,846,1), XRA_MASK, PPC64, { FRT, FRB } },
  4141. { "diexq", XRC(63,866,0), X_MASK, POWER6, { FRT, FRA, FRB } },
  4142. { "diexq.", XRC(63,866,1), X_MASK, POWER6, { FRT, FRA, FRB } },
  4143. };
  4144. const int powerpc_num_opcodes = ARRAY_SIZE(powerpc_opcodes);
  4145. /* The macro table. This is only used by the assembler. */
  4146. /* The expressions of the form (-x ! 31) & (x | 31) have the value 0
  4147. when x=0; 32-x when x is between 1 and 31; are negative if x is
  4148. negative; and are 32 or more otherwise. This is what you want
  4149. when, for instance, you are emulating a right shift by a
  4150. rotate-left-and-mask, because the underlying instructions support
  4151. shifts of size 0 but not shifts of size 32. By comparison, when
  4152. extracting x bits from some word you want to use just 32-x, because
  4153. the underlying instructions don't support extracting 0 bits but do
  4154. support extracting the whole word (32 bits in this case). */
  4155. const struct powerpc_macro powerpc_macros[] = {
  4156. { "extldi", 4, PPC64, "rldicr %0,%1,%3,(%2)-1" },
  4157. { "extldi.", 4, PPC64, "rldicr. %0,%1,%3,(%2)-1" },
  4158. { "extrdi", 4, PPC64, "rldicl %0,%1,(%2)+(%3),64-(%2)" },
  4159. { "extrdi.", 4, PPC64, "rldicl. %0,%1,(%2)+(%3),64-(%2)" },
  4160. { "insrdi", 4, PPC64, "rldimi %0,%1,64-((%2)+(%3)),%3" },
  4161. { "insrdi.", 4, PPC64, "rldimi. %0,%1,64-((%2)+(%3)),%3" },
  4162. { "rotrdi", 3, PPC64, "rldicl %0,%1,(-(%2)!63)&((%2)|63),0" },
  4163. { "rotrdi.", 3, PPC64, "rldicl. %0,%1,(-(%2)!63)&((%2)|63),0" },
  4164. { "sldi", 3, PPC64, "rldicr %0,%1,%2,63-(%2)" },
  4165. { "sldi.", 3, PPC64, "rldicr. %0,%1,%2,63-(%2)" },
  4166. { "srdi", 3, PPC64, "rldicl %0,%1,(-(%2)!63)&((%2)|63),%2" },
  4167. { "srdi.", 3, PPC64, "rldicl. %0,%1,(-(%2)!63)&((%2)|63),%2" },
  4168. { "clrrdi", 3, PPC64, "rldicr %0,%1,0,63-(%2)" },
  4169. { "clrrdi.", 3, PPC64, "rldicr. %0,%1,0,63-(%2)" },
  4170. { "clrlsldi",4, PPC64, "rldic %0,%1,%3,(%2)-(%3)" },
  4171. { "clrlsldi.",4, PPC64, "rldic. %0,%1,%3,(%2)-(%3)" },
  4172. { "extlwi", 4, PPCCOM, "rlwinm %0,%1,%3,0,(%2)-1" },
  4173. { "extlwi.", 4, PPCCOM, "rlwinm. %0,%1,%3,0,(%2)-1" },
  4174. { "extrwi", 4, PPCCOM, "rlwinm %0,%1,((%2)+(%3))&((%2)+(%3)<>32),32-(%2),31" },
  4175. { "extrwi.", 4, PPCCOM, "rlwinm. %0,%1,((%2)+(%3))&((%2)+(%3)<>32),32-(%2),31" },
  4176. { "inslwi", 4, PPCCOM, "rlwimi %0,%1,(-(%3)!31)&((%3)|31),%3,(%2)+(%3)-1" },
  4177. { "inslwi.", 4, PPCCOM, "rlwimi. %0,%1,(-(%3)!31)&((%3)|31),%3,(%2)+(%3)-1"},
  4178. { "insrwi", 4, PPCCOM, "rlwimi %0,%1,32-((%2)+(%3)),%3,(%2)+(%3)-1" },
  4179. { "insrwi.", 4, PPCCOM, "rlwimi. %0,%1,32-((%2)+(%3)),%3,(%2)+(%3)-1"},
  4180. { "rotrwi", 3, PPCCOM, "rlwinm %0,%1,(-(%2)!31)&((%2)|31),0,31" },
  4181. { "rotrwi.", 3, PPCCOM, "rlwinm. %0,%1,(-(%2)!31)&((%2)|31),0,31" },
  4182. { "slwi", 3, PPCCOM, "rlwinm %0,%1,%2,0,31-(%2)" },
  4183. { "sli", 3, PWRCOM, "rlinm %0,%1,%2,0,31-(%2)" },
  4184. { "slwi.", 3, PPCCOM, "rlwinm. %0,%1,%2,0,31-(%2)" },
  4185. { "sli.", 3, PWRCOM, "rlinm. %0,%1,%2,0,31-(%2)" },
  4186. { "srwi", 3, PPCCOM, "rlwinm %0,%1,(-(%2)!31)&((%2)|31),%2,31" },
  4187. { "sri", 3, PWRCOM, "rlinm %0,%1,(-(%2)!31)&((%2)|31),%2,31" },
  4188. { "srwi.", 3, PPCCOM, "rlwinm. %0,%1,(-(%2)!31)&((%2)|31),%2,31" },
  4189. { "sri.", 3, PWRCOM, "rlinm. %0,%1,(-(%2)!31)&((%2)|31),%2,31" },
  4190. { "clrrwi", 3, PPCCOM, "rlwinm %0,%1,0,0,31-(%2)" },
  4191. { "clrrwi.", 3, PPCCOM, "rlwinm. %0,%1,0,0,31-(%2)" },
  4192. { "clrlslwi",4, PPCCOM, "rlwinm %0,%1,%3,(%2)-(%3),31-(%3)" },
  4193. { "clrlslwi.",4, PPCCOM, "rlwinm. %0,%1,%3,(%2)-(%3),31-(%3)" },
  4194. };
  4195. const int powerpc_num_macros = ARRAY_SIZE(powerpc_macros);