pervasive.c 3.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135
  1. /*
  2. * CBE Pervasive Monitor and Debug
  3. *
  4. * (C) Copyright IBM Corporation 2005
  5. *
  6. * Authors: Maximino Aguilar (maguilar@us.ibm.com)
  7. * Michael N. Day (mnday@us.ibm.com)
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2, or (at your option)
  12. * any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  22. */
  23. #undef DEBUG
  24. #include <linux/interrupt.h>
  25. #include <linux/irq.h>
  26. #include <linux/percpu.h>
  27. #include <linux/types.h>
  28. #include <linux/kallsyms.h>
  29. #include <asm/io.h>
  30. #include <asm/machdep.h>
  31. #include <asm/prom.h>
  32. #include <asm/pgtable.h>
  33. #include <asm/reg.h>
  34. #include <asm/cell-regs.h>
  35. #include <asm/cpu_has_feature.h>
  36. #include "pervasive.h"
  37. static void cbe_power_save(void)
  38. {
  39. unsigned long ctrl, thread_switch_control;
  40. /* Ensure our interrupt state is properly tracked */
  41. if (!prep_irq_for_idle())
  42. return;
  43. ctrl = mfspr(SPRN_CTRLF);
  44. /* Enable DEC and EE interrupt request */
  45. thread_switch_control = mfspr(SPRN_TSC_CELL);
  46. thread_switch_control |= TSC_CELL_EE_ENABLE | TSC_CELL_EE_BOOST;
  47. switch (ctrl & CTRL_CT) {
  48. case CTRL_CT0:
  49. thread_switch_control |= TSC_CELL_DEC_ENABLE_0;
  50. break;
  51. case CTRL_CT1:
  52. thread_switch_control |= TSC_CELL_DEC_ENABLE_1;
  53. break;
  54. default:
  55. printk(KERN_WARNING "%s: unknown configuration\n",
  56. __func__);
  57. break;
  58. }
  59. mtspr(SPRN_TSC_CELL, thread_switch_control);
  60. /*
  61. * go into low thread priority, medium priority will be
  62. * restored for us after wake-up.
  63. */
  64. HMT_low();
  65. /*
  66. * atomically disable thread execution and runlatch.
  67. * External and Decrementer exceptions are still handled when the
  68. * thread is disabled but now enter in cbe_system_reset_exception()
  69. */
  70. ctrl &= ~(CTRL_RUNLATCH | CTRL_TE);
  71. mtspr(SPRN_CTRLT, ctrl);
  72. /* Re-enable interrupts in MSR */
  73. __hard_irq_enable();
  74. }
  75. static int cbe_system_reset_exception(struct pt_regs *regs)
  76. {
  77. switch (regs->msr & SRR1_WAKEMASK) {
  78. case SRR1_WAKEEE:
  79. do_IRQ(regs);
  80. break;
  81. case SRR1_WAKEDEC:
  82. timer_interrupt(regs);
  83. break;
  84. case SRR1_WAKEMT:
  85. return cbe_sysreset_hack();
  86. #ifdef CONFIG_CBE_RAS
  87. case SRR1_WAKESYSERR:
  88. cbe_system_error_exception(regs);
  89. break;
  90. case SRR1_WAKETHERM:
  91. cbe_thermal_exception(regs);
  92. break;
  93. #endif /* CONFIG_CBE_RAS */
  94. default:
  95. /* do system reset */
  96. return 0;
  97. }
  98. /* everything handled */
  99. return 1;
  100. }
  101. void __init cbe_pervasive_init(void)
  102. {
  103. int cpu;
  104. if (!cpu_has_feature(CPU_FTR_PAUSE_ZERO))
  105. return;
  106. for_each_possible_cpu(cpu) {
  107. struct cbe_pmd_regs __iomem *regs = cbe_get_cpu_pmd_regs(cpu);
  108. if (!regs)
  109. continue;
  110. /* Enable Pause(0) control bit */
  111. out_be64(&regs->pmcr, in_be64(&regs->pmcr) |
  112. CBE_PMD_PAUSE_ZERO_CONTROL);
  113. }
  114. ppc_md.power_save = cbe_power_save;
  115. ppc_md.system_reset_exception = cbe_system_reset_exception;
  116. }