smp-mt.c 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292
  1. /*
  2. * This program is free software; you can distribute it and/or modify it
  3. * under the terms of the GNU General Public License (Version 2) as
  4. * published by the Free Software Foundation.
  5. *
  6. * This program is distributed in the hope it will be useful, but WITHOUT
  7. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  8. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  9. * for more details.
  10. *
  11. * You should have received a copy of the GNU General Public License along
  12. * with this program; if not, write to the Free Software Foundation, Inc.,
  13. * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
  14. *
  15. * Copyright (C) 2004, 05, 06 MIPS Technologies, Inc.
  16. * Elizabeth Clarke (beth@mips.com)
  17. * Ralf Baechle (ralf@linux-mips.org)
  18. * Copyright (C) 2006 Ralf Baechle (ralf@linux-mips.org)
  19. */
  20. #include <linux/kernel.h>
  21. #include <linux/sched.h>
  22. #include <linux/cpumask.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/irqchip/mips-gic.h>
  25. #include <linux/compiler.h>
  26. #include <linux/smp.h>
  27. #include <linux/atomic.h>
  28. #include <asm/cacheflush.h>
  29. #include <asm/cpu.h>
  30. #include <asm/processor.h>
  31. #include <asm/hardirq.h>
  32. #include <asm/mmu_context.h>
  33. #include <asm/time.h>
  34. #include <asm/mipsregs.h>
  35. #include <asm/mipsmtregs.h>
  36. #include <asm/mips_mt.h>
  37. static void __init smvp_copy_vpe_config(void)
  38. {
  39. write_vpe_c0_status(
  40. (read_c0_status() & ~(ST0_IM | ST0_IE | ST0_KSU)) | ST0_CU0);
  41. /* set config to be the same as vpe0, particularly kseg0 coherency alg */
  42. write_vpe_c0_config( read_c0_config());
  43. /* make sure there are no software interrupts pending */
  44. write_vpe_c0_cause(0);
  45. /* Propagate Config7 */
  46. write_vpe_c0_config7(read_c0_config7());
  47. write_vpe_c0_count(read_c0_count());
  48. }
  49. static unsigned int __init smvp_vpe_init(unsigned int tc, unsigned int mvpconf0,
  50. unsigned int ncpu)
  51. {
  52. if (tc > ((mvpconf0 & MVPCONF0_PVPE) >> MVPCONF0_PVPE_SHIFT))
  53. return ncpu;
  54. /* Deactivate all but VPE 0 */
  55. if (tc != 0) {
  56. unsigned long tmp = read_vpe_c0_vpeconf0();
  57. tmp &= ~VPECONF0_VPA;
  58. /* master VPE */
  59. tmp |= VPECONF0_MVP;
  60. write_vpe_c0_vpeconf0(tmp);
  61. /* Record this as available CPU */
  62. set_cpu_possible(tc, true);
  63. set_cpu_present(tc, true);
  64. __cpu_number_map[tc] = ++ncpu;
  65. __cpu_logical_map[ncpu] = tc;
  66. }
  67. /* Disable multi-threading with TC's */
  68. write_vpe_c0_vpecontrol(read_vpe_c0_vpecontrol() & ~VPECONTROL_TE);
  69. if (tc != 0)
  70. smvp_copy_vpe_config();
  71. return ncpu;
  72. }
  73. static void __init smvp_tc_init(unsigned int tc, unsigned int mvpconf0)
  74. {
  75. unsigned long tmp;
  76. if (!tc)
  77. return;
  78. /* bind a TC to each VPE, May as well put all excess TC's
  79. on the last VPE */
  80. if (tc >= (((mvpconf0 & MVPCONF0_PVPE) >> MVPCONF0_PVPE_SHIFT)+1))
  81. write_tc_c0_tcbind(read_tc_c0_tcbind() | ((mvpconf0 & MVPCONF0_PVPE) >> MVPCONF0_PVPE_SHIFT));
  82. else {
  83. write_tc_c0_tcbind(read_tc_c0_tcbind() | tc);
  84. /* and set XTC */
  85. write_vpe_c0_vpeconf0(read_vpe_c0_vpeconf0() | (tc << VPECONF0_XTC_SHIFT));
  86. }
  87. tmp = read_tc_c0_tcstatus();
  88. /* mark not allocated and not dynamically allocatable */
  89. tmp &= ~(TCSTATUS_A | TCSTATUS_DA);
  90. tmp |= TCSTATUS_IXMT; /* interrupt exempt */
  91. write_tc_c0_tcstatus(tmp);
  92. write_tc_c0_tchalt(TCHALT_H);
  93. }
  94. static void vsmp_send_ipi_single(int cpu, unsigned int action)
  95. {
  96. int i;
  97. unsigned long flags;
  98. int vpflags;
  99. #ifdef CONFIG_MIPS_GIC
  100. if (gic_present) {
  101. mips_smp_send_ipi_single(cpu, action);
  102. return;
  103. }
  104. #endif
  105. local_irq_save(flags);
  106. vpflags = dvpe(); /* can't access the other CPU's registers whilst MVPE enabled */
  107. switch (action) {
  108. case SMP_CALL_FUNCTION:
  109. i = C_SW1;
  110. break;
  111. case SMP_RESCHEDULE_YOURSELF:
  112. default:
  113. i = C_SW0;
  114. break;
  115. }
  116. /* 1:1 mapping of vpe and tc... */
  117. settc(cpu);
  118. write_vpe_c0_cause(read_vpe_c0_cause() | i);
  119. evpe(vpflags);
  120. local_irq_restore(flags);
  121. }
  122. static void vsmp_send_ipi_mask(const struct cpumask *mask, unsigned int action)
  123. {
  124. unsigned int i;
  125. for_each_cpu(i, mask)
  126. vsmp_send_ipi_single(i, action);
  127. }
  128. static void vsmp_init_secondary(void)
  129. {
  130. #ifdef CONFIG_MIPS_GIC
  131. /* This is Malta specific: IPI,performance and timer interrupts */
  132. if (gic_present)
  133. change_c0_status(ST0_IM, STATUSF_IP2 | STATUSF_IP3 |
  134. STATUSF_IP4 | STATUSF_IP5 |
  135. STATUSF_IP6 | STATUSF_IP7);
  136. else
  137. #endif
  138. change_c0_status(ST0_IM, STATUSF_IP0 | STATUSF_IP1 |
  139. STATUSF_IP6 | STATUSF_IP7);
  140. }
  141. static void vsmp_smp_finish(void)
  142. {
  143. /* CDFIXME: remove this? */
  144. write_c0_compare(read_c0_count() + (8* mips_hpt_frequency/HZ));
  145. #ifdef CONFIG_MIPS_MT_FPAFF
  146. /* If we have an FPU, enroll ourselves in the FPU-full mask */
  147. if (cpu_has_fpu)
  148. cpumask_set_cpu(smp_processor_id(), &mt_fpu_cpumask);
  149. #endif /* CONFIG_MIPS_MT_FPAFF */
  150. local_irq_enable();
  151. }
  152. /*
  153. * Setup the PC, SP, and GP of a secondary processor and start it
  154. * running!
  155. * smp_bootstrap is the place to resume from
  156. * __KSTK_TOS(idle) is apparently the stack pointer
  157. * (unsigned long)idle->thread_info the gp
  158. * assumes a 1:1 mapping of TC => VPE
  159. */
  160. static void vsmp_boot_secondary(int cpu, struct task_struct *idle)
  161. {
  162. struct thread_info *gp = task_thread_info(idle);
  163. dvpe();
  164. set_c0_mvpcontrol(MVPCONTROL_VPC);
  165. settc(cpu);
  166. /* restart */
  167. write_tc_c0_tcrestart((unsigned long)&smp_bootstrap);
  168. /* enable the tc this vpe/cpu will be running */
  169. write_tc_c0_tcstatus((read_tc_c0_tcstatus() & ~TCSTATUS_IXMT) | TCSTATUS_A);
  170. write_tc_c0_tchalt(0);
  171. /* enable the VPE */
  172. write_vpe_c0_vpeconf0(read_vpe_c0_vpeconf0() | VPECONF0_VPA);
  173. /* stack pointer */
  174. write_tc_gpr_sp( __KSTK_TOS(idle));
  175. /* global pointer */
  176. write_tc_gpr_gp((unsigned long)gp);
  177. flush_icache_range((unsigned long)gp,
  178. (unsigned long)(gp + sizeof(struct thread_info)));
  179. /* finally out of configuration and into chaos */
  180. clear_c0_mvpcontrol(MVPCONTROL_VPC);
  181. evpe(EVPE_ENABLE);
  182. }
  183. /*
  184. * Common setup before any secondaries are started
  185. * Make sure all CPU's are in a sensible state before we boot any of the
  186. * secondaries
  187. */
  188. static void __init vsmp_smp_setup(void)
  189. {
  190. unsigned int mvpconf0, ntc, tc, ncpu = 0;
  191. unsigned int nvpe;
  192. #ifdef CONFIG_MIPS_MT_FPAFF
  193. /* If we have an FPU, enroll ourselves in the FPU-full mask */
  194. if (cpu_has_fpu)
  195. cpumask_set_cpu(0, &mt_fpu_cpumask);
  196. #endif /* CONFIG_MIPS_MT_FPAFF */
  197. if (!cpu_has_mipsmt)
  198. return;
  199. /* disable MT so we can configure */
  200. dvpe();
  201. dmt();
  202. /* Put MVPE's into 'configuration state' */
  203. set_c0_mvpcontrol(MVPCONTROL_VPC);
  204. mvpconf0 = read_c0_mvpconf0();
  205. ntc = (mvpconf0 & MVPCONF0_PTC) >> MVPCONF0_PTC_SHIFT;
  206. nvpe = ((mvpconf0 & MVPCONF0_PVPE) >> MVPCONF0_PVPE_SHIFT) + 1;
  207. smp_num_siblings = nvpe;
  208. /* we'll always have more TC's than VPE's, so loop setting everything
  209. to a sensible state */
  210. for (tc = 0; tc <= ntc; tc++) {
  211. settc(tc);
  212. smvp_tc_init(tc, mvpconf0);
  213. ncpu = smvp_vpe_init(tc, mvpconf0, ncpu);
  214. }
  215. /* Release config state */
  216. clear_c0_mvpcontrol(MVPCONTROL_VPC);
  217. /* We'll wait until starting the secondaries before starting MVPE */
  218. printk(KERN_INFO "Detected %i available secondary CPU(s)\n", ncpu);
  219. }
  220. static void __init vsmp_prepare_cpus(unsigned int max_cpus)
  221. {
  222. mips_mt_set_cpuoptions();
  223. }
  224. struct plat_smp_ops vsmp_smp_ops = {
  225. .send_ipi_single = vsmp_send_ipi_single,
  226. .send_ipi_mask = vsmp_send_ipi_mask,
  227. .init_secondary = vsmp_init_secondary,
  228. .smp_finish = vsmp_smp_finish,
  229. .boot_secondary = vsmp_boot_secondary,
  230. .smp_setup = vsmp_smp_setup,
  231. .prepare_cpus = vsmp_prepare_cpus,
  232. };