sb1250_genbus.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475
  1. /* *********************************************************************
  2. * SB1250 Board Support Package
  3. *
  4. * Generic Bus Constants File: sb1250_genbus.h
  5. *
  6. * This module contains constants and macros useful for
  7. * manipulating the SB1250's Generic Bus interface
  8. *
  9. * SB1250 specification level: User's manual 10/21/02
  10. * BCM1280 specification level: User's Manual 11/14/03
  11. *
  12. *********************************************************************
  13. *
  14. * Copyright 2000, 2001, 2002, 2003
  15. * Broadcom Corporation. All rights reserved.
  16. *
  17. * This program is free software; you can redistribute it and/or
  18. * modify it under the terms of the GNU General Public License as
  19. * published by the Free Software Foundation; either version 2 of
  20. * the License, or (at your option) any later version.
  21. *
  22. * This program is distributed in the hope that it will be useful,
  23. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  24. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  25. * GNU General Public License for more details.
  26. *
  27. * You should have received a copy of the GNU General Public License
  28. * along with this program; if not, write to the Free Software
  29. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  30. * MA 02111-1307 USA
  31. ********************************************************************* */
  32. #ifndef _SB1250_GENBUS_H
  33. #define _SB1250_GENBUS_H
  34. #include <asm/sibyte/sb1250_defs.h>
  35. /*
  36. * Generic Bus Region Configuration Registers (Table 11-4)
  37. */
  38. #define S_IO_RDY_ACTIVE 0
  39. #define M_IO_RDY_ACTIVE _SB_MAKEMASK1(S_IO_RDY_ACTIVE)
  40. #define S_IO_ENA_RDY 1
  41. #define M_IO_ENA_RDY _SB_MAKEMASK1(S_IO_ENA_RDY)
  42. #define S_IO_WIDTH_SEL 2
  43. #define M_IO_WIDTH_SEL _SB_MAKEMASK(2, S_IO_WIDTH_SEL)
  44. #define K_IO_WIDTH_SEL_1 0
  45. #define K_IO_WIDTH_SEL_2 1
  46. #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1) \
  47. || SIBYTE_HDR_FEATURE_CHIP(1480)
  48. #define K_IO_WIDTH_SEL_1L 2
  49. #endif /* 1250 PASS2 || 112x PASS1 || 1480 */
  50. #define K_IO_WIDTH_SEL_4 3
  51. #define V_IO_WIDTH_SEL(x) _SB_MAKEVALUE(x, S_IO_WIDTH_SEL)
  52. #define G_IO_WIDTH_SEL(x) _SB_GETVALUE(x, S_IO_WIDTH_SEL, M_IO_WIDTH_SEL)
  53. #define S_IO_PARITY_ENA 4
  54. #define M_IO_PARITY_ENA _SB_MAKEMASK1(S_IO_PARITY_ENA)
  55. #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1) \
  56. || SIBYTE_HDR_FEATURE_CHIP(1480)
  57. #define S_IO_BURST_EN 5
  58. #define M_IO_BURST_EN _SB_MAKEMASK1(S_IO_BURST_EN)
  59. #endif /* 1250 PASS2 || 112x PASS1 || 1480 */
  60. #define S_IO_PARITY_ODD 6
  61. #define M_IO_PARITY_ODD _SB_MAKEMASK1(S_IO_PARITY_ODD)
  62. #define S_IO_NONMUX 7
  63. #define M_IO_NONMUX _SB_MAKEMASK1(S_IO_NONMUX)
  64. #define S_IO_TIMEOUT 8
  65. #define M_IO_TIMEOUT _SB_MAKEMASK(8, S_IO_TIMEOUT)
  66. #define V_IO_TIMEOUT(x) _SB_MAKEVALUE(x, S_IO_TIMEOUT)
  67. #define G_IO_TIMEOUT(x) _SB_GETVALUE(x, S_IO_TIMEOUT, M_IO_TIMEOUT)
  68. /*
  69. * Generic Bus Region Size register (Table 11-5)
  70. */
  71. #define S_IO_MULT_SIZE 0
  72. #define M_IO_MULT_SIZE _SB_MAKEMASK(12, S_IO_MULT_SIZE)
  73. #define V_IO_MULT_SIZE(x) _SB_MAKEVALUE(x, S_IO_MULT_SIZE)
  74. #define G_IO_MULT_SIZE(x) _SB_GETVALUE(x, S_IO_MULT_SIZE, M_IO_MULT_SIZE)
  75. #define S_IO_REGSIZE 16 /* # bits to shift size for this reg */
  76. /*
  77. * Generic Bus Region Address (Table 11-6)
  78. */
  79. #define S_IO_START_ADDR 0
  80. #define M_IO_START_ADDR _SB_MAKEMASK(14, S_IO_START_ADDR)
  81. #define V_IO_START_ADDR(x) _SB_MAKEVALUE(x, S_IO_START_ADDR)
  82. #define G_IO_START_ADDR(x) _SB_GETVALUE(x, S_IO_START_ADDR, M_IO_START_ADDR)
  83. #define S_IO_ADDRBASE 16 /* # bits to shift addr for this reg */
  84. #define M_IO_BLK_CACHE _SB_MAKEMASK1(15)
  85. /*
  86. * Generic Bus Timing 0 Registers (Table 11-7)
  87. */
  88. #define S_IO_ALE_WIDTH 0
  89. #define M_IO_ALE_WIDTH _SB_MAKEMASK(3, S_IO_ALE_WIDTH)
  90. #define V_IO_ALE_WIDTH(x) _SB_MAKEVALUE(x, S_IO_ALE_WIDTH)
  91. #define G_IO_ALE_WIDTH(x) _SB_GETVALUE(x, S_IO_ALE_WIDTH, M_IO_ALE_WIDTH)
  92. #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1) \
  93. || SIBYTE_HDR_FEATURE_CHIP(1480)
  94. #define M_IO_EARLY_CS _SB_MAKEMASK1(3)
  95. #endif /* 1250 PASS2 || 112x PASS1 || 1480 */
  96. #define S_IO_ALE_TO_CS 4
  97. #define M_IO_ALE_TO_CS _SB_MAKEMASK(2, S_IO_ALE_TO_CS)
  98. #define V_IO_ALE_TO_CS(x) _SB_MAKEVALUE(x, S_IO_ALE_TO_CS)
  99. #define G_IO_ALE_TO_CS(x) _SB_GETVALUE(x, S_IO_ALE_TO_CS, M_IO_ALE_TO_CS)
  100. #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1) \
  101. || SIBYTE_HDR_FEATURE_CHIP(1480)
  102. #define S_IO_BURST_WIDTH _SB_MAKE64(6)
  103. #define M_IO_BURST_WIDTH _SB_MAKEMASK(2, S_IO_BURST_WIDTH)
  104. #define V_IO_BURST_WIDTH(x) _SB_MAKEVALUE(x, S_IO_BURST_WIDTH)
  105. #define G_IO_BURST_WIDTH(x) _SB_GETVALUE(x, S_IO_BURST_WIDTH, M_IO_BURST_WIDTH)
  106. #endif /* 1250 PASS2 || 112x PASS1 || 1480 */
  107. #define S_IO_CS_WIDTH 8
  108. #define M_IO_CS_WIDTH _SB_MAKEMASK(5, S_IO_CS_WIDTH)
  109. #define V_IO_CS_WIDTH(x) _SB_MAKEVALUE(x, S_IO_CS_WIDTH)
  110. #define G_IO_CS_WIDTH(x) _SB_GETVALUE(x, S_IO_CS_WIDTH, M_IO_CS_WIDTH)
  111. #define S_IO_RDY_SMPLE 13
  112. #define M_IO_RDY_SMPLE _SB_MAKEMASK(3, S_IO_RDY_SMPLE)
  113. #define V_IO_RDY_SMPLE(x) _SB_MAKEVALUE(x, S_IO_RDY_SMPLE)
  114. #define G_IO_RDY_SMPLE(x) _SB_GETVALUE(x, S_IO_RDY_SMPLE, M_IO_RDY_SMPLE)
  115. /*
  116. * Generic Bus Timing 1 Registers (Table 11-8)
  117. */
  118. #define S_IO_ALE_TO_WRITE 0
  119. #define M_IO_ALE_TO_WRITE _SB_MAKEMASK(3, S_IO_ALE_TO_WRITE)
  120. #define V_IO_ALE_TO_WRITE(x) _SB_MAKEVALUE(x, S_IO_ALE_TO_WRITE)
  121. #define G_IO_ALE_TO_WRITE(x) _SB_GETVALUE(x, S_IO_ALE_TO_WRITE, M_IO_ALE_TO_WRITE)
  122. #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1) \
  123. || SIBYTE_HDR_FEATURE_CHIP(1480)
  124. #define M_IO_RDY_SYNC _SB_MAKEMASK1(3)
  125. #endif /* 1250 PASS2 || 112x PASS1 || 1480 */
  126. #define S_IO_WRITE_WIDTH 4
  127. #define M_IO_WRITE_WIDTH _SB_MAKEMASK(4, S_IO_WRITE_WIDTH)
  128. #define V_IO_WRITE_WIDTH(x) _SB_MAKEVALUE(x, S_IO_WRITE_WIDTH)
  129. #define G_IO_WRITE_WIDTH(x) _SB_GETVALUE(x, S_IO_WRITE_WIDTH, M_IO_WRITE_WIDTH)
  130. #define S_IO_IDLE_CYCLE 8
  131. #define M_IO_IDLE_CYCLE _SB_MAKEMASK(4, S_IO_IDLE_CYCLE)
  132. #define V_IO_IDLE_CYCLE(x) _SB_MAKEVALUE(x, S_IO_IDLE_CYCLE)
  133. #define G_IO_IDLE_CYCLE(x) _SB_GETVALUE(x, S_IO_IDLE_CYCLE, M_IO_IDLE_CYCLE)
  134. #define S_IO_OE_TO_CS 12
  135. #define M_IO_OE_TO_CS _SB_MAKEMASK(2, S_IO_OE_TO_CS)
  136. #define V_IO_OE_TO_CS(x) _SB_MAKEVALUE(x, S_IO_OE_TO_CS)
  137. #define G_IO_OE_TO_CS(x) _SB_GETVALUE(x, S_IO_OE_TO_CS, M_IO_OE_TO_CS)
  138. #define S_IO_CS_TO_OE 14
  139. #define M_IO_CS_TO_OE _SB_MAKEMASK(2, S_IO_CS_TO_OE)
  140. #define V_IO_CS_TO_OE(x) _SB_MAKEVALUE(x, S_IO_CS_TO_OE)
  141. #define G_IO_CS_TO_OE(x) _SB_GETVALUE(x, S_IO_CS_TO_OE, M_IO_CS_TO_OE)
  142. /*
  143. * Generic Bus Interrupt Status Register (Table 11-9)
  144. */
  145. #define M_IO_CS_ERR_INT _SB_MAKEMASK(0, 8)
  146. #define M_IO_CS0_ERR_INT _SB_MAKEMASK1(0)
  147. #define M_IO_CS1_ERR_INT _SB_MAKEMASK1(1)
  148. #define M_IO_CS2_ERR_INT _SB_MAKEMASK1(2)
  149. #define M_IO_CS3_ERR_INT _SB_MAKEMASK1(3)
  150. #define M_IO_CS4_ERR_INT _SB_MAKEMASK1(4)
  151. #define M_IO_CS5_ERR_INT _SB_MAKEMASK1(5)
  152. #define M_IO_CS6_ERR_INT _SB_MAKEMASK1(6)
  153. #define M_IO_CS7_ERR_INT _SB_MAKEMASK1(7)
  154. #define M_IO_RD_PAR_INT _SB_MAKEMASK1(9)
  155. #define M_IO_TIMEOUT_INT _SB_MAKEMASK1(10)
  156. #define M_IO_ILL_ADDR_INT _SB_MAKEMASK1(11)
  157. #define M_IO_MULT_CS_INT _SB_MAKEMASK1(12)
  158. #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1) || SIBYTE_HDR_FEATURE_CHIP(1480)
  159. #define M_IO_COH_ERR _SB_MAKEMASK1(14)
  160. #endif /* 1250 PASS2 || 112x PASS1 || 1480 */
  161. /*
  162. * Generic Bus Output Drive Control Register 0 (Table 14-18)
  163. */
  164. #define S_IO_SLEW0 0
  165. #define M_IO_SLEW0 _SB_MAKEMASK(2, S_IO_SLEW0)
  166. #define V_IO_SLEW0(x) _SB_MAKEVALUE(x, S_IO_SLEW0)
  167. #define G_IO_SLEW0(x) _SB_GETVALUE(x, S_IO_SLEW0, M_IO_SLEW0)
  168. #define S_IO_DRV_A 2
  169. #define M_IO_DRV_A _SB_MAKEMASK(2, S_IO_DRV_A)
  170. #define V_IO_DRV_A(x) _SB_MAKEVALUE(x, S_IO_DRV_A)
  171. #define G_IO_DRV_A(x) _SB_GETVALUE(x, S_IO_DRV_A, M_IO_DRV_A)
  172. #define S_IO_DRV_B 6
  173. #define M_IO_DRV_B _SB_MAKEMASK(2, S_IO_DRV_B)
  174. #define V_IO_DRV_B(x) _SB_MAKEVALUE(x, S_IO_DRV_B)
  175. #define G_IO_DRV_B(x) _SB_GETVALUE(x, S_IO_DRV_B, M_IO_DRV_B)
  176. #define S_IO_DRV_C 10
  177. #define M_IO_DRV_C _SB_MAKEMASK(2, S_IO_DRV_C)
  178. #define V_IO_DRV_C(x) _SB_MAKEVALUE(x, S_IO_DRV_C)
  179. #define G_IO_DRV_C(x) _SB_GETVALUE(x, S_IO_DRV_C, M_IO_DRV_C)
  180. #define S_IO_DRV_D 14
  181. #define M_IO_DRV_D _SB_MAKEMASK(2, S_IO_DRV_D)
  182. #define V_IO_DRV_D(x) _SB_MAKEVALUE(x, S_IO_DRV_D)
  183. #define G_IO_DRV_D(x) _SB_GETVALUE(x, S_IO_DRV_D, M_IO_DRV_D)
  184. /*
  185. * Generic Bus Output Drive Control Register 1 (Table 14-19)
  186. */
  187. #define S_IO_DRV_E 2
  188. #define M_IO_DRV_E _SB_MAKEMASK(2, S_IO_DRV_E)
  189. #define V_IO_DRV_E(x) _SB_MAKEVALUE(x, S_IO_DRV_E)
  190. #define G_IO_DRV_E(x) _SB_GETVALUE(x, S_IO_DRV_E, M_IO_DRV_E)
  191. #define S_IO_DRV_F 6
  192. #define M_IO_DRV_F _SB_MAKEMASK(2, S_IO_DRV_F)
  193. #define V_IO_DRV_F(x) _SB_MAKEVALUE(x, S_IO_DRV_F)
  194. #define G_IO_DRV_F(x) _SB_GETVALUE(x, S_IO_DRV_F, M_IO_DRV_F)
  195. #define S_IO_SLEW1 8
  196. #define M_IO_SLEW1 _SB_MAKEMASK(2, S_IO_SLEW1)
  197. #define V_IO_SLEW1(x) _SB_MAKEVALUE(x, S_IO_SLEW1)
  198. #define G_IO_SLEW1(x) _SB_GETVALUE(x, S_IO_SLEW1, M_IO_SLEW1)
  199. #define S_IO_DRV_G 10
  200. #define M_IO_DRV_G _SB_MAKEMASK(2, S_IO_DRV_G)
  201. #define V_IO_DRV_G(x) _SB_MAKEVALUE(x, S_IO_DRV_G)
  202. #define G_IO_DRV_G(x) _SB_GETVALUE(x, S_IO_DRV_G, M_IO_DRV_G)
  203. #define S_IO_SLEW2 12
  204. #define M_IO_SLEW2 _SB_MAKEMASK(2, S_IO_SLEW2)
  205. #define V_IO_SLEW2(x) _SB_MAKEVALUE(x, S_IO_SLEW2)
  206. #define G_IO_SLEW2(x) _SB_GETVALUE(x, S_IO_SLEW2, M_IO_SLEW2)
  207. #define S_IO_DRV_H 14
  208. #define M_IO_DRV_H _SB_MAKEMASK(2, S_IO_DRV_H)
  209. #define V_IO_DRV_H(x) _SB_MAKEVALUE(x, S_IO_DRV_H)
  210. #define G_IO_DRV_H(x) _SB_GETVALUE(x, S_IO_DRV_H, M_IO_DRV_H)
  211. /*
  212. * Generic Bus Output Drive Control Register 2 (Table 14-20)
  213. */
  214. #define S_IO_DRV_J 2
  215. #define M_IO_DRV_J _SB_MAKEMASK(2, S_IO_DRV_J)
  216. #define V_IO_DRV_J(x) _SB_MAKEVALUE(x, S_IO_DRV_J)
  217. #define G_IO_DRV_J(x) _SB_GETVALUE(x, S_IO_DRV_J, M_IO_DRV_J)
  218. #define S_IO_DRV_K 6
  219. #define M_IO_DRV_K _SB_MAKEMASK(2, S_IO_DRV_K)
  220. #define V_IO_DRV_K(x) _SB_MAKEVALUE(x, S_IO_DRV_K)
  221. #define G_IO_DRV_K(x) _SB_GETVALUE(x, S_IO_DRV_K, M_IO_DRV_K)
  222. #define S_IO_DRV_L 10
  223. #define M_IO_DRV_L _SB_MAKEMASK(2, S_IO_DRV_L)
  224. #define V_IO_DRV_L(x) _SB_MAKEVALUE(x, S_IO_DRV_L)
  225. #define G_IO_DRV_L(x) _SB_GETVALUE(x, S_IO_DRV_L, M_IO_DRV_L)
  226. #define S_IO_DRV_M 14
  227. #define M_IO_DRV_M _SB_MAKEMASK(2, S_IO_DRV_M)
  228. #define V_IO_DRV_M(x) _SB_MAKEVALUE(x, S_IO_DRV_M)
  229. #define G_IO_DRV_M(x) _SB_GETVALUE(x, S_IO_DRV_M, M_IO_DRV_M)
  230. /*
  231. * Generic Bus Output Drive Control Register 3 (Table 14-21)
  232. */
  233. #define S_IO_SLEW3 0
  234. #define M_IO_SLEW3 _SB_MAKEMASK(2, S_IO_SLEW3)
  235. #define V_IO_SLEW3(x) _SB_MAKEVALUE(x, S_IO_SLEW3)
  236. #define G_IO_SLEW3(x) _SB_GETVALUE(x, S_IO_SLEW3, M_IO_SLEW3)
  237. #define S_IO_DRV_N 2
  238. #define M_IO_DRV_N _SB_MAKEMASK(2, S_IO_DRV_N)
  239. #define V_IO_DRV_N(x) _SB_MAKEVALUE(x, S_IO_DRV_N)
  240. #define G_IO_DRV_N(x) _SB_GETVALUE(x, S_IO_DRV_N, M_IO_DRV_N)
  241. #define S_IO_DRV_P 6
  242. #define M_IO_DRV_P _SB_MAKEMASK(2, S_IO_DRV_P)
  243. #define V_IO_DRV_P(x) _SB_MAKEVALUE(x, S_IO_DRV_P)
  244. #define G_IO_DRV_P(x) _SB_GETVALUE(x, S_IO_DRV_P, M_IO_DRV_P)
  245. #define S_IO_DRV_Q 10
  246. #define M_IO_DRV_Q _SB_MAKEMASK(2, S_IO_DRV_Q)
  247. #define V_IO_DRV_Q(x) _SB_MAKEVALUE(x, S_IO_DRV_Q)
  248. #define G_IO_DRV_Q(x) _SB_GETVALUE(x, S_IO_DRV_Q, M_IO_DRV_Q)
  249. #define S_IO_DRV_R 14
  250. #define M_IO_DRV_R _SB_MAKEMASK(2, S_IO_DRV_R)
  251. #define V_IO_DRV_R(x) _SB_MAKEVALUE(x, S_IO_DRV_R)
  252. #define G_IO_DRV_R(x) _SB_GETVALUE(x, S_IO_DRV_R, M_IO_DRV_R)
  253. /*
  254. * PCMCIA configuration register (Table 12-6)
  255. */
  256. #define M_PCMCIA_CFG_ATTRMEM _SB_MAKEMASK1(0)
  257. #define M_PCMCIA_CFG_3VEN _SB_MAKEMASK1(1)
  258. #define M_PCMCIA_CFG_5VEN _SB_MAKEMASK1(2)
  259. #define M_PCMCIA_CFG_VPPEN _SB_MAKEMASK1(3)
  260. #define M_PCMCIA_CFG_RESET _SB_MAKEMASK1(4)
  261. #define M_PCMCIA_CFG_APWRONEN _SB_MAKEMASK1(5)
  262. #define M_PCMCIA_CFG_CDMASK _SB_MAKEMASK1(6)
  263. #define M_PCMCIA_CFG_WPMASK _SB_MAKEMASK1(7)
  264. #define M_PCMCIA_CFG_RDYMASK _SB_MAKEMASK1(8)
  265. #define M_PCMCIA_CFG_PWRCTL _SB_MAKEMASK1(9)
  266. #if SIBYTE_HDR_FEATURE_CHIP(1480)
  267. #define S_PCMCIA_MODE 16
  268. #define M_PCMCIA_MODE _SB_MAKEMASK(3, S_PCMCIA_MODE)
  269. #define V_PCMCIA_MODE(x) _SB_MAKEVALUE(x, S_PCMCIA_MODE)
  270. #define G_PCMCIA_MODE(x) _SB_GETVALUE(x, S_PCMCIA_MODE, M_PCMCIA_MODE)
  271. #define K_PCMCIA_MODE_PCMA_NOB 0 /* standard PCMCIA "A", no "B" */
  272. #define K_PCMCIA_MODE_IDEA_NOB 1 /* IDE "A", no "B" */
  273. #define K_PCMCIA_MODE_PCMIOA_NOB 2 /* PCMCIA with I/O "A", no "B" */
  274. #define K_PCMCIA_MODE_PCMA_PCMB 4 /* standard PCMCIA "A", standard PCMCIA "B" */
  275. #define K_PCMCIA_MODE_IDEA_PCMB 5 /* IDE "A", standard PCMCIA "B" */
  276. #define K_PCMCIA_MODE_PCMA_IDEB 6 /* standard PCMCIA "A", IDE "B" */
  277. #define K_PCMCIA_MODE_IDEA_IDEB 7 /* IDE "A", IDE "B" */
  278. #endif
  279. /*
  280. * PCMCIA status register (Table 12-7)
  281. */
  282. #define M_PCMCIA_STATUS_CD1 _SB_MAKEMASK1(0)
  283. #define M_PCMCIA_STATUS_CD2 _SB_MAKEMASK1(1)
  284. #define M_PCMCIA_STATUS_VS1 _SB_MAKEMASK1(2)
  285. #define M_PCMCIA_STATUS_VS2 _SB_MAKEMASK1(3)
  286. #define M_PCMCIA_STATUS_WP _SB_MAKEMASK1(4)
  287. #define M_PCMCIA_STATUS_RDY _SB_MAKEMASK1(5)
  288. #define M_PCMCIA_STATUS_3VEN _SB_MAKEMASK1(6)
  289. #define M_PCMCIA_STATUS_5VEN _SB_MAKEMASK1(7)
  290. #define M_PCMCIA_STATUS_CDCHG _SB_MAKEMASK1(8)
  291. #define M_PCMCIA_STATUS_WPCHG _SB_MAKEMASK1(9)
  292. #define M_PCMCIA_STATUS_RDYCHG _SB_MAKEMASK1(10)
  293. /*
  294. * GPIO Interrupt Type Register (table 13-3)
  295. */
  296. #define K_GPIO_INTR_DISABLE 0
  297. #define K_GPIO_INTR_EDGE 1
  298. #define K_GPIO_INTR_LEVEL 2
  299. #define K_GPIO_INTR_SPLIT 3
  300. #define S_GPIO_INTR_TYPEX(n) (((n)/2)*2)
  301. #define M_GPIO_INTR_TYPEX(n) _SB_MAKEMASK(2, S_GPIO_INTR_TYPEX(n))
  302. #define V_GPIO_INTR_TYPEX(n, x) _SB_MAKEVALUE(x, S_GPIO_INTR_TYPEX(n))
  303. #define G_GPIO_INTR_TYPEX(n, x) _SB_GETVALUE(x, S_GPIO_INTR_TYPEX(n), M_GPIO_INTR_TYPEX(n))
  304. #define S_GPIO_INTR_TYPE0 0
  305. #define M_GPIO_INTR_TYPE0 _SB_MAKEMASK(2, S_GPIO_INTR_TYPE0)
  306. #define V_GPIO_INTR_TYPE0(x) _SB_MAKEVALUE(x, S_GPIO_INTR_TYPE0)
  307. #define G_GPIO_INTR_TYPE0(x) _SB_GETVALUE(x, S_GPIO_INTR_TYPE0, M_GPIO_INTR_TYPE0)
  308. #define S_GPIO_INTR_TYPE2 2
  309. #define M_GPIO_INTR_TYPE2 _SB_MAKEMASK(2, S_GPIO_INTR_TYPE2)
  310. #define V_GPIO_INTR_TYPE2(x) _SB_MAKEVALUE(x, S_GPIO_INTR_TYPE2)
  311. #define G_GPIO_INTR_TYPE2(x) _SB_GETVALUE(x, S_GPIO_INTR_TYPE2, M_GPIO_INTR_TYPE2)
  312. #define S_GPIO_INTR_TYPE4 4
  313. #define M_GPIO_INTR_TYPE4 _SB_MAKEMASK(2, S_GPIO_INTR_TYPE4)
  314. #define V_GPIO_INTR_TYPE4(x) _SB_MAKEVALUE(x, S_GPIO_INTR_TYPE4)
  315. #define G_GPIO_INTR_TYPE4(x) _SB_GETVALUE(x, S_GPIO_INTR_TYPE4, M_GPIO_INTR_TYPE4)
  316. #define S_GPIO_INTR_TYPE6 6
  317. #define M_GPIO_INTR_TYPE6 _SB_MAKEMASK(2, S_GPIO_INTR_TYPE6)
  318. #define V_GPIO_INTR_TYPE6(x) _SB_MAKEVALUE(x, S_GPIO_INTR_TYPE6)
  319. #define G_GPIO_INTR_TYPE6(x) _SB_GETVALUE(x, S_GPIO_INTR_TYPE6, M_GPIO_INTR_TYPE6)
  320. #define S_GPIO_INTR_TYPE8 8
  321. #define M_GPIO_INTR_TYPE8 _SB_MAKEMASK(2, S_GPIO_INTR_TYPE8)
  322. #define V_GPIO_INTR_TYPE8(x) _SB_MAKEVALUE(x, S_GPIO_INTR_TYPE8)
  323. #define G_GPIO_INTR_TYPE8(x) _SB_GETVALUE(x, S_GPIO_INTR_TYPE8, M_GPIO_INTR_TYPE8)
  324. #define S_GPIO_INTR_TYPE10 10
  325. #define M_GPIO_INTR_TYPE10 _SB_MAKEMASK(2, S_GPIO_INTR_TYPE10)
  326. #define V_GPIO_INTR_TYPE10(x) _SB_MAKEVALUE(x, S_GPIO_INTR_TYPE10)
  327. #define G_GPIO_INTR_TYPE10(x) _SB_GETVALUE(x, S_GPIO_INTR_TYPE10, M_GPIO_INTR_TYPE10)
  328. #define S_GPIO_INTR_TYPE12 12
  329. #define M_GPIO_INTR_TYPE12 _SB_MAKEMASK(2, S_GPIO_INTR_TYPE12)
  330. #define V_GPIO_INTR_TYPE12(x) _SB_MAKEVALUE(x, S_GPIO_INTR_TYPE12)
  331. #define G_GPIO_INTR_TYPE12(x) _SB_GETVALUE(x, S_GPIO_INTR_TYPE12, M_GPIO_INTR_TYPE12)
  332. #define S_GPIO_INTR_TYPE14 14
  333. #define M_GPIO_INTR_TYPE14 _SB_MAKEMASK(2, S_GPIO_INTR_TYPE14)
  334. #define V_GPIO_INTR_TYPE14(x) _SB_MAKEVALUE(x, S_GPIO_INTR_TYPE14)
  335. #define G_GPIO_INTR_TYPE14(x) _SB_GETVALUE(x, S_GPIO_INTR_TYPE14, M_GPIO_INTR_TYPE14)
  336. #if SIBYTE_HDR_FEATURE_CHIP(1480)
  337. /*
  338. * GPIO Interrupt Additional Type Register
  339. */
  340. #define K_GPIO_INTR_BOTHEDGE 0
  341. #define K_GPIO_INTR_RISEEDGE 1
  342. #define K_GPIO_INTR_UNPRED1 2
  343. #define K_GPIO_INTR_UNPRED2 3
  344. #define S_GPIO_INTR_ATYPEX(n) (((n)/2)*2)
  345. #define M_GPIO_INTR_ATYPEX(n) _SB_MAKEMASK(2, S_GPIO_INTR_ATYPEX(n))
  346. #define V_GPIO_INTR_ATYPEX(n, x) _SB_MAKEVALUE(x, S_GPIO_INTR_ATYPEX(n))
  347. #define G_GPIO_INTR_ATYPEX(n, x) _SB_GETVALUE(x, S_GPIO_INTR_ATYPEX(n), M_GPIO_INTR_ATYPEX(n))
  348. #define S_GPIO_INTR_ATYPE0 0
  349. #define M_GPIO_INTR_ATYPE0 _SB_MAKEMASK(2, S_GPIO_INTR_ATYPE0)
  350. #define V_GPIO_INTR_ATYPE0(x) _SB_MAKEVALUE(x, S_GPIO_INTR_ATYPE0)
  351. #define G_GPIO_INTR_ATYPE0(x) _SB_GETVALUE(x, S_GPIO_INTR_ATYPE0, M_GPIO_INTR_ATYPE0)
  352. #define S_GPIO_INTR_ATYPE2 2
  353. #define M_GPIO_INTR_ATYPE2 _SB_MAKEMASK(2, S_GPIO_INTR_ATYPE2)
  354. #define V_GPIO_INTR_ATYPE2(x) _SB_MAKEVALUE(x, S_GPIO_INTR_ATYPE2)
  355. #define G_GPIO_INTR_ATYPE2(x) _SB_GETVALUE(x, S_GPIO_INTR_ATYPE2, M_GPIO_INTR_ATYPE2)
  356. #define S_GPIO_INTR_ATYPE4 4
  357. #define M_GPIO_INTR_ATYPE4 _SB_MAKEMASK(2, S_GPIO_INTR_ATYPE4)
  358. #define V_GPIO_INTR_ATYPE4(x) _SB_MAKEVALUE(x, S_GPIO_INTR_ATYPE4)
  359. #define G_GPIO_INTR_ATYPE4(x) _SB_GETVALUE(x, S_GPIO_INTR_ATYPE4, M_GPIO_INTR_ATYPE4)
  360. #define S_GPIO_INTR_ATYPE6 6
  361. #define M_GPIO_INTR_ATYPE6 _SB_MAKEMASK(2, S_GPIO_INTR_ATYPE6)
  362. #define V_GPIO_INTR_ATYPE6(x) _SB_MAKEVALUE(x, S_GPIO_INTR_ATYPE6)
  363. #define G_GPIO_INTR_ATYPE6(x) _SB_GETVALUE(x, S_GPIO_INTR_ATYPE6, M_GPIO_INTR_ATYPE6)
  364. #define S_GPIO_INTR_ATYPE8 8
  365. #define M_GPIO_INTR_ATYPE8 _SB_MAKEMASK(2, S_GPIO_INTR_ATYPE8)
  366. #define V_GPIO_INTR_ATYPE8(x) _SB_MAKEVALUE(x, S_GPIO_INTR_ATYPE8)
  367. #define G_GPIO_INTR_ATYPE8(x) _SB_GETVALUE(x, S_GPIO_INTR_ATYPE8, M_GPIO_INTR_ATYPE8)
  368. #define S_GPIO_INTR_ATYPE10 10
  369. #define M_GPIO_INTR_ATYPE10 _SB_MAKEMASK(2, S_GPIO_INTR_ATYPE10)
  370. #define V_GPIO_INTR_ATYPE10(x) _SB_MAKEVALUE(x, S_GPIO_INTR_ATYPE10)
  371. #define G_GPIO_INTR_ATYPE10(x) _SB_GETVALUE(x, S_GPIO_INTR_ATYPE10, M_GPIO_INTR_ATYPE10)
  372. #define S_GPIO_INTR_ATYPE12 12
  373. #define M_GPIO_INTR_ATYPE12 _SB_MAKEMASK(2, S_GPIO_INTR_ATYPE12)
  374. #define V_GPIO_INTR_ATYPE12(x) _SB_MAKEVALUE(x, S_GPIO_INTR_ATYPE12)
  375. #define G_GPIO_INTR_ATYPE12(x) _SB_GETVALUE(x, S_GPIO_INTR_ATYPE12, M_GPIO_INTR_ATYPE12)
  376. #define S_GPIO_INTR_ATYPE14 14
  377. #define M_GPIO_INTR_ATYPE14 _SB_MAKEMASK(2, S_GPIO_INTR_ATYPE14)
  378. #define V_GPIO_INTR_ATYPE14(x) _SB_MAKEVALUE(x, S_GPIO_INTR_ATYPE14)
  379. #define G_GPIO_INTR_ATYPE14(x) _SB_GETVALUE(x, S_GPIO_INTR_ATYPE14, M_GPIO_INTR_ATYPE14)
  380. #endif
  381. #endif