pi1.h 1.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172
  1. /*
  2. * pi1.h: Definitions for SGI PI1 parallel port
  3. */
  4. #ifndef _SGI_PI1_H
  5. #define _SGI_PI1_H
  6. struct pi1_regs {
  7. u8 _data[3];
  8. volatile u8 data;
  9. u8 _ctrl[3];
  10. volatile u8 ctrl;
  11. #define PI1_CTRL_STROBE_N 0x01
  12. #define PI1_CTRL_AFD_N 0x02
  13. #define PI1_CTRL_INIT_N 0x04
  14. #define PI1_CTRL_SLIN_N 0x08
  15. #define PI1_CTRL_IRQ_ENA 0x10
  16. #define PI1_CTRL_DIR 0x20
  17. #define PI1_CTRL_SEL 0x40
  18. u8 _status[3];
  19. volatile u8 status;
  20. #define PI1_STAT_DEVID 0x03 /* bits 0-1 */
  21. #define PI1_STAT_NOINK 0x04 /* SGI MODE only */
  22. #define PI1_STAT_ERROR 0x08
  23. #define PI1_STAT_ONLINE 0x10
  24. #define PI1_STAT_PE 0x20
  25. #define PI1_STAT_ACK 0x40
  26. #define PI1_STAT_BUSY 0x80
  27. u8 _dmactrl[3];
  28. volatile u8 dmactrl;
  29. #define PI1_DMACTRL_FIFO_EMPTY 0x01 /* fifo empty R/O */
  30. #define PI1_DMACTRL_ABORT 0x02 /* reset DMA and internal fifo W/O */
  31. #define PI1_DMACTRL_STDMODE 0x00 /* bits 2-3 */
  32. #define PI1_DMACTRL_SGIMODE 0x04 /* bits 2-3 */
  33. #define PI1_DMACTRL_RICOHMODE 0x08 /* bits 2-3 */
  34. #define PI1_DMACTRL_HPMODE 0x0c /* bits 2-3 */
  35. #define PI1_DMACTRL_BLKMODE 0x10 /* block mode */
  36. #define PI1_DMACTRL_FIFO_CLEAR 0x20 /* clear fifo W/O */
  37. #define PI1_DMACTRL_READ 0x40 /* read */
  38. #define PI1_DMACTRL_RUN 0x80 /* pedal to the metal */
  39. u8 _intstat[3];
  40. volatile u8 intstat;
  41. #define PI1_INTSTAT_ACK 0x04
  42. #define PI1_INTSTAT_FEMPTY 0x08
  43. #define PI1_INTSTAT_NOINK 0x10
  44. #define PI1_INTSTAT_ONLINE 0x20
  45. #define PI1_INTSTAT_ERR 0x40
  46. #define PI1_INTSTAT_PE 0x80
  47. u8 _intmask[3];
  48. volatile u8 intmask; /* enabled low, reset high*/
  49. #define PI1_INTMASK_ACK 0x04
  50. #define PI1_INTMASK_FIFO_EMPTY 0x08
  51. #define PI1_INTMASK_NOINK 0x10
  52. #define PI1_INTMASK_ONLINE 0x20
  53. #define PI1_INTMASK_ERR 0x40
  54. #define PI1_INTMASK_PE 0x80
  55. u8 _timer1[3];
  56. volatile u8 timer1;
  57. #define PI1_TIME1 0x27
  58. u8 _timer2[3];
  59. volatile u8 timer2;
  60. #define PI1_TIME2 0x13
  61. u8 _timer3[3];
  62. volatile u8 timer3;
  63. #define PI1_TIME3 0x10
  64. u8 _timer4[3];
  65. volatile u8 timer4;
  66. #define PI1_TIME4 0x00
  67. };
  68. #endif