rt3883.h 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255
  1. /*
  2. * Ralink RT3662/RT3883 SoC register definitions
  3. *
  4. * Copyright (C) 2011-2012 Gabor Juhos <juhosg@openwrt.org>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published
  8. * by the Free Software Foundation.
  9. */
  10. #ifndef _RT3883_REGS_H_
  11. #define _RT3883_REGS_H_
  12. #include <linux/bitops.h>
  13. #define RT3883_SDRAM_BASE 0x00000000
  14. #define RT3883_SYSC_BASE 0x10000000
  15. #define RT3883_TIMER_BASE 0x10000100
  16. #define RT3883_INTC_BASE 0x10000200
  17. #define RT3883_MEMC_BASE 0x10000300
  18. #define RT3883_UART0_BASE 0x10000500
  19. #define RT3883_PIO_BASE 0x10000600
  20. #define RT3883_FSCC_BASE 0x10000700
  21. #define RT3883_NANDC_BASE 0x10000810
  22. #define RT3883_I2C_BASE 0x10000900
  23. #define RT3883_I2S_BASE 0x10000a00
  24. #define RT3883_SPI_BASE 0x10000b00
  25. #define RT3883_UART1_BASE 0x10000c00
  26. #define RT3883_PCM_BASE 0x10002000
  27. #define RT3883_GDMA_BASE 0x10002800
  28. #define RT3883_CODEC1_BASE 0x10003000
  29. #define RT3883_CODEC2_BASE 0x10003800
  30. #define RT3883_FE_BASE 0x10100000
  31. #define RT3883_ROM_BASE 0x10118000
  32. #define RT3883_USBDEV_BASE 0x10112000
  33. #define RT3883_PCI_BASE 0x10140000
  34. #define RT3883_WLAN_BASE 0x10180000
  35. #define RT3883_USBHOST_BASE 0x101c0000
  36. #define RT3883_BOOT_BASE 0x1c000000
  37. #define RT3883_SRAM_BASE 0x1e000000
  38. #define RT3883_PCIMEM_BASE 0x20000000
  39. #define RT3883_EHCI_BASE (RT3883_USBHOST_BASE)
  40. #define RT3883_OHCI_BASE (RT3883_USBHOST_BASE + 0x1000)
  41. #define RT3883_SYSC_SIZE 0x100
  42. #define RT3883_TIMER_SIZE 0x100
  43. #define RT3883_INTC_SIZE 0x100
  44. #define RT3883_MEMC_SIZE 0x100
  45. #define RT3883_UART0_SIZE 0x100
  46. #define RT3883_UART1_SIZE 0x100
  47. #define RT3883_PIO_SIZE 0x100
  48. #define RT3883_FSCC_SIZE 0x100
  49. #define RT3883_NANDC_SIZE 0x0f0
  50. #define RT3883_I2C_SIZE 0x100
  51. #define RT3883_I2S_SIZE 0x100
  52. #define RT3883_SPI_SIZE 0x100
  53. #define RT3883_PCM_SIZE 0x800
  54. #define RT3883_GDMA_SIZE 0x800
  55. #define RT3883_CODEC1_SIZE 0x800
  56. #define RT3883_CODEC2_SIZE 0x800
  57. #define RT3883_FE_SIZE 0x10000
  58. #define RT3883_ROM_SIZE 0x4000
  59. #define RT3883_USBDEV_SIZE 0x4000
  60. #define RT3883_PCI_SIZE 0x40000
  61. #define RT3883_WLAN_SIZE 0x40000
  62. #define RT3883_USBHOST_SIZE 0x40000
  63. #define RT3883_BOOT_SIZE (32 * 1024 * 1024)
  64. #define RT3883_SRAM_SIZE (32 * 1024 * 1024)
  65. /* SYSC registers */
  66. #define RT3883_SYSC_REG_CHIPID0_3 0x00 /* Chip ID 0 */
  67. #define RT3883_SYSC_REG_CHIPID4_7 0x04 /* Chip ID 1 */
  68. #define RT3883_SYSC_REG_REVID 0x0c /* Chip Revision Identification */
  69. #define RT3883_SYSC_REG_SYSCFG0 0x10 /* System Configuration 0 */
  70. #define RT3883_SYSC_REG_SYSCFG1 0x14 /* System Configuration 1 */
  71. #define RT3883_SYSC_REG_CLKCFG0 0x2c /* Clock Configuration 0 */
  72. #define RT3883_SYSC_REG_CLKCFG1 0x30 /* Clock Configuration 1 */
  73. #define RT3883_SYSC_REG_RSTCTRL 0x34 /* Reset Control*/
  74. #define RT3883_SYSC_REG_RSTSTAT 0x38 /* Reset Status*/
  75. #define RT3883_SYSC_REG_USB_PS 0x5c /* USB Power saving control */
  76. #define RT3883_SYSC_REG_GPIO_MODE 0x60 /* GPIO Purpose Select */
  77. #define RT3883_SYSC_REG_PCIE_CLK_GEN0 0x7c
  78. #define RT3883_SYSC_REG_PCIE_CLK_GEN1 0x80
  79. #define RT3883_SYSC_REG_PCIE_CLK_GEN2 0x84
  80. #define RT3883_SYSC_REG_PMU 0x88
  81. #define RT3883_SYSC_REG_PMU1 0x8c
  82. #define RT3883_CHIP_NAME0 0x38335452
  83. #define RT3883_CHIP_NAME1 0x20203338
  84. #define RT3883_REVID_VER_ID_MASK 0x0f
  85. #define RT3883_REVID_VER_ID_SHIFT 8
  86. #define RT3883_REVID_ECO_ID_MASK 0x0f
  87. #define RT3883_SYSCFG0_DRAM_TYPE_DDR2 BIT(17)
  88. #define RT3883_SYSCFG0_CPUCLK_SHIFT 8
  89. #define RT3883_SYSCFG0_CPUCLK_MASK 0x3
  90. #define RT3883_SYSCFG0_CPUCLK_250 0x0
  91. #define RT3883_SYSCFG0_CPUCLK_384 0x1
  92. #define RT3883_SYSCFG0_CPUCLK_480 0x2
  93. #define RT3883_SYSCFG0_CPUCLK_500 0x3
  94. #define RT3883_SYSCFG1_USB0_HOST_MODE BIT(10)
  95. #define RT3883_SYSCFG1_PCIE_RC_MODE BIT(8)
  96. #define RT3883_SYSCFG1_PCI_HOST_MODE BIT(7)
  97. #define RT3883_SYSCFG1_PCI_66M_MODE BIT(6)
  98. #define RT3883_SYSCFG1_GPIO2_AS_WDT_OUT BIT(2)
  99. #define RT3883_CLKCFG1_PCIE_CLK_EN BIT(21)
  100. #define RT3883_CLKCFG1_UPHY1_CLK_EN BIT(20)
  101. #define RT3883_CLKCFG1_PCI_CLK_EN BIT(19)
  102. #define RT3883_CLKCFG1_UPHY0_CLK_EN BIT(18)
  103. #define RT3883_GPIO_MODE_UART0_SHIFT 2
  104. #define RT3883_GPIO_MODE_UART0_MASK 0x7
  105. #define RT3883_GPIO_MODE_UART0(x) ((x) << RT3883_GPIO_MODE_UART0_SHIFT)
  106. #define RT3883_GPIO_MODE_UARTF 0x0
  107. #define RT3883_GPIO_MODE_PCM_UARTF 0x1
  108. #define RT3883_GPIO_MODE_PCM_I2S 0x2
  109. #define RT3883_GPIO_MODE_I2S_UARTF 0x3
  110. #define RT3883_GPIO_MODE_PCM_GPIO 0x4
  111. #define RT3883_GPIO_MODE_GPIO_UARTF 0x5
  112. #define RT3883_GPIO_MODE_GPIO_I2S 0x6
  113. #define RT3883_GPIO_MODE_GPIO 0x7
  114. #define RT3883_GPIO_MODE_I2C 0
  115. #define RT3883_GPIO_MODE_SPI 1
  116. #define RT3883_GPIO_MODE_UART1 5
  117. #define RT3883_GPIO_MODE_JTAG 6
  118. #define RT3883_GPIO_MODE_MDIO 7
  119. #define RT3883_GPIO_MODE_GE1 9
  120. #define RT3883_GPIO_MODE_GE2 10
  121. #define RT3883_GPIO_MODE_PCI_SHIFT 11
  122. #define RT3883_GPIO_MODE_PCI_MASK 0x7
  123. #define RT3883_GPIO_MODE_PCI (RT3883_GPIO_MODE_PCI_MASK << RT3883_GPIO_MODE_PCI_SHIFT)
  124. #define RT3883_GPIO_MODE_LNA_A_SHIFT 16
  125. #define RT3883_GPIO_MODE_LNA_A_MASK 0x3
  126. #define _RT3883_GPIO_MODE_LNA_A(_x) ((_x) << RT3883_GPIO_MODE_LNA_A_SHIFT)
  127. #define RT3883_GPIO_MODE_LNA_A_GPIO 0x3
  128. #define RT3883_GPIO_MODE_LNA_A _RT3883_GPIO_MODE_LNA_A(RT3883_GPIO_MODE_LNA_A_MASK)
  129. #define RT3883_GPIO_MODE_LNA_G_SHIFT 18
  130. #define RT3883_GPIO_MODE_LNA_G_MASK 0x3
  131. #define _RT3883_GPIO_MODE_LNA_G(_x) ((_x) << RT3883_GPIO_MODE_LNA_G_SHIFT)
  132. #define RT3883_GPIO_MODE_LNA_G_GPIO 0x3
  133. #define RT3883_GPIO_MODE_LNA_G _RT3883_GPIO_MODE_LNA_G(RT3883_GPIO_MODE_LNA_G_MASK)
  134. #define RT3883_GPIO_I2C_SD 1
  135. #define RT3883_GPIO_I2C_SCLK 2
  136. #define RT3883_GPIO_SPI_CS0 3
  137. #define RT3883_GPIO_SPI_CLK 4
  138. #define RT3883_GPIO_SPI_MOSI 5
  139. #define RT3883_GPIO_SPI_MISO 6
  140. #define RT3883_GPIO_7 7
  141. #define RT3883_GPIO_10 10
  142. #define RT3883_GPIO_11 11
  143. #define RT3883_GPIO_14 14
  144. #define RT3883_GPIO_UART1_TXD 15
  145. #define RT3883_GPIO_UART1_RXD 16
  146. #define RT3883_GPIO_JTAG_TDO 17
  147. #define RT3883_GPIO_JTAG_TDI 18
  148. #define RT3883_GPIO_JTAG_TMS 19
  149. #define RT3883_GPIO_JTAG_TCLK 20
  150. #define RT3883_GPIO_JTAG_TRST_N 21
  151. #define RT3883_GPIO_MDIO_MDC 22
  152. #define RT3883_GPIO_MDIO_MDIO 23
  153. #define RT3883_GPIO_LNA_PE_A0 32
  154. #define RT3883_GPIO_LNA_PE_A1 33
  155. #define RT3883_GPIO_LNA_PE_A2 34
  156. #define RT3883_GPIO_LNA_PE_G0 35
  157. #define RT3883_GPIO_LNA_PE_G1 36
  158. #define RT3883_GPIO_LNA_PE_G2 37
  159. #define RT3883_GPIO_PCI_AD0 40
  160. #define RT3883_GPIO_PCI_AD31 71
  161. #define RT3883_GPIO_GE2_TXD0 72
  162. #define RT3883_GPIO_GE2_TXD1 73
  163. #define RT3883_GPIO_GE2_TXD2 74
  164. #define RT3883_GPIO_GE2_TXD3 75
  165. #define RT3883_GPIO_GE2_TXEN 76
  166. #define RT3883_GPIO_GE2_TXCLK 77
  167. #define RT3883_GPIO_GE2_RXD0 78
  168. #define RT3883_GPIO_GE2_RXD1 79
  169. #define RT3883_GPIO_GE2_RXD2 80
  170. #define RT3883_GPIO_GE2_RXD3 81
  171. #define RT3883_GPIO_GE2_RXDV 82
  172. #define RT3883_GPIO_GE2_RXCLK 83
  173. #define RT3883_GPIO_GE1_TXD0 84
  174. #define RT3883_GPIO_GE1_TXD1 85
  175. #define RT3883_GPIO_GE1_TXD2 86
  176. #define RT3883_GPIO_GE1_TXD3 87
  177. #define RT3883_GPIO_GE1_TXEN 88
  178. #define RT3883_GPIO_GE1_TXCLK 89
  179. #define RT3883_GPIO_GE1_RXD0 90
  180. #define RT3883_GPIO_GE1_RXD1 91
  181. #define RT3883_GPIO_GE1_RXD2 92
  182. #define RT3883_GPIO_GE1_RXD3 93
  183. #define RT3883_GPIO_GE1_RXDV 94
  184. #define RT3883_GPIO_GE1_RXCLK 95
  185. #define RT3883_RSTCTRL_PCIE_PCI_PDM BIT(27)
  186. #define RT3883_RSTCTRL_FLASH BIT(26)
  187. #define RT3883_RSTCTRL_UDEV BIT(25)
  188. #define RT3883_RSTCTRL_PCI BIT(24)
  189. #define RT3883_RSTCTRL_PCIE BIT(23)
  190. #define RT3883_RSTCTRL_UHST BIT(22)
  191. #define RT3883_RSTCTRL_FE BIT(21)
  192. #define RT3883_RSTCTRL_WLAN BIT(20)
  193. #define RT3883_RSTCTRL_UART1 BIT(29)
  194. #define RT3883_RSTCTRL_SPI BIT(18)
  195. #define RT3883_RSTCTRL_I2S BIT(17)
  196. #define RT3883_RSTCTRL_I2C BIT(16)
  197. #define RT3883_RSTCTRL_NAND BIT(15)
  198. #define RT3883_RSTCTRL_DMA BIT(14)
  199. #define RT3883_RSTCTRL_PIO BIT(13)
  200. #define RT3883_RSTCTRL_UART BIT(12)
  201. #define RT3883_RSTCTRL_PCM BIT(11)
  202. #define RT3883_RSTCTRL_MC BIT(10)
  203. #define RT3883_RSTCTRL_INTC BIT(9)
  204. #define RT3883_RSTCTRL_TIMER BIT(8)
  205. #define RT3883_RSTCTRL_SYS BIT(0)
  206. #define RT3883_INTC_INT_SYSCTL BIT(0)
  207. #define RT3883_INTC_INT_TIMER0 BIT(1)
  208. #define RT3883_INTC_INT_TIMER1 BIT(2)
  209. #define RT3883_INTC_INT_IA BIT(3)
  210. #define RT3883_INTC_INT_PCM BIT(4)
  211. #define RT3883_INTC_INT_UART0 BIT(5)
  212. #define RT3883_INTC_INT_PIO BIT(6)
  213. #define RT3883_INTC_INT_DMA BIT(7)
  214. #define RT3883_INTC_INT_NAND BIT(8)
  215. #define RT3883_INTC_INT_PERFC BIT(9)
  216. #define RT3883_INTC_INT_I2S BIT(10)
  217. #define RT3883_INTC_INT_UART1 BIT(12)
  218. #define RT3883_INTC_INT_UHST BIT(18)
  219. #define RT3883_INTC_INT_UDEV BIT(19)
  220. /* FLASH/SRAM/Codec Controller registers */
  221. #define RT3883_FSCC_REG_FLASH_CFG0 0x00
  222. #define RT3883_FSCC_REG_FLASH_CFG1 0x04
  223. #define RT3883_FSCC_REG_CODEC_CFG0 0x40
  224. #define RT3883_FSCC_REG_CODEC_CFG1 0x44
  225. #define RT3883_FLASH_CFG_WIDTH_SHIFT 26
  226. #define RT3883_FLASH_CFG_WIDTH_MASK 0x3
  227. #define RT3883_FLASH_CFG_WIDTH_8BIT 0x0
  228. #define RT3883_FLASH_CFG_WIDTH_16BIT 0x1
  229. #define RT3883_FLASH_CFG_WIDTH_32BIT 0x2
  230. #define RT3883_SDRAM_BASE 0x00000000
  231. #define RT3883_MEM_SIZE_MIN 2
  232. #define RT3883_MEM_SIZE_MAX 256
  233. #endif /* _RT3883_REGS_H_ */