loongson.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360
  1. /*
  2. * Copyright (C) 2009 Lemote, Inc.
  3. * Author: Wu Zhangjin <wuzhangjin@gmail.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the
  7. * Free Software Foundation; either version 2 of the License, or (at your
  8. * option) any later version.
  9. */
  10. #ifndef __ASM_MACH_LOONGSON64_LOONGSON_H
  11. #define __ASM_MACH_LOONGSON64_LOONGSON_H
  12. #include <linux/io.h>
  13. #include <linux/init.h>
  14. #include <linux/irq.h>
  15. #include <boot_param.h>
  16. /* loongson internal northbridge initialization */
  17. extern void bonito_irq_init(void);
  18. /* machine-specific reboot/halt operation */
  19. extern void mach_prepare_reboot(void);
  20. extern void mach_prepare_shutdown(void);
  21. /* environment arguments from bootloader */
  22. extern u32 cpu_clock_freq;
  23. extern u32 memsize, highmemsize;
  24. extern struct plat_smp_ops loongson3_smp_ops;
  25. /* loongson-specific command line, env and memory initialization */
  26. extern void __init prom_init_memory(void);
  27. extern void __init prom_init_cmdline(void);
  28. extern void __init prom_init_machtype(void);
  29. extern void __init prom_init_env(void);
  30. #ifdef CONFIG_LOONGSON_UART_BASE
  31. extern unsigned long _loongson_uart_base[], loongson_uart_base[];
  32. extern void prom_init_loongson_uart_base(void);
  33. #endif
  34. static inline void prom_init_uart_base(void)
  35. {
  36. #ifdef CONFIG_LOONGSON_UART_BASE
  37. prom_init_loongson_uart_base();
  38. #endif
  39. }
  40. /* irq operation functions */
  41. extern void bonito_irqdispatch(void);
  42. extern void __init bonito_irq_init(void);
  43. extern void __init mach_init_irq(void);
  44. extern void mach_irq_dispatch(unsigned int pending);
  45. extern int mach_i8259_irq(void);
  46. /* We need this in some places... */
  47. #define delay() ({ \
  48. int x; \
  49. for (x = 0; x < 100000; x++) \
  50. __asm__ __volatile__(""); \
  51. })
  52. #define LOONGSON_REG(x) \
  53. (*(volatile u32 *)((char *)CKSEG1ADDR(LOONGSON_REG_BASE) + (x)))
  54. #define LOONGSON3_REG8(base, x) \
  55. (*(volatile u8 *)((char *)TO_UNCAC(base) + (x)))
  56. #define LOONGSON3_REG32(base, x) \
  57. (*(volatile u32 *)((char *)TO_UNCAC(base) + (x)))
  58. #define LOONGSON_IRQ_BASE 32
  59. #define LOONGSON2_PERFCNT_IRQ (MIPS_CPU_IRQ_BASE + 6) /* cpu perf counter */
  60. #include <linux/interrupt.h>
  61. static inline void do_perfcnt_IRQ(void)
  62. {
  63. #if IS_ENABLED(CONFIG_OPROFILE)
  64. do_IRQ(LOONGSON2_PERFCNT_IRQ);
  65. #endif
  66. }
  67. #define LOONGSON_FLASH_BASE 0x1c000000
  68. #define LOONGSON_FLASH_SIZE 0x02000000 /* 32M */
  69. #define LOONGSON_FLASH_TOP (LOONGSON_FLASH_BASE+LOONGSON_FLASH_SIZE-1)
  70. #define LOONGSON_LIO0_BASE 0x1e000000
  71. #define LOONGSON_LIO0_SIZE 0x01C00000 /* 28M */
  72. #define LOONGSON_LIO0_TOP (LOONGSON_LIO0_BASE+LOONGSON_LIO0_SIZE-1)
  73. #define LOONGSON_BOOT_BASE 0x1fc00000
  74. #define LOONGSON_BOOT_SIZE 0x00100000 /* 1M */
  75. #define LOONGSON_BOOT_TOP (LOONGSON_BOOT_BASE+LOONGSON_BOOT_SIZE-1)
  76. #define LOONGSON_REG_BASE 0x1fe00000
  77. #define LOONGSON_REG_SIZE 0x00100000 /* 256Bytes + 256Bytes + ??? */
  78. #define LOONGSON_REG_TOP (LOONGSON_REG_BASE+LOONGSON_REG_SIZE-1)
  79. /* Loongson-3 specific registers */
  80. #define LOONGSON3_REG_BASE 0x3ff00000
  81. #define LOONGSON3_REG_SIZE 0x00100000 /* 256Bytes + 256Bytes + ??? */
  82. #define LOONGSON3_REG_TOP (LOONGSON3_REG_BASE+LOONGSON3_REG_SIZE-1)
  83. #define LOONGSON_LIO1_BASE 0x1ff00000
  84. #define LOONGSON_LIO1_SIZE 0x00100000 /* 1M */
  85. #define LOONGSON_LIO1_TOP (LOONGSON_LIO1_BASE+LOONGSON_LIO1_SIZE-1)
  86. #define LOONGSON_PCILO0_BASE 0x10000000
  87. #define LOONGSON_PCILO1_BASE 0x14000000
  88. #define LOONGSON_PCILO2_BASE 0x18000000
  89. #define LOONGSON_PCILO_BASE LOONGSON_PCILO0_BASE
  90. #define LOONGSON_PCILO_SIZE 0x0c000000 /* 64M * 3 */
  91. #define LOONGSON_PCILO_TOP (LOONGSON_PCILO0_BASE+LOONGSON_PCILO_SIZE-1)
  92. #define LOONGSON_PCICFG_BASE 0x1fe80000
  93. #define LOONGSON_PCICFG_SIZE 0x00000800 /* 2K */
  94. #define LOONGSON_PCICFG_TOP (LOONGSON_PCICFG_BASE+LOONGSON_PCICFG_SIZE-1)
  95. #if defined(CONFIG_HT_PCI)
  96. #define LOONGSON_PCIIO_BASE loongson_sysconf.pci_io_base
  97. #else
  98. #define LOONGSON_PCIIO_BASE 0x1fd00000
  99. #endif
  100. #define LOONGSON_PCIIO_SIZE 0x00100000 /* 1M */
  101. #define LOONGSON_PCIIO_TOP (LOONGSON_PCIIO_BASE+LOONGSON_PCIIO_SIZE-1)
  102. /* Loongson Register Bases */
  103. #define LOONGSON_PCICONFIGBASE 0x00
  104. #define LOONGSON_REGBASE 0x100
  105. /* PCI Configuration Registers */
  106. #define LOONGSON_PCI_REG(x) LOONGSON_REG(LOONGSON_PCICONFIGBASE + (x))
  107. #define LOONGSON_PCIDID LOONGSON_PCI_REG(0x00)
  108. #define LOONGSON_PCICMD LOONGSON_PCI_REG(0x04)
  109. #define LOONGSON_PCICLASS LOONGSON_PCI_REG(0x08)
  110. #define LOONGSON_PCILTIMER LOONGSON_PCI_REG(0x0c)
  111. #define LOONGSON_PCIBASE0 LOONGSON_PCI_REG(0x10)
  112. #define LOONGSON_PCIBASE1 LOONGSON_PCI_REG(0x14)
  113. #define LOONGSON_PCIBASE2 LOONGSON_PCI_REG(0x18)
  114. #define LOONGSON_PCIBASE3 LOONGSON_PCI_REG(0x1c)
  115. #define LOONGSON_PCIBASE4 LOONGSON_PCI_REG(0x20)
  116. #define LOONGSON_PCIEXPRBASE LOONGSON_PCI_REG(0x30)
  117. #define LOONGSON_PCIINT LOONGSON_PCI_REG(0x3c)
  118. #define LOONGSON_PCI_ISR4C LOONGSON_PCI_REG(0x4c)
  119. #define LOONGSON_PCICMD_PERR_CLR 0x80000000
  120. #define LOONGSON_PCICMD_SERR_CLR 0x40000000
  121. #define LOONGSON_PCICMD_MABORT_CLR 0x20000000
  122. #define LOONGSON_PCICMD_MTABORT_CLR 0x10000000
  123. #define LOONGSON_PCICMD_TABORT_CLR 0x08000000
  124. #define LOONGSON_PCICMD_MPERR_CLR 0x01000000
  125. #define LOONGSON_PCICMD_PERRRESPEN 0x00000040
  126. #define LOONGSON_PCICMD_ASTEPEN 0x00000080
  127. #define LOONGSON_PCICMD_SERREN 0x00000100
  128. #define LOONGSON_PCILTIMER_BUSLATENCY 0x0000ff00
  129. #define LOONGSON_PCILTIMER_BUSLATENCY_SHIFT 8
  130. /* Loongson h/w Configuration */
  131. #define LOONGSON_GENCFG_OFFSET 0x4
  132. #define LOONGSON_GENCFG LOONGSON_REG(LOONGSON_REGBASE + LOONGSON_GENCFG_OFFSET)
  133. #define LOONGSON_GENCFG_DEBUGMODE 0x00000001
  134. #define LOONGSON_GENCFG_SNOOPEN 0x00000002
  135. #define LOONGSON_GENCFG_CPUSELFRESET 0x00000004
  136. #define LOONGSON_GENCFG_FORCE_IRQA 0x00000008
  137. #define LOONGSON_GENCFG_IRQA_ISOUT 0x00000010
  138. #define LOONGSON_GENCFG_IRQA_FROM_INT1 0x00000020
  139. #define LOONGSON_GENCFG_BYTESWAP 0x00000040
  140. #define LOONGSON_GENCFG_UNCACHED 0x00000080
  141. #define LOONGSON_GENCFG_PREFETCHEN 0x00000100
  142. #define LOONGSON_GENCFG_WBEHINDEN 0x00000200
  143. #define LOONGSON_GENCFG_CACHEALG 0x00000c00
  144. #define LOONGSON_GENCFG_CACHEALG_SHIFT 10
  145. #define LOONGSON_GENCFG_PCIQUEUE 0x00001000
  146. #define LOONGSON_GENCFG_CACHESTOP 0x00002000
  147. #define LOONGSON_GENCFG_MSTRBYTESWAP 0x00004000
  148. #define LOONGSON_GENCFG_BUSERREN 0x00008000
  149. #define LOONGSON_GENCFG_NORETRYTIMEOUT 0x00010000
  150. #define LOONGSON_GENCFG_SHORTCOPYTIMEOUT 0x00020000
  151. /* PCI address map control */
  152. #define LOONGSON_PCIMAP LOONGSON_REG(LOONGSON_REGBASE + 0x10)
  153. #define LOONGSON_PCIMEMBASECFG LOONGSON_REG(LOONGSON_REGBASE + 0x14)
  154. #define LOONGSON_PCIMAP_CFG LOONGSON_REG(LOONGSON_REGBASE + 0x18)
  155. /* GPIO Regs - r/w */
  156. #define LOONGSON_GPIODATA LOONGSON_REG(LOONGSON_REGBASE + 0x1c)
  157. #define LOONGSON_GPIOIE LOONGSON_REG(LOONGSON_REGBASE + 0x20)
  158. /* ICU Configuration Regs - r/w */
  159. #define LOONGSON_INTEDGE LOONGSON_REG(LOONGSON_REGBASE + 0x24)
  160. #define LOONGSON_INTSTEER LOONGSON_REG(LOONGSON_REGBASE + 0x28)
  161. #define LOONGSON_INTPOL LOONGSON_REG(LOONGSON_REGBASE + 0x2c)
  162. /* ICU Enable Regs - IntEn & IntISR are r/o. */
  163. #define LOONGSON_INTENSET LOONGSON_REG(LOONGSON_REGBASE + 0x30)
  164. #define LOONGSON_INTENCLR LOONGSON_REG(LOONGSON_REGBASE + 0x34)
  165. #define LOONGSON_INTEN LOONGSON_REG(LOONGSON_REGBASE + 0x38)
  166. #define LOONGSON_INTISR LOONGSON_REG(LOONGSON_REGBASE + 0x3c)
  167. /* ICU */
  168. #define LOONGSON_ICU_MBOXES 0x0000000f
  169. #define LOONGSON_ICU_MBOXES_SHIFT 0
  170. #define LOONGSON_ICU_DMARDY 0x00000010
  171. #define LOONGSON_ICU_DMAEMPTY 0x00000020
  172. #define LOONGSON_ICU_COPYRDY 0x00000040
  173. #define LOONGSON_ICU_COPYEMPTY 0x00000080
  174. #define LOONGSON_ICU_COPYERR 0x00000100
  175. #define LOONGSON_ICU_PCIIRQ 0x00000200
  176. #define LOONGSON_ICU_MASTERERR 0x00000400
  177. #define LOONGSON_ICU_SYSTEMERR 0x00000800
  178. #define LOONGSON_ICU_DRAMPERR 0x00001000
  179. #define LOONGSON_ICU_RETRYERR 0x00002000
  180. #define LOONGSON_ICU_GPIOS 0x01ff0000
  181. #define LOONGSON_ICU_GPIOS_SHIFT 16
  182. #define LOONGSON_ICU_GPINS 0x7e000000
  183. #define LOONGSON_ICU_GPINS_SHIFT 25
  184. #define LOONGSON_ICU_MBOX(N) (1<<(LOONGSON_ICU_MBOXES_SHIFT+(N)))
  185. #define LOONGSON_ICU_GPIO(N) (1<<(LOONGSON_ICU_GPIOS_SHIFT+(N)))
  186. #define LOONGSON_ICU_GPIN(N) (1<<(LOONGSON_ICU_GPINS_SHIFT+(N)))
  187. /* PCI prefetch window base & mask */
  188. #define LOONGSON_MEM_WIN_BASE_L LOONGSON_REG(LOONGSON_REGBASE + 0x40)
  189. #define LOONGSON_MEM_WIN_BASE_H LOONGSON_REG(LOONGSON_REGBASE + 0x44)
  190. #define LOONGSON_MEM_WIN_MASK_L LOONGSON_REG(LOONGSON_REGBASE + 0x48)
  191. #define LOONGSON_MEM_WIN_MASK_H LOONGSON_REG(LOONGSON_REGBASE + 0x4c)
  192. /* PCI_Hit*_Sel_* */
  193. #define LOONGSON_PCI_HIT0_SEL_L LOONGSON_REG(LOONGSON_REGBASE + 0x50)
  194. #define LOONGSON_PCI_HIT0_SEL_H LOONGSON_REG(LOONGSON_REGBASE + 0x54)
  195. #define LOONGSON_PCI_HIT1_SEL_L LOONGSON_REG(LOONGSON_REGBASE + 0x58)
  196. #define LOONGSON_PCI_HIT1_SEL_H LOONGSON_REG(LOONGSON_REGBASE + 0x5c)
  197. #define LOONGSON_PCI_HIT2_SEL_L LOONGSON_REG(LOONGSON_REGBASE + 0x60)
  198. #define LOONGSON_PCI_HIT2_SEL_H LOONGSON_REG(LOONGSON_REGBASE + 0x64)
  199. /* PXArb Config & Status */
  200. #define LOONGSON_PXARB_CFG LOONGSON_REG(LOONGSON_REGBASE + 0x68)
  201. #define LOONGSON_PXARB_STATUS LOONGSON_REG(LOONGSON_REGBASE + 0x6c)
  202. #define MAX_PACKAGES 4
  203. /* Chip Config registor of each physical cpu package, PRid >= Loongson-2F */
  204. extern u64 loongson_chipcfg[MAX_PACKAGES];
  205. #define LOONGSON_CHIPCFG(id) (*(volatile u32 *)(loongson_chipcfg[id]))
  206. /* Chip Temperature registor of each physical cpu package, PRid >= Loongson-3A */
  207. extern u64 loongson_chiptemp[MAX_PACKAGES];
  208. #define LOONGSON_CHIPTEMP(id) (*(volatile u32 *)(loongson_chiptemp[id]))
  209. /* Freq Control register of each physical cpu package, PRid >= Loongson-3B */
  210. extern u64 loongson_freqctrl[MAX_PACKAGES];
  211. #define LOONGSON_FREQCTRL(id) (*(volatile u32 *)(loongson_freqctrl[id]))
  212. /* pcimap */
  213. #define LOONGSON_PCIMAP_PCIMAP_LO0 0x0000003f
  214. #define LOONGSON_PCIMAP_PCIMAP_LO0_SHIFT 0
  215. #define LOONGSON_PCIMAP_PCIMAP_LO1 0x00000fc0
  216. #define LOONGSON_PCIMAP_PCIMAP_LO1_SHIFT 6
  217. #define LOONGSON_PCIMAP_PCIMAP_LO2 0x0003f000
  218. #define LOONGSON_PCIMAP_PCIMAP_LO2_SHIFT 12
  219. #define LOONGSON_PCIMAP_PCIMAP_2 0x00040000
  220. #define LOONGSON_PCIMAP_WIN(WIN, ADDR) \
  221. ((((ADDR)>>26) & LOONGSON_PCIMAP_PCIMAP_LO0) << ((WIN)*6))
  222. #ifdef CONFIG_CPU_SUPPORTS_CPUFREQ
  223. #include <linux/cpufreq.h>
  224. extern struct cpufreq_frequency_table loongson2_clockmod_table[];
  225. #endif
  226. /*
  227. * address windows configuration module
  228. *
  229. * loongson2e do not have this module
  230. */
  231. #ifdef CONFIG_CPU_SUPPORTS_ADDRWINCFG
  232. /* address window config module base address */
  233. #define LOONGSON_ADDRWINCFG_BASE 0x3ff00000ul
  234. #define LOONGSON_ADDRWINCFG_SIZE 0x180
  235. extern unsigned long _loongson_addrwincfg_base;
  236. #define LOONGSON_ADDRWINCFG(offset) \
  237. (*(volatile u64 *)(_loongson_addrwincfg_base + (offset)))
  238. #define CPU_WIN0_BASE LOONGSON_ADDRWINCFG(0x00)
  239. #define CPU_WIN1_BASE LOONGSON_ADDRWINCFG(0x08)
  240. #define CPU_WIN2_BASE LOONGSON_ADDRWINCFG(0x10)
  241. #define CPU_WIN3_BASE LOONGSON_ADDRWINCFG(0x18)
  242. #define CPU_WIN0_MASK LOONGSON_ADDRWINCFG(0x20)
  243. #define CPU_WIN1_MASK LOONGSON_ADDRWINCFG(0x28)
  244. #define CPU_WIN2_MASK LOONGSON_ADDRWINCFG(0x30)
  245. #define CPU_WIN3_MASK LOONGSON_ADDRWINCFG(0x38)
  246. #define CPU_WIN0_MMAP LOONGSON_ADDRWINCFG(0x40)
  247. #define CPU_WIN1_MMAP LOONGSON_ADDRWINCFG(0x48)
  248. #define CPU_WIN2_MMAP LOONGSON_ADDRWINCFG(0x50)
  249. #define CPU_WIN3_MMAP LOONGSON_ADDRWINCFG(0x58)
  250. #define PCIDMA_WIN0_BASE LOONGSON_ADDRWINCFG(0x60)
  251. #define PCIDMA_WIN1_BASE LOONGSON_ADDRWINCFG(0x68)
  252. #define PCIDMA_WIN2_BASE LOONGSON_ADDRWINCFG(0x70)
  253. #define PCIDMA_WIN3_BASE LOONGSON_ADDRWINCFG(0x78)
  254. #define PCIDMA_WIN0_MASK LOONGSON_ADDRWINCFG(0x80)
  255. #define PCIDMA_WIN1_MASK LOONGSON_ADDRWINCFG(0x88)
  256. #define PCIDMA_WIN2_MASK LOONGSON_ADDRWINCFG(0x90)
  257. #define PCIDMA_WIN3_MASK LOONGSON_ADDRWINCFG(0x98)
  258. #define PCIDMA_WIN0_MMAP LOONGSON_ADDRWINCFG(0xa0)
  259. #define PCIDMA_WIN1_MMAP LOONGSON_ADDRWINCFG(0xa8)
  260. #define PCIDMA_WIN2_MMAP LOONGSON_ADDRWINCFG(0xb0)
  261. #define PCIDMA_WIN3_MMAP LOONGSON_ADDRWINCFG(0xb8)
  262. #define ADDRWIN_WIN0 0
  263. #define ADDRWIN_WIN1 1
  264. #define ADDRWIN_WIN2 2
  265. #define ADDRWIN_WIN3 3
  266. #define ADDRWIN_MAP_DST_DDR 0
  267. #define ADDRWIN_MAP_DST_PCI 1
  268. #define ADDRWIN_MAP_DST_LIO 1
  269. /*
  270. * s: CPU, PCIDMA
  271. * d: DDR, PCI, LIO
  272. * win: 0, 1, 2, 3
  273. * src: map source
  274. * dst: map destination
  275. * size: ~mask + 1
  276. */
  277. #define LOONGSON_ADDRWIN_CFG(s, d, w, src, dst, size) do {\
  278. s##_WIN##w##_BASE = (src); \
  279. s##_WIN##w##_MMAP = (dst) | ADDRWIN_MAP_DST_##d; \
  280. s##_WIN##w##_MASK = ~(size-1); \
  281. } while (0)
  282. #define LOONGSON_ADDRWIN_CPUTOPCI(win, src, dst, size) \
  283. LOONGSON_ADDRWIN_CFG(CPU, PCI, win, src, dst, size)
  284. #define LOONGSON_ADDRWIN_CPUTODDR(win, src, dst, size) \
  285. LOONGSON_ADDRWIN_CFG(CPU, DDR, win, src, dst, size)
  286. #define LOONGSON_ADDRWIN_PCITODDR(win, src, dst, size) \
  287. LOONGSON_ADDRWIN_CFG(PCIDMA, DDR, win, src, dst, size)
  288. #endif /* ! CONFIG_CPU_SUPPORTS_ADDRWINCFG */
  289. #endif /* __ASM_MACH_LOONGSON64_LOONGSON_H */