ar71xx_regs.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556
  1. /*
  2. * Atheros AR71XX/AR724X/AR913X SoC register definitions
  3. *
  4. * Copyright (C) 2010-2011 Jaiganesh Narayanan <jnarayanan@atheros.com>
  5. * Copyright (C) 2008-2010 Gabor Juhos <juhosg@openwrt.org>
  6. * Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
  7. *
  8. * Parts of this file are based on Atheros' 2.6.15/2.6.31 BSP
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published
  12. * by the Free Software Foundation.
  13. */
  14. #ifndef __ASM_MACH_AR71XX_REGS_H
  15. #define __ASM_MACH_AR71XX_REGS_H
  16. #include <linux/types.h>
  17. #include <linux/io.h>
  18. #include <linux/bitops.h>
  19. #define AR71XX_APB_BASE 0x18000000
  20. #define AR71XX_EHCI_BASE 0x1b000000
  21. #define AR71XX_EHCI_SIZE 0x1000
  22. #define AR71XX_OHCI_BASE 0x1c000000
  23. #define AR71XX_OHCI_SIZE 0x1000
  24. #define AR71XX_SPI_BASE 0x1f000000
  25. #define AR71XX_SPI_SIZE 0x01000000
  26. #define AR71XX_DDR_CTRL_BASE (AR71XX_APB_BASE + 0x00000000)
  27. #define AR71XX_DDR_CTRL_SIZE 0x100
  28. #define AR71XX_UART_BASE (AR71XX_APB_BASE + 0x00020000)
  29. #define AR71XX_UART_SIZE 0x100
  30. #define AR71XX_USB_CTRL_BASE (AR71XX_APB_BASE + 0x00030000)
  31. #define AR71XX_USB_CTRL_SIZE 0x100
  32. #define AR71XX_GPIO_BASE (AR71XX_APB_BASE + 0x00040000)
  33. #define AR71XX_GPIO_SIZE 0x100
  34. #define AR71XX_PLL_BASE (AR71XX_APB_BASE + 0x00050000)
  35. #define AR71XX_PLL_SIZE 0x100
  36. #define AR71XX_RESET_BASE (AR71XX_APB_BASE + 0x00060000)
  37. #define AR71XX_RESET_SIZE 0x100
  38. #define AR71XX_PCI_MEM_BASE 0x10000000
  39. #define AR71XX_PCI_MEM_SIZE 0x07000000
  40. #define AR71XX_PCI_WIN0_OFFS 0x10000000
  41. #define AR71XX_PCI_WIN1_OFFS 0x11000000
  42. #define AR71XX_PCI_WIN2_OFFS 0x12000000
  43. #define AR71XX_PCI_WIN3_OFFS 0x13000000
  44. #define AR71XX_PCI_WIN4_OFFS 0x14000000
  45. #define AR71XX_PCI_WIN5_OFFS 0x15000000
  46. #define AR71XX_PCI_WIN6_OFFS 0x16000000
  47. #define AR71XX_PCI_WIN7_OFFS 0x07000000
  48. #define AR71XX_PCI_CFG_BASE \
  49. (AR71XX_PCI_MEM_BASE + AR71XX_PCI_WIN7_OFFS + 0x10000)
  50. #define AR71XX_PCI_CFG_SIZE 0x100
  51. #define AR7240_USB_CTRL_BASE (AR71XX_APB_BASE + 0x00030000)
  52. #define AR7240_USB_CTRL_SIZE 0x100
  53. #define AR7240_OHCI_BASE 0x1b000000
  54. #define AR7240_OHCI_SIZE 0x1000
  55. #define AR724X_PCI_MEM_BASE 0x10000000
  56. #define AR724X_PCI_MEM_SIZE 0x04000000
  57. #define AR724X_PCI_CFG_BASE 0x14000000
  58. #define AR724X_PCI_CFG_SIZE 0x1000
  59. #define AR724X_PCI_CRP_BASE (AR71XX_APB_BASE + 0x000c0000)
  60. #define AR724X_PCI_CRP_SIZE 0x1000
  61. #define AR724X_PCI_CTRL_BASE (AR71XX_APB_BASE + 0x000f0000)
  62. #define AR724X_PCI_CTRL_SIZE 0x100
  63. #define AR724X_EHCI_BASE 0x1b000000
  64. #define AR724X_EHCI_SIZE 0x1000
  65. #define AR913X_EHCI_BASE 0x1b000000
  66. #define AR913X_EHCI_SIZE 0x1000
  67. #define AR913X_WMAC_BASE (AR71XX_APB_BASE + 0x000C0000)
  68. #define AR913X_WMAC_SIZE 0x30000
  69. #define AR933X_UART_BASE (AR71XX_APB_BASE + 0x00020000)
  70. #define AR933X_UART_SIZE 0x14
  71. #define AR933X_WMAC_BASE (AR71XX_APB_BASE + 0x00100000)
  72. #define AR933X_WMAC_SIZE 0x20000
  73. #define AR933X_EHCI_BASE 0x1b000000
  74. #define AR933X_EHCI_SIZE 0x1000
  75. #define AR934X_WMAC_BASE (AR71XX_APB_BASE + 0x00100000)
  76. #define AR934X_WMAC_SIZE 0x20000
  77. #define AR934X_EHCI_BASE 0x1b000000
  78. #define AR934X_EHCI_SIZE 0x200
  79. #define AR934X_SRIF_BASE (AR71XX_APB_BASE + 0x00116000)
  80. #define AR934X_SRIF_SIZE 0x1000
  81. #define QCA955X_PCI_MEM_BASE0 0x10000000
  82. #define QCA955X_PCI_MEM_BASE1 0x12000000
  83. #define QCA955X_PCI_MEM_SIZE 0x02000000
  84. #define QCA955X_PCI_CFG_BASE0 0x14000000
  85. #define QCA955X_PCI_CFG_BASE1 0x16000000
  86. #define QCA955X_PCI_CFG_SIZE 0x1000
  87. #define QCA955X_PCI_CRP_BASE0 (AR71XX_APB_BASE + 0x000c0000)
  88. #define QCA955X_PCI_CRP_BASE1 (AR71XX_APB_BASE + 0x00250000)
  89. #define QCA955X_PCI_CRP_SIZE 0x1000
  90. #define QCA955X_PCI_CTRL_BASE0 (AR71XX_APB_BASE + 0x000f0000)
  91. #define QCA955X_PCI_CTRL_BASE1 (AR71XX_APB_BASE + 0x00280000)
  92. #define QCA955X_PCI_CTRL_SIZE 0x100
  93. #define QCA955X_WMAC_BASE (AR71XX_APB_BASE + 0x00100000)
  94. #define QCA955X_WMAC_SIZE 0x20000
  95. #define QCA955X_EHCI0_BASE 0x1b000000
  96. #define QCA955X_EHCI1_BASE 0x1b400000
  97. #define QCA955X_EHCI_SIZE 0x1000
  98. /*
  99. * DDR_CTRL block
  100. */
  101. #define AR71XX_DDR_REG_PCI_WIN0 0x7c
  102. #define AR71XX_DDR_REG_PCI_WIN1 0x80
  103. #define AR71XX_DDR_REG_PCI_WIN2 0x84
  104. #define AR71XX_DDR_REG_PCI_WIN3 0x88
  105. #define AR71XX_DDR_REG_PCI_WIN4 0x8c
  106. #define AR71XX_DDR_REG_PCI_WIN5 0x90
  107. #define AR71XX_DDR_REG_PCI_WIN6 0x94
  108. #define AR71XX_DDR_REG_PCI_WIN7 0x98
  109. #define AR71XX_DDR_REG_FLUSH_GE0 0x9c
  110. #define AR71XX_DDR_REG_FLUSH_GE1 0xa0
  111. #define AR71XX_DDR_REG_FLUSH_USB 0xa4
  112. #define AR71XX_DDR_REG_FLUSH_PCI 0xa8
  113. #define AR724X_DDR_REG_FLUSH_GE0 0x7c
  114. #define AR724X_DDR_REG_FLUSH_GE1 0x80
  115. #define AR724X_DDR_REG_FLUSH_USB 0x84
  116. #define AR724X_DDR_REG_FLUSH_PCIE 0x88
  117. #define AR913X_DDR_REG_FLUSH_GE0 0x7c
  118. #define AR913X_DDR_REG_FLUSH_GE1 0x80
  119. #define AR913X_DDR_REG_FLUSH_USB 0x84
  120. #define AR913X_DDR_REG_FLUSH_WMAC 0x88
  121. #define AR933X_DDR_REG_FLUSH_GE0 0x7c
  122. #define AR933X_DDR_REG_FLUSH_GE1 0x80
  123. #define AR933X_DDR_REG_FLUSH_USB 0x84
  124. #define AR933X_DDR_REG_FLUSH_WMAC 0x88
  125. #define AR934X_DDR_REG_FLUSH_GE0 0x9c
  126. #define AR934X_DDR_REG_FLUSH_GE1 0xa0
  127. #define AR934X_DDR_REG_FLUSH_USB 0xa4
  128. #define AR934X_DDR_REG_FLUSH_PCIE 0xa8
  129. #define AR934X_DDR_REG_FLUSH_WMAC 0xac
  130. /*
  131. * PLL block
  132. */
  133. #define AR71XX_PLL_REG_CPU_CONFIG 0x00
  134. #define AR71XX_PLL_REG_SEC_CONFIG 0x04
  135. #define AR71XX_PLL_REG_ETH0_INT_CLOCK 0x10
  136. #define AR71XX_PLL_REG_ETH1_INT_CLOCK 0x14
  137. #define AR71XX_PLL_FB_SHIFT 3
  138. #define AR71XX_PLL_FB_MASK 0x1f
  139. #define AR71XX_CPU_DIV_SHIFT 16
  140. #define AR71XX_CPU_DIV_MASK 0x3
  141. #define AR71XX_DDR_DIV_SHIFT 18
  142. #define AR71XX_DDR_DIV_MASK 0x3
  143. #define AR71XX_AHB_DIV_SHIFT 20
  144. #define AR71XX_AHB_DIV_MASK 0x7
  145. #define AR724X_PLL_REG_CPU_CONFIG 0x00
  146. #define AR724X_PLL_REG_PCIE_CONFIG 0x10
  147. #define AR724X_PLL_FB_SHIFT 0
  148. #define AR724X_PLL_FB_MASK 0x3ff
  149. #define AR724X_PLL_REF_DIV_SHIFT 10
  150. #define AR724X_PLL_REF_DIV_MASK 0xf
  151. #define AR724X_AHB_DIV_SHIFT 19
  152. #define AR724X_AHB_DIV_MASK 0x1
  153. #define AR724X_DDR_DIV_SHIFT 22
  154. #define AR724X_DDR_DIV_MASK 0x3
  155. #define AR913X_PLL_REG_CPU_CONFIG 0x00
  156. #define AR913X_PLL_REG_ETH_CONFIG 0x04
  157. #define AR913X_PLL_REG_ETH0_INT_CLOCK 0x14
  158. #define AR913X_PLL_REG_ETH1_INT_CLOCK 0x18
  159. #define AR913X_PLL_FB_SHIFT 0
  160. #define AR913X_PLL_FB_MASK 0x3ff
  161. #define AR913X_DDR_DIV_SHIFT 22
  162. #define AR913X_DDR_DIV_MASK 0x3
  163. #define AR913X_AHB_DIV_SHIFT 19
  164. #define AR913X_AHB_DIV_MASK 0x1
  165. #define AR933X_PLL_CPU_CONFIG_REG 0x00
  166. #define AR933X_PLL_CLOCK_CTRL_REG 0x08
  167. #define AR933X_PLL_CPU_CONFIG_NINT_SHIFT 10
  168. #define AR933X_PLL_CPU_CONFIG_NINT_MASK 0x3f
  169. #define AR933X_PLL_CPU_CONFIG_REFDIV_SHIFT 16
  170. #define AR933X_PLL_CPU_CONFIG_REFDIV_MASK 0x1f
  171. #define AR933X_PLL_CPU_CONFIG_OUTDIV_SHIFT 23
  172. #define AR933X_PLL_CPU_CONFIG_OUTDIV_MASK 0x7
  173. #define AR933X_PLL_CLOCK_CTRL_BYPASS BIT(2)
  174. #define AR933X_PLL_CLOCK_CTRL_CPU_DIV_SHIFT 5
  175. #define AR933X_PLL_CLOCK_CTRL_CPU_DIV_MASK 0x3
  176. #define AR933X_PLL_CLOCK_CTRL_DDR_DIV_SHIFT 10
  177. #define AR933X_PLL_CLOCK_CTRL_DDR_DIV_MASK 0x3
  178. #define AR933X_PLL_CLOCK_CTRL_AHB_DIV_SHIFT 15
  179. #define AR933X_PLL_CLOCK_CTRL_AHB_DIV_MASK 0x7
  180. #define AR934X_PLL_CPU_CONFIG_REG 0x00
  181. #define AR934X_PLL_DDR_CONFIG_REG 0x04
  182. #define AR934X_PLL_CPU_DDR_CLK_CTRL_REG 0x08
  183. #define AR934X_PLL_CPU_CONFIG_NFRAC_SHIFT 0
  184. #define AR934X_PLL_CPU_CONFIG_NFRAC_MASK 0x3f
  185. #define AR934X_PLL_CPU_CONFIG_NINT_SHIFT 6
  186. #define AR934X_PLL_CPU_CONFIG_NINT_MASK 0x3f
  187. #define AR934X_PLL_CPU_CONFIG_REFDIV_SHIFT 12
  188. #define AR934X_PLL_CPU_CONFIG_REFDIV_MASK 0x1f
  189. #define AR934X_PLL_CPU_CONFIG_OUTDIV_SHIFT 19
  190. #define AR934X_PLL_CPU_CONFIG_OUTDIV_MASK 0x3
  191. #define AR934X_PLL_DDR_CONFIG_NFRAC_SHIFT 0
  192. #define AR934X_PLL_DDR_CONFIG_NFRAC_MASK 0x3ff
  193. #define AR934X_PLL_DDR_CONFIG_NINT_SHIFT 10
  194. #define AR934X_PLL_DDR_CONFIG_NINT_MASK 0x3f
  195. #define AR934X_PLL_DDR_CONFIG_REFDIV_SHIFT 16
  196. #define AR934X_PLL_DDR_CONFIG_REFDIV_MASK 0x1f
  197. #define AR934X_PLL_DDR_CONFIG_OUTDIV_SHIFT 23
  198. #define AR934X_PLL_DDR_CONFIG_OUTDIV_MASK 0x7
  199. #define AR934X_PLL_CPU_DDR_CLK_CTRL_CPU_PLL_BYPASS BIT(2)
  200. #define AR934X_PLL_CPU_DDR_CLK_CTRL_DDR_PLL_BYPASS BIT(3)
  201. #define AR934X_PLL_CPU_DDR_CLK_CTRL_AHB_PLL_BYPASS BIT(4)
  202. #define AR934X_PLL_CPU_DDR_CLK_CTRL_CPU_POST_DIV_SHIFT 5
  203. #define AR934X_PLL_CPU_DDR_CLK_CTRL_CPU_POST_DIV_MASK 0x1f
  204. #define AR934X_PLL_CPU_DDR_CLK_CTRL_DDR_POST_DIV_SHIFT 10
  205. #define AR934X_PLL_CPU_DDR_CLK_CTRL_DDR_POST_DIV_MASK 0x1f
  206. #define AR934X_PLL_CPU_DDR_CLK_CTRL_AHB_POST_DIV_SHIFT 15
  207. #define AR934X_PLL_CPU_DDR_CLK_CTRL_AHB_POST_DIV_MASK 0x1f
  208. #define AR934X_PLL_CPU_DDR_CLK_CTRL_CPUCLK_FROM_CPUPLL BIT(20)
  209. #define AR934X_PLL_CPU_DDR_CLK_CTRL_DDRCLK_FROM_DDRPLL BIT(21)
  210. #define AR934X_PLL_CPU_DDR_CLK_CTRL_AHBCLK_FROM_DDRPLL BIT(24)
  211. #define QCA955X_PLL_CPU_CONFIG_REG 0x00
  212. #define QCA955X_PLL_DDR_CONFIG_REG 0x04
  213. #define QCA955X_PLL_CLK_CTRL_REG 0x08
  214. #define QCA955X_PLL_CPU_CONFIG_NFRAC_SHIFT 0
  215. #define QCA955X_PLL_CPU_CONFIG_NFRAC_MASK 0x3f
  216. #define QCA955X_PLL_CPU_CONFIG_NINT_SHIFT 6
  217. #define QCA955X_PLL_CPU_CONFIG_NINT_MASK 0x3f
  218. #define QCA955X_PLL_CPU_CONFIG_REFDIV_SHIFT 12
  219. #define QCA955X_PLL_CPU_CONFIG_REFDIV_MASK 0x1f
  220. #define QCA955X_PLL_CPU_CONFIG_OUTDIV_SHIFT 19
  221. #define QCA955X_PLL_CPU_CONFIG_OUTDIV_MASK 0x3
  222. #define QCA955X_PLL_DDR_CONFIG_NFRAC_SHIFT 0
  223. #define QCA955X_PLL_DDR_CONFIG_NFRAC_MASK 0x3ff
  224. #define QCA955X_PLL_DDR_CONFIG_NINT_SHIFT 10
  225. #define QCA955X_PLL_DDR_CONFIG_NINT_MASK 0x3f
  226. #define QCA955X_PLL_DDR_CONFIG_REFDIV_SHIFT 16
  227. #define QCA955X_PLL_DDR_CONFIG_REFDIV_MASK 0x1f
  228. #define QCA955X_PLL_DDR_CONFIG_OUTDIV_SHIFT 23
  229. #define QCA955X_PLL_DDR_CONFIG_OUTDIV_MASK 0x7
  230. #define QCA955X_PLL_CLK_CTRL_CPU_PLL_BYPASS BIT(2)
  231. #define QCA955X_PLL_CLK_CTRL_DDR_PLL_BYPASS BIT(3)
  232. #define QCA955X_PLL_CLK_CTRL_AHB_PLL_BYPASS BIT(4)
  233. #define QCA955X_PLL_CLK_CTRL_CPU_POST_DIV_SHIFT 5
  234. #define QCA955X_PLL_CLK_CTRL_CPU_POST_DIV_MASK 0x1f
  235. #define QCA955X_PLL_CLK_CTRL_DDR_POST_DIV_SHIFT 10
  236. #define QCA955X_PLL_CLK_CTRL_DDR_POST_DIV_MASK 0x1f
  237. #define QCA955X_PLL_CLK_CTRL_AHB_POST_DIV_SHIFT 15
  238. #define QCA955X_PLL_CLK_CTRL_AHB_POST_DIV_MASK 0x1f
  239. #define QCA955X_PLL_CLK_CTRL_CPUCLK_FROM_CPUPLL BIT(20)
  240. #define QCA955X_PLL_CLK_CTRL_DDRCLK_FROM_DDRPLL BIT(21)
  241. #define QCA955X_PLL_CLK_CTRL_AHBCLK_FROM_DDRPLL BIT(24)
  242. /*
  243. * USB_CONFIG block
  244. */
  245. #define AR71XX_USB_CTRL_REG_FLADJ 0x00
  246. #define AR71XX_USB_CTRL_REG_CONFIG 0x04
  247. /*
  248. * RESET block
  249. */
  250. #define AR71XX_RESET_REG_TIMER 0x00
  251. #define AR71XX_RESET_REG_TIMER_RELOAD 0x04
  252. #define AR71XX_RESET_REG_WDOG_CTRL 0x08
  253. #define AR71XX_RESET_REG_WDOG 0x0c
  254. #define AR71XX_RESET_REG_MISC_INT_STATUS 0x10
  255. #define AR71XX_RESET_REG_MISC_INT_ENABLE 0x14
  256. #define AR71XX_RESET_REG_PCI_INT_STATUS 0x18
  257. #define AR71XX_RESET_REG_PCI_INT_ENABLE 0x1c
  258. #define AR71XX_RESET_REG_GLOBAL_INT_STATUS 0x20
  259. #define AR71XX_RESET_REG_RESET_MODULE 0x24
  260. #define AR71XX_RESET_REG_PERFC_CTRL 0x2c
  261. #define AR71XX_RESET_REG_PERFC0 0x30
  262. #define AR71XX_RESET_REG_PERFC1 0x34
  263. #define AR71XX_RESET_REG_REV_ID 0x90
  264. #define AR913X_RESET_REG_GLOBAL_INT_STATUS 0x18
  265. #define AR913X_RESET_REG_RESET_MODULE 0x1c
  266. #define AR913X_RESET_REG_PERF_CTRL 0x20
  267. #define AR913X_RESET_REG_PERFC0 0x24
  268. #define AR913X_RESET_REG_PERFC1 0x28
  269. #define AR724X_RESET_REG_RESET_MODULE 0x1c
  270. #define AR933X_RESET_REG_RESET_MODULE 0x1c
  271. #define AR933X_RESET_REG_BOOTSTRAP 0xac
  272. #define AR934X_RESET_REG_RESET_MODULE 0x1c
  273. #define AR934X_RESET_REG_BOOTSTRAP 0xb0
  274. #define AR934X_RESET_REG_PCIE_WMAC_INT_STATUS 0xac
  275. #define QCA955X_RESET_REG_RESET_MODULE 0x1c
  276. #define QCA955X_RESET_REG_BOOTSTRAP 0xb0
  277. #define QCA955X_RESET_REG_EXT_INT_STATUS 0xac
  278. #define MISC_INT_ETHSW BIT(12)
  279. #define MISC_INT_TIMER4 BIT(10)
  280. #define MISC_INT_TIMER3 BIT(9)
  281. #define MISC_INT_TIMER2 BIT(8)
  282. #define MISC_INT_DMA BIT(7)
  283. #define MISC_INT_OHCI BIT(6)
  284. #define MISC_INT_PERFC BIT(5)
  285. #define MISC_INT_WDOG BIT(4)
  286. #define MISC_INT_UART BIT(3)
  287. #define MISC_INT_GPIO BIT(2)
  288. #define MISC_INT_ERROR BIT(1)
  289. #define MISC_INT_TIMER BIT(0)
  290. #define AR71XX_RESET_EXTERNAL BIT(28)
  291. #define AR71XX_RESET_FULL_CHIP BIT(24)
  292. #define AR71XX_RESET_CPU_NMI BIT(21)
  293. #define AR71XX_RESET_CPU_COLD BIT(20)
  294. #define AR71XX_RESET_DMA BIT(19)
  295. #define AR71XX_RESET_SLIC BIT(18)
  296. #define AR71XX_RESET_STEREO BIT(17)
  297. #define AR71XX_RESET_DDR BIT(16)
  298. #define AR71XX_RESET_GE1_MAC BIT(13)
  299. #define AR71XX_RESET_GE1_PHY BIT(12)
  300. #define AR71XX_RESET_USBSUS_OVERRIDE BIT(10)
  301. #define AR71XX_RESET_GE0_MAC BIT(9)
  302. #define AR71XX_RESET_GE0_PHY BIT(8)
  303. #define AR71XX_RESET_USB_OHCI_DLL BIT(6)
  304. #define AR71XX_RESET_USB_HOST BIT(5)
  305. #define AR71XX_RESET_USB_PHY BIT(4)
  306. #define AR71XX_RESET_PCI_BUS BIT(1)
  307. #define AR71XX_RESET_PCI_CORE BIT(0)
  308. #define AR7240_RESET_USB_HOST BIT(5)
  309. #define AR7240_RESET_OHCI_DLL BIT(3)
  310. #define AR724X_RESET_GE1_MDIO BIT(23)
  311. #define AR724X_RESET_GE0_MDIO BIT(22)
  312. #define AR724X_RESET_PCIE_PHY_SERIAL BIT(10)
  313. #define AR724X_RESET_PCIE_PHY BIT(7)
  314. #define AR724X_RESET_PCIE BIT(6)
  315. #define AR724X_RESET_USB_HOST BIT(5)
  316. #define AR724X_RESET_USB_PHY BIT(4)
  317. #define AR724X_RESET_USBSUS_OVERRIDE BIT(3)
  318. #define AR913X_RESET_AMBA2WMAC BIT(22)
  319. #define AR913X_RESET_USBSUS_OVERRIDE BIT(10)
  320. #define AR913X_RESET_USB_HOST BIT(5)
  321. #define AR913X_RESET_USB_PHY BIT(4)
  322. #define AR933X_RESET_WMAC BIT(11)
  323. #define AR933X_RESET_USB_HOST BIT(5)
  324. #define AR933X_RESET_USB_PHY BIT(4)
  325. #define AR933X_RESET_USBSUS_OVERRIDE BIT(3)
  326. #define AR934X_RESET_USB_PHY_ANALOG BIT(11)
  327. #define AR934X_RESET_USB_HOST BIT(5)
  328. #define AR934X_RESET_USB_PHY BIT(4)
  329. #define AR934X_RESET_USBSUS_OVERRIDE BIT(3)
  330. #define AR933X_BOOTSTRAP_REF_CLK_40 BIT(0)
  331. #define AR934X_BOOTSTRAP_SW_OPTION8 BIT(23)
  332. #define AR934X_BOOTSTRAP_SW_OPTION7 BIT(22)
  333. #define AR934X_BOOTSTRAP_SW_OPTION6 BIT(21)
  334. #define AR934X_BOOTSTRAP_SW_OPTION5 BIT(20)
  335. #define AR934X_BOOTSTRAP_SW_OPTION4 BIT(19)
  336. #define AR934X_BOOTSTRAP_SW_OPTION3 BIT(18)
  337. #define AR934X_BOOTSTRAP_SW_OPTION2 BIT(17)
  338. #define AR934X_BOOTSTRAP_SW_OPTION1 BIT(16)
  339. #define AR934X_BOOTSTRAP_USB_MODE_DEVICE BIT(7)
  340. #define AR934X_BOOTSTRAP_PCIE_RC BIT(6)
  341. #define AR934X_BOOTSTRAP_EJTAG_MODE BIT(5)
  342. #define AR934X_BOOTSTRAP_REF_CLK_40 BIT(4)
  343. #define AR934X_BOOTSTRAP_BOOT_FROM_SPI BIT(2)
  344. #define AR934X_BOOTSTRAP_SDRAM_DISABLED BIT(1)
  345. #define AR934X_BOOTSTRAP_DDR1 BIT(0)
  346. #define QCA955X_BOOTSTRAP_REF_CLK_40 BIT(4)
  347. #define AR934X_PCIE_WMAC_INT_WMAC_MISC BIT(0)
  348. #define AR934X_PCIE_WMAC_INT_WMAC_TX BIT(1)
  349. #define AR934X_PCIE_WMAC_INT_WMAC_RXLP BIT(2)
  350. #define AR934X_PCIE_WMAC_INT_WMAC_RXHP BIT(3)
  351. #define AR934X_PCIE_WMAC_INT_PCIE_RC BIT(4)
  352. #define AR934X_PCIE_WMAC_INT_PCIE_RC0 BIT(5)
  353. #define AR934X_PCIE_WMAC_INT_PCIE_RC1 BIT(6)
  354. #define AR934X_PCIE_WMAC_INT_PCIE_RC2 BIT(7)
  355. #define AR934X_PCIE_WMAC_INT_PCIE_RC3 BIT(8)
  356. #define AR934X_PCIE_WMAC_INT_WMAC_ALL \
  357. (AR934X_PCIE_WMAC_INT_WMAC_MISC | AR934X_PCIE_WMAC_INT_WMAC_TX | \
  358. AR934X_PCIE_WMAC_INT_WMAC_RXLP | AR934X_PCIE_WMAC_INT_WMAC_RXHP)
  359. #define AR934X_PCIE_WMAC_INT_PCIE_ALL \
  360. (AR934X_PCIE_WMAC_INT_PCIE_RC | AR934X_PCIE_WMAC_INT_PCIE_RC0 | \
  361. AR934X_PCIE_WMAC_INT_PCIE_RC1 | AR934X_PCIE_WMAC_INT_PCIE_RC2 | \
  362. AR934X_PCIE_WMAC_INT_PCIE_RC3)
  363. #define QCA955X_EXT_INT_WMAC_MISC BIT(0)
  364. #define QCA955X_EXT_INT_WMAC_TX BIT(1)
  365. #define QCA955X_EXT_INT_WMAC_RXLP BIT(2)
  366. #define QCA955X_EXT_INT_WMAC_RXHP BIT(3)
  367. #define QCA955X_EXT_INT_PCIE_RC1 BIT(4)
  368. #define QCA955X_EXT_INT_PCIE_RC1_INT0 BIT(5)
  369. #define QCA955X_EXT_INT_PCIE_RC1_INT1 BIT(6)
  370. #define QCA955X_EXT_INT_PCIE_RC1_INT2 BIT(7)
  371. #define QCA955X_EXT_INT_PCIE_RC1_INT3 BIT(8)
  372. #define QCA955X_EXT_INT_PCIE_RC2 BIT(12)
  373. #define QCA955X_EXT_INT_PCIE_RC2_INT0 BIT(13)
  374. #define QCA955X_EXT_INT_PCIE_RC2_INT1 BIT(14)
  375. #define QCA955X_EXT_INT_PCIE_RC2_INT2 BIT(15)
  376. #define QCA955X_EXT_INT_PCIE_RC2_INT3 BIT(16)
  377. #define QCA955X_EXT_INT_USB1 BIT(24)
  378. #define QCA955X_EXT_INT_USB2 BIT(28)
  379. #define QCA955X_EXT_INT_WMAC_ALL \
  380. (QCA955X_EXT_INT_WMAC_MISC | QCA955X_EXT_INT_WMAC_TX | \
  381. QCA955X_EXT_INT_WMAC_RXLP | QCA955X_EXT_INT_WMAC_RXHP)
  382. #define QCA955X_EXT_INT_PCIE_RC1_ALL \
  383. (QCA955X_EXT_INT_PCIE_RC1 | QCA955X_EXT_INT_PCIE_RC1_INT0 | \
  384. QCA955X_EXT_INT_PCIE_RC1_INT1 | QCA955X_EXT_INT_PCIE_RC1_INT2 | \
  385. QCA955X_EXT_INT_PCIE_RC1_INT3)
  386. #define QCA955X_EXT_INT_PCIE_RC2_ALL \
  387. (QCA955X_EXT_INT_PCIE_RC2 | QCA955X_EXT_INT_PCIE_RC2_INT0 | \
  388. QCA955X_EXT_INT_PCIE_RC2_INT1 | QCA955X_EXT_INT_PCIE_RC2_INT2 | \
  389. QCA955X_EXT_INT_PCIE_RC2_INT3)
  390. #define REV_ID_MAJOR_MASK 0xfff0
  391. #define REV_ID_MAJOR_AR71XX 0x00a0
  392. #define REV_ID_MAJOR_AR913X 0x00b0
  393. #define REV_ID_MAJOR_AR7240 0x00c0
  394. #define REV_ID_MAJOR_AR7241 0x0100
  395. #define REV_ID_MAJOR_AR7242 0x1100
  396. #define REV_ID_MAJOR_AR9330 0x0110
  397. #define REV_ID_MAJOR_AR9331 0x1110
  398. #define REV_ID_MAJOR_AR9341 0x0120
  399. #define REV_ID_MAJOR_AR9342 0x1120
  400. #define REV_ID_MAJOR_AR9344 0x2120
  401. #define REV_ID_MAJOR_QCA9556 0x0130
  402. #define REV_ID_MAJOR_QCA9558 0x1130
  403. #define AR71XX_REV_ID_MINOR_MASK 0x3
  404. #define AR71XX_REV_ID_MINOR_AR7130 0x0
  405. #define AR71XX_REV_ID_MINOR_AR7141 0x1
  406. #define AR71XX_REV_ID_MINOR_AR7161 0x2
  407. #define AR71XX_REV_ID_REVISION_MASK 0x3
  408. #define AR71XX_REV_ID_REVISION_SHIFT 2
  409. #define AR913X_REV_ID_MINOR_MASK 0x3
  410. #define AR913X_REV_ID_MINOR_AR9130 0x0
  411. #define AR913X_REV_ID_MINOR_AR9132 0x1
  412. #define AR913X_REV_ID_REVISION_MASK 0x3
  413. #define AR913X_REV_ID_REVISION_SHIFT 2
  414. #define AR933X_REV_ID_REVISION_MASK 0x3
  415. #define AR724X_REV_ID_REVISION_MASK 0x3
  416. #define AR934X_REV_ID_REVISION_MASK 0xf
  417. #define QCA955X_REV_ID_REVISION_MASK 0xf
  418. /*
  419. * SPI block
  420. */
  421. #define AR71XX_SPI_REG_FS 0x00 /* Function Select */
  422. #define AR71XX_SPI_REG_CTRL 0x04 /* SPI Control */
  423. #define AR71XX_SPI_REG_IOC 0x08 /* SPI I/O Control */
  424. #define AR71XX_SPI_REG_RDS 0x0c /* Read Data Shift */
  425. #define AR71XX_SPI_FS_GPIO BIT(0) /* Enable GPIO mode */
  426. #define AR71XX_SPI_CTRL_RD BIT(6) /* Remap Disable */
  427. #define AR71XX_SPI_CTRL_DIV_MASK 0x3f
  428. #define AR71XX_SPI_IOC_DO BIT(0) /* Data Out pin */
  429. #define AR71XX_SPI_IOC_CLK BIT(8) /* CLK pin */
  430. #define AR71XX_SPI_IOC_CS(n) BIT(16 + (n))
  431. #define AR71XX_SPI_IOC_CS0 AR71XX_SPI_IOC_CS(0)
  432. #define AR71XX_SPI_IOC_CS1 AR71XX_SPI_IOC_CS(1)
  433. #define AR71XX_SPI_IOC_CS2 AR71XX_SPI_IOC_CS(2)
  434. #define AR71XX_SPI_IOC_CS_ALL (AR71XX_SPI_IOC_CS0 | AR71XX_SPI_IOC_CS1 | \
  435. AR71XX_SPI_IOC_CS2)
  436. /*
  437. * GPIO block
  438. */
  439. #define AR71XX_GPIO_REG_OE 0x00
  440. #define AR71XX_GPIO_REG_IN 0x04
  441. #define AR71XX_GPIO_REG_OUT 0x08
  442. #define AR71XX_GPIO_REG_SET 0x0c
  443. #define AR71XX_GPIO_REG_CLEAR 0x10
  444. #define AR71XX_GPIO_REG_INT_MODE 0x14
  445. #define AR71XX_GPIO_REG_INT_TYPE 0x18
  446. #define AR71XX_GPIO_REG_INT_POLARITY 0x1c
  447. #define AR71XX_GPIO_REG_INT_PENDING 0x20
  448. #define AR71XX_GPIO_REG_INT_ENABLE 0x24
  449. #define AR71XX_GPIO_REG_FUNC 0x28
  450. #define AR934X_GPIO_REG_FUNC 0x6c
  451. #define AR71XX_GPIO_COUNT 16
  452. #define AR7240_GPIO_COUNT 18
  453. #define AR7241_GPIO_COUNT 20
  454. #define AR913X_GPIO_COUNT 22
  455. #define AR933X_GPIO_COUNT 30
  456. #define AR934X_GPIO_COUNT 23
  457. #define QCA955X_GPIO_COUNT 24
  458. /*
  459. * SRIF block
  460. */
  461. #define AR934X_SRIF_CPU_DPLL1_REG 0x1c0
  462. #define AR934X_SRIF_CPU_DPLL2_REG 0x1c4
  463. #define AR934X_SRIF_CPU_DPLL3_REG 0x1c8
  464. #define AR934X_SRIF_DDR_DPLL1_REG 0x240
  465. #define AR934X_SRIF_DDR_DPLL2_REG 0x244
  466. #define AR934X_SRIF_DDR_DPLL3_REG 0x248
  467. #define AR934X_SRIF_DPLL1_REFDIV_SHIFT 27
  468. #define AR934X_SRIF_DPLL1_REFDIV_MASK 0x1f
  469. #define AR934X_SRIF_DPLL1_NINT_SHIFT 18
  470. #define AR934X_SRIF_DPLL1_NINT_MASK 0x1ff
  471. #define AR934X_SRIF_DPLL1_NFRAC_MASK 0x0003ffff
  472. #define AR934X_SRIF_DPLL2_LOCAL_PLL BIT(30)
  473. #define AR934X_SRIF_DPLL2_OUTDIV_SHIFT 13
  474. #define AR934X_SRIF_DPLL2_OUTDIV_MASK 0x7
  475. #endif /* __ASM_MACH_AR71XX_REGS_H */