io.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 1994, 1995 Waldorf GmbH
  7. * Copyright (C) 1994 - 2000, 06 Ralf Baechle
  8. * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
  9. * Copyright (C) 2004, 2005 MIPS Technologies, Inc. All rights reserved.
  10. * Author: Maciej W. Rozycki <macro@mips.com>
  11. */
  12. #ifndef _ASM_IO_H
  13. #define _ASM_IO_H
  14. #include <linux/compiler.h>
  15. #include <linux/kernel.h>
  16. #include <linux/types.h>
  17. #include <linux/irqflags.h>
  18. #include <asm/addrspace.h>
  19. #include <asm/bug.h>
  20. #include <asm/byteorder.h>
  21. #include <asm/cpu.h>
  22. #include <asm/cpu-features.h>
  23. #include <asm-generic/iomap.h>
  24. #include <asm/page.h>
  25. #include <asm/pgtable-bits.h>
  26. #include <asm/processor.h>
  27. #include <asm/string.h>
  28. #include <ioremap.h>
  29. #include <mangle-port.h>
  30. /*
  31. * Slowdown I/O port space accesses for antique hardware.
  32. */
  33. #undef CONF_SLOWDOWN_IO
  34. /*
  35. * Raw operations are never swapped in software. OTOH values that raw
  36. * operations are working on may or may not have been swapped by the bus
  37. * hardware. An example use would be for flash memory that's used for
  38. * execute in place.
  39. */
  40. # define __raw_ioswabb(a, x) (x)
  41. # define __raw_ioswabw(a, x) (x)
  42. # define __raw_ioswabl(a, x) (x)
  43. # define __raw_ioswabq(a, x) (x)
  44. # define ____raw_ioswabq(a, x) (x)
  45. /* ioswab[bwlq], __mem_ioswab[bwlq] are defined in mangle-port.h */
  46. #define IO_SPACE_LIMIT 0xffff
  47. /*
  48. * On MIPS I/O ports are memory mapped, so we access them using normal
  49. * load/store instructions. mips_io_port_base is the virtual address to
  50. * which all ports are being mapped. For sake of efficiency some code
  51. * assumes that this is an address that can be loaded with a single lui
  52. * instruction, so the lower 16 bits must be zero. Should be true on
  53. * on any sane architecture; generic code does not use this assumption.
  54. */
  55. extern const unsigned long mips_io_port_base;
  56. /*
  57. * Gcc will generate code to load the value of mips_io_port_base after each
  58. * function call which may be fairly wasteful in some cases. So we don't
  59. * play quite by the book. We tell gcc mips_io_port_base is a long variable
  60. * which solves the code generation issue. Now we need to violate the
  61. * aliasing rules a little to make initialization possible and finally we
  62. * will need the barrier() to fight side effects of the aliasing chat.
  63. * This trickery will eventually collapse under gcc's optimizer. Oh well.
  64. */
  65. static inline void set_io_port_base(unsigned long base)
  66. {
  67. * (unsigned long *) &mips_io_port_base = base;
  68. barrier();
  69. }
  70. /*
  71. * Thanks to James van Artsdalen for a better timing-fix than
  72. * the two short jumps: using outb's to a nonexistent port seems
  73. * to guarantee better timings even on fast machines.
  74. *
  75. * On the other hand, I'd like to be sure of a non-existent port:
  76. * I feel a bit unsafe about using 0x80 (should be safe, though)
  77. *
  78. * Linus
  79. *
  80. */
  81. #define __SLOW_DOWN_IO \
  82. __asm__ __volatile__( \
  83. "sb\t$0,0x80(%0)" \
  84. : : "r" (mips_io_port_base));
  85. #ifdef CONF_SLOWDOWN_IO
  86. #ifdef REALLY_SLOW_IO
  87. #define SLOW_DOWN_IO { __SLOW_DOWN_IO; __SLOW_DOWN_IO; __SLOW_DOWN_IO; __SLOW_DOWN_IO; }
  88. #else
  89. #define SLOW_DOWN_IO __SLOW_DOWN_IO
  90. #endif
  91. #else
  92. #define SLOW_DOWN_IO
  93. #endif
  94. /*
  95. * virt_to_phys - map virtual addresses to physical
  96. * @address: address to remap
  97. *
  98. * The returned physical address is the physical (CPU) mapping for
  99. * the memory address given. It is only valid to use this function on
  100. * addresses directly mapped or allocated via kmalloc.
  101. *
  102. * This function does not give bus mappings for DMA transfers. In
  103. * almost all conceivable cases a device driver should not be using
  104. * this function
  105. */
  106. static inline unsigned long virt_to_phys(volatile const void *address)
  107. {
  108. return __pa(address);
  109. }
  110. /*
  111. * phys_to_virt - map physical address to virtual
  112. * @address: address to remap
  113. *
  114. * The returned virtual address is a current CPU mapping for
  115. * the memory address given. It is only valid to use this function on
  116. * addresses that have a kernel mapping
  117. *
  118. * This function does not handle bus mappings for DMA transfers. In
  119. * almost all conceivable cases a device driver should not be using
  120. * this function
  121. */
  122. static inline void * phys_to_virt(unsigned long address)
  123. {
  124. return (void *)(address + PAGE_OFFSET - PHYS_OFFSET);
  125. }
  126. /*
  127. * ISA I/O bus memory addresses are 1:1 with the physical address.
  128. */
  129. static inline unsigned long isa_virt_to_bus(volatile void * address)
  130. {
  131. return (unsigned long)address - PAGE_OFFSET;
  132. }
  133. static inline void * isa_bus_to_virt(unsigned long address)
  134. {
  135. return (void *)(address + PAGE_OFFSET);
  136. }
  137. #define isa_page_to_bus page_to_phys
  138. /*
  139. * However PCI ones are not necessarily 1:1 and therefore these interfaces
  140. * are forbidden in portable PCI drivers.
  141. *
  142. * Allow them for x86 for legacy drivers, though.
  143. */
  144. #define virt_to_bus virt_to_phys
  145. #define bus_to_virt phys_to_virt
  146. /*
  147. * Change "struct page" to physical address.
  148. */
  149. #define page_to_phys(page) ((dma_addr_t)page_to_pfn(page) << PAGE_SHIFT)
  150. extern void __iomem * __ioremap(phys_addr_t offset, phys_addr_t size, unsigned long flags);
  151. extern void __iounmap(const volatile void __iomem *addr);
  152. #ifndef CONFIG_PCI
  153. struct pci_dev;
  154. static inline void pci_iounmap(struct pci_dev *dev, void __iomem *addr) {}
  155. #endif
  156. static inline void __iomem * __ioremap_mode(phys_addr_t offset, unsigned long size,
  157. unsigned long flags)
  158. {
  159. void __iomem *addr = plat_ioremap(offset, size, flags);
  160. if (addr)
  161. return addr;
  162. #define __IS_LOW512(addr) (!((phys_addr_t)(addr) & (phys_addr_t) ~0x1fffffffULL))
  163. if (cpu_has_64bit_addresses) {
  164. u64 base = UNCAC_BASE;
  165. /*
  166. * R10000 supports a 2 bit uncached attribute therefore
  167. * UNCAC_BASE may not equal IO_BASE.
  168. */
  169. if (flags == _CACHE_UNCACHED)
  170. base = (u64) IO_BASE;
  171. return (void __iomem *) (unsigned long) (base + offset);
  172. } else if (__builtin_constant_p(offset) &&
  173. __builtin_constant_p(size) && __builtin_constant_p(flags)) {
  174. phys_addr_t phys_addr, last_addr;
  175. phys_addr = fixup_bigphys_addr(offset, size);
  176. /* Don't allow wraparound or zero size. */
  177. last_addr = phys_addr + size - 1;
  178. if (!size || last_addr < phys_addr)
  179. return NULL;
  180. /*
  181. * Map uncached objects in the low 512MB of address
  182. * space using KSEG1.
  183. */
  184. if (__IS_LOW512(phys_addr) && __IS_LOW512(last_addr) &&
  185. flags == _CACHE_UNCACHED)
  186. return (void __iomem *)
  187. (unsigned long)CKSEG1ADDR(phys_addr);
  188. }
  189. return __ioremap(offset, size, flags);
  190. #undef __IS_LOW512
  191. }
  192. /*
  193. * ioremap - map bus memory into CPU space
  194. * @offset: bus address of the memory
  195. * @size: size of the resource to map
  196. *
  197. * ioremap performs a platform specific sequence of operations to
  198. * make bus memory CPU accessible via the readb/readw/readl/writeb/
  199. * writew/writel functions and the other mmio helpers. The returned
  200. * address is not guaranteed to be usable directly as a virtual
  201. * address.
  202. */
  203. #define ioremap(offset, size) \
  204. __ioremap_mode((offset), (size), _CACHE_UNCACHED)
  205. /*
  206. * ioremap_nocache - map bus memory into CPU space
  207. * @offset: bus address of the memory
  208. * @size: size of the resource to map
  209. *
  210. * ioremap_nocache performs a platform specific sequence of operations to
  211. * make bus memory CPU accessible via the readb/readw/readl/writeb/
  212. * writew/writel functions and the other mmio helpers. The returned
  213. * address is not guaranteed to be usable directly as a virtual
  214. * address.
  215. *
  216. * This version of ioremap ensures that the memory is marked uncachable
  217. * on the CPU as well as honouring existing caching rules from things like
  218. * the PCI bus. Note that there are other caches and buffers on many
  219. * busses. In particular driver authors should read up on PCI writes
  220. *
  221. * It's useful if some control registers are in such an area and
  222. * write combining or read caching is not desirable:
  223. */
  224. #define ioremap_nocache(offset, size) \
  225. __ioremap_mode((offset), (size), _CACHE_UNCACHED)
  226. #define ioremap_uc ioremap_nocache
  227. /*
  228. * ioremap_cachable - map bus memory into CPU space
  229. * @offset: bus address of the memory
  230. * @size: size of the resource to map
  231. *
  232. * ioremap_nocache performs a platform specific sequence of operations to
  233. * make bus memory CPU accessible via the readb/readw/readl/writeb/
  234. * writew/writel functions and the other mmio helpers. The returned
  235. * address is not guaranteed to be usable directly as a virtual
  236. * address.
  237. *
  238. * This version of ioremap ensures that the memory is marked cachable by
  239. * the CPU. Also enables full write-combining. Useful for some
  240. * memory-like regions on I/O busses.
  241. */
  242. #define ioremap_cachable(offset, size) \
  243. __ioremap_mode((offset), (size), _page_cachable_default)
  244. #define ioremap_cache ioremap_cachable
  245. /*
  246. * These two are MIPS specific ioremap variant. ioremap_cacheable_cow
  247. * requests a cachable mapping, ioremap_uncached_accelerated requests a
  248. * mapping using the uncached accelerated mode which isn't supported on
  249. * all processors.
  250. */
  251. #define ioremap_cacheable_cow(offset, size) \
  252. __ioremap_mode((offset), (size), _CACHE_CACHABLE_COW)
  253. #define ioremap_uncached_accelerated(offset, size) \
  254. __ioremap_mode((offset), (size), _CACHE_UNCACHED_ACCELERATED)
  255. static inline void iounmap(const volatile void __iomem *addr)
  256. {
  257. if (plat_iounmap(addr))
  258. return;
  259. #define __IS_KSEG1(addr) (((unsigned long)(addr) & ~0x1fffffffUL) == CKSEG1)
  260. if (cpu_has_64bit_addresses ||
  261. (__builtin_constant_p(addr) && __IS_KSEG1(addr)))
  262. return;
  263. __iounmap(addr);
  264. #undef __IS_KSEG1
  265. }
  266. #if defined(CONFIG_CPU_CAVIUM_OCTEON) || defined(CONFIG_LOONGSON3_ENHANCEMENT)
  267. #define war_io_reorder_wmb() wmb()
  268. #else
  269. #define war_io_reorder_wmb() do { } while (0)
  270. #endif
  271. #define __BUILD_MEMORY_SINGLE(pfx, bwlq, type, irq) \
  272. \
  273. static inline void pfx##write##bwlq(type val, \
  274. volatile void __iomem *mem) \
  275. { \
  276. volatile type *__mem; \
  277. type __val; \
  278. \
  279. war_io_reorder_wmb(); \
  280. \
  281. __mem = (void *)__swizzle_addr_##bwlq((unsigned long)(mem)); \
  282. \
  283. __val = pfx##ioswab##bwlq(__mem, val); \
  284. \
  285. if (sizeof(type) != sizeof(u64) || sizeof(u64) == sizeof(long)) \
  286. *__mem = __val; \
  287. else if (cpu_has_64bits) { \
  288. unsigned long __flags; \
  289. type __tmp; \
  290. \
  291. if (irq) \
  292. local_irq_save(__flags); \
  293. __asm__ __volatile__( \
  294. ".set arch=r4000" "\t\t# __writeq""\n\t" \
  295. "dsll32 %L0, %L0, 0" "\n\t" \
  296. "dsrl32 %L0, %L0, 0" "\n\t" \
  297. "dsll32 %M0, %M0, 0" "\n\t" \
  298. "or %L0, %L0, %M0" "\n\t" \
  299. "sd %L0, %2" "\n\t" \
  300. ".set mips0" "\n" \
  301. : "=r" (__tmp) \
  302. : "0" (__val), "m" (*__mem)); \
  303. if (irq) \
  304. local_irq_restore(__flags); \
  305. } else \
  306. BUG(); \
  307. } \
  308. \
  309. static inline type pfx##read##bwlq(const volatile void __iomem *mem) \
  310. { \
  311. volatile type *__mem; \
  312. type __val; \
  313. \
  314. __mem = (void *)__swizzle_addr_##bwlq((unsigned long)(mem)); \
  315. \
  316. if (sizeof(type) != sizeof(u64) || sizeof(u64) == sizeof(long)) \
  317. __val = *__mem; \
  318. else if (cpu_has_64bits) { \
  319. unsigned long __flags; \
  320. \
  321. if (irq) \
  322. local_irq_save(__flags); \
  323. __asm__ __volatile__( \
  324. ".set arch=r4000" "\t\t# __readq" "\n\t" \
  325. "ld %L0, %1" "\n\t" \
  326. "dsra32 %M0, %L0, 0" "\n\t" \
  327. "sll %L0, %L0, 0" "\n\t" \
  328. ".set mips0" "\n" \
  329. : "=r" (__val) \
  330. : "m" (*__mem)); \
  331. if (irq) \
  332. local_irq_restore(__flags); \
  333. } else { \
  334. __val = 0; \
  335. BUG(); \
  336. } \
  337. \
  338. return pfx##ioswab##bwlq(__mem, __val); \
  339. }
  340. #define __BUILD_IOPORT_SINGLE(pfx, bwlq, type, p, slow) \
  341. \
  342. static inline void pfx##out##bwlq##p(type val, unsigned long port) \
  343. { \
  344. volatile type *__addr; \
  345. type __val; \
  346. \
  347. war_io_reorder_wmb(); \
  348. \
  349. __addr = (void *)__swizzle_addr_##bwlq(mips_io_port_base + port); \
  350. \
  351. __val = pfx##ioswab##bwlq(__addr, val); \
  352. \
  353. /* Really, we want this to be atomic */ \
  354. BUILD_BUG_ON(sizeof(type) > sizeof(unsigned long)); \
  355. \
  356. *__addr = __val; \
  357. slow; \
  358. } \
  359. \
  360. static inline type pfx##in##bwlq##p(unsigned long port) \
  361. { \
  362. volatile type *__addr; \
  363. type __val; \
  364. \
  365. __addr = (void *)__swizzle_addr_##bwlq(mips_io_port_base + port); \
  366. \
  367. BUILD_BUG_ON(sizeof(type) > sizeof(unsigned long)); \
  368. \
  369. __val = *__addr; \
  370. slow; \
  371. \
  372. /* prevent prefetching of coherent DMA data prematurely */ \
  373. rmb(); \
  374. return pfx##ioswab##bwlq(__addr, __val); \
  375. }
  376. #define __BUILD_MEMORY_PFX(bus, bwlq, type) \
  377. \
  378. __BUILD_MEMORY_SINGLE(bus, bwlq, type, 1)
  379. #define BUILDIO_MEM(bwlq, type) \
  380. \
  381. __BUILD_MEMORY_PFX(__raw_, bwlq, type) \
  382. __BUILD_MEMORY_PFX(, bwlq, type) \
  383. __BUILD_MEMORY_PFX(__mem_, bwlq, type) \
  384. BUILDIO_MEM(b, u8)
  385. BUILDIO_MEM(w, u16)
  386. BUILDIO_MEM(l, u32)
  387. BUILDIO_MEM(q, u64)
  388. #define __BUILD_IOPORT_PFX(bus, bwlq, type) \
  389. __BUILD_IOPORT_SINGLE(bus, bwlq, type, ,) \
  390. __BUILD_IOPORT_SINGLE(bus, bwlq, type, _p, SLOW_DOWN_IO)
  391. #define BUILDIO_IOPORT(bwlq, type) \
  392. __BUILD_IOPORT_PFX(, bwlq, type) \
  393. __BUILD_IOPORT_PFX(__mem_, bwlq, type)
  394. BUILDIO_IOPORT(b, u8)
  395. BUILDIO_IOPORT(w, u16)
  396. BUILDIO_IOPORT(l, u32)
  397. #ifdef CONFIG_64BIT
  398. BUILDIO_IOPORT(q, u64)
  399. #endif
  400. #define __BUILDIO(bwlq, type) \
  401. \
  402. __BUILD_MEMORY_SINGLE(____raw_, bwlq, type, 0)
  403. __BUILDIO(q, u64)
  404. #define readb_relaxed readb
  405. #define readw_relaxed readw
  406. #define readl_relaxed readl
  407. #define readq_relaxed readq
  408. #define writeb_relaxed writeb
  409. #define writew_relaxed writew
  410. #define writel_relaxed writel
  411. #define writeq_relaxed writeq
  412. #define readb_be(addr) \
  413. __raw_readb((__force unsigned *)(addr))
  414. #define readw_be(addr) \
  415. be16_to_cpu(__raw_readw((__force unsigned *)(addr)))
  416. #define readl_be(addr) \
  417. be32_to_cpu(__raw_readl((__force unsigned *)(addr)))
  418. #define readq_be(addr) \
  419. be64_to_cpu(__raw_readq((__force unsigned *)(addr)))
  420. #define writeb_be(val, addr) \
  421. __raw_writeb((val), (__force unsigned *)(addr))
  422. #define writew_be(val, addr) \
  423. __raw_writew(cpu_to_be16((val)), (__force unsigned *)(addr))
  424. #define writel_be(val, addr) \
  425. __raw_writel(cpu_to_be32((val)), (__force unsigned *)(addr))
  426. #define writeq_be(val, addr) \
  427. __raw_writeq(cpu_to_be64((val)), (__force unsigned *)(addr))
  428. /*
  429. * Some code tests for these symbols
  430. */
  431. #define readq readq
  432. #define writeq writeq
  433. #define __BUILD_MEMORY_STRING(bwlq, type) \
  434. \
  435. static inline void writes##bwlq(volatile void __iomem *mem, \
  436. const void *addr, unsigned int count) \
  437. { \
  438. const volatile type *__addr = addr; \
  439. \
  440. while (count--) { \
  441. __mem_write##bwlq(*__addr, mem); \
  442. __addr++; \
  443. } \
  444. } \
  445. \
  446. static inline void reads##bwlq(volatile void __iomem *mem, void *addr, \
  447. unsigned int count) \
  448. { \
  449. volatile type *__addr = addr; \
  450. \
  451. while (count--) { \
  452. *__addr = __mem_read##bwlq(mem); \
  453. __addr++; \
  454. } \
  455. }
  456. #define __BUILD_IOPORT_STRING(bwlq, type) \
  457. \
  458. static inline void outs##bwlq(unsigned long port, const void *addr, \
  459. unsigned int count) \
  460. { \
  461. const volatile type *__addr = addr; \
  462. \
  463. while (count--) { \
  464. __mem_out##bwlq(*__addr, port); \
  465. __addr++; \
  466. } \
  467. } \
  468. \
  469. static inline void ins##bwlq(unsigned long port, void *addr, \
  470. unsigned int count) \
  471. { \
  472. volatile type *__addr = addr; \
  473. \
  474. while (count--) { \
  475. *__addr = __mem_in##bwlq(port); \
  476. __addr++; \
  477. } \
  478. }
  479. #define BUILDSTRING(bwlq, type) \
  480. \
  481. __BUILD_MEMORY_STRING(bwlq, type) \
  482. __BUILD_IOPORT_STRING(bwlq, type)
  483. BUILDSTRING(b, u8)
  484. BUILDSTRING(w, u16)
  485. BUILDSTRING(l, u32)
  486. #ifdef CONFIG_64BIT
  487. BUILDSTRING(q, u64)
  488. #endif
  489. #ifdef CONFIG_CPU_CAVIUM_OCTEON
  490. #define mmiowb() wmb()
  491. #else
  492. /* Depends on MIPS II instruction set */
  493. #define mmiowb() asm volatile ("sync" ::: "memory")
  494. #endif
  495. static inline void memset_io(volatile void __iomem *addr, unsigned char val, int count)
  496. {
  497. memset((void __force *) addr, val, count);
  498. }
  499. static inline void memcpy_fromio(void *dst, const volatile void __iomem *src, int count)
  500. {
  501. memcpy(dst, (void __force *) src, count);
  502. }
  503. static inline void memcpy_toio(volatile void __iomem *dst, const void *src, int count)
  504. {
  505. memcpy((void __force *) dst, src, count);
  506. }
  507. /*
  508. * The caches on some architectures aren't dma-coherent and have need to
  509. * handle this in software. There are three types of operations that
  510. * can be applied to dma buffers.
  511. *
  512. * - dma_cache_wback_inv(start, size) makes caches and coherent by
  513. * writing the content of the caches back to memory, if necessary.
  514. * The function also invalidates the affected part of the caches as
  515. * necessary before DMA transfers from outside to memory.
  516. * - dma_cache_wback(start, size) makes caches and coherent by
  517. * writing the content of the caches back to memory, if necessary.
  518. * The function also invalidates the affected part of the caches as
  519. * necessary before DMA transfers from outside to memory.
  520. * - dma_cache_inv(start, size) invalidates the affected parts of the
  521. * caches. Dirty lines of the caches may be written back or simply
  522. * be discarded. This operation is necessary before dma operations
  523. * to the memory.
  524. *
  525. * This API used to be exported; it now is for arch code internal use only.
  526. */
  527. #if defined(CONFIG_DMA_NONCOHERENT) || defined(CONFIG_DMA_MAYBE_COHERENT)
  528. extern void (*_dma_cache_wback_inv)(unsigned long start, unsigned long size);
  529. extern void (*_dma_cache_wback)(unsigned long start, unsigned long size);
  530. extern void (*_dma_cache_inv)(unsigned long start, unsigned long size);
  531. #define dma_cache_wback_inv(start, size) _dma_cache_wback_inv(start, size)
  532. #define dma_cache_wback(start, size) _dma_cache_wback(start, size)
  533. #define dma_cache_inv(start, size) _dma_cache_inv(start, size)
  534. #else /* Sane hardware */
  535. #define dma_cache_wback_inv(start,size) \
  536. do { (void) (start); (void) (size); } while (0)
  537. #define dma_cache_wback(start,size) \
  538. do { (void) (start); (void) (size); } while (0)
  539. #define dma_cache_inv(start,size) \
  540. do { (void) (start); (void) (size); } while (0)
  541. #endif /* CONFIG_DMA_NONCOHERENT || CONFIG_DMA_MAYBE_COHERENT */
  542. /*
  543. * Read a 32-bit register that requires a 64-bit read cycle on the bus.
  544. * Avoid interrupt mucking, just adjust the address for 4-byte access.
  545. * Assume the addresses are 8-byte aligned.
  546. */
  547. #ifdef __MIPSEB__
  548. #define __CSR_32_ADJUST 4
  549. #else
  550. #define __CSR_32_ADJUST 0
  551. #endif
  552. #define csr_out32(v, a) (*(volatile u32 *)((unsigned long)(a) + __CSR_32_ADJUST) = (v))
  553. #define csr_in32(a) (*(volatile u32 *)((unsigned long)(a) + __CSR_32_ADJUST))
  554. /*
  555. * Convert a physical pointer to a virtual kernel pointer for /dev/mem
  556. * access
  557. */
  558. #define xlate_dev_mem_ptr(p) __va(p)
  559. /*
  560. * Convert a virtual cached pointer to an uncached pointer
  561. */
  562. #define xlate_dev_kmem_ptr(p) p
  563. #endif /* _ASM_IO_H */