kn02ca.h 3.0 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980
  1. /*
  2. * include/asm-mips/dec/kn02ca.h
  3. *
  4. * Personal DECstation 5000/xx (Maxine or KN02-CA) definitions.
  5. *
  6. * Copyright (C) 2002, 2003 Maciej W. Rozycki
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * as published by the Free Software Foundation; either version
  11. * 2 of the License, or (at your option) any later version.
  12. */
  13. #ifndef __ASM_MIPS_DEC_KN02CA_H
  14. #define __ASM_MIPS_DEC_KN02CA_H
  15. #include <asm/dec/kn02xa.h> /* For common definitions. */
  16. /*
  17. * CPU interrupt bits.
  18. */
  19. #define KN02CA_CPU_INR_HALT 6 /* HALT from ACCESS.Bus */
  20. #define KN02CA_CPU_INR_CASCADE 5 /* I/O ASIC cascade */
  21. #define KN02CA_CPU_INR_BUS 4 /* memory, I/O bus read/write errors */
  22. #define KN02CA_CPU_INR_RTC 3 /* DS1287 RTC */
  23. #define KN02CA_CPU_INR_TIMER 2 /* ARC periodic timer */
  24. /*
  25. * I/O ASIC interrupt bits. Star marks denote non-IRQ status bits.
  26. */
  27. #define KN02CA_IO_INR_FLOPPY 15 /* 82077 FDC */
  28. #define KN02CA_IO_INR_NVRAM 14 /* (*) NVRAM clear jumper */
  29. #define KN02CA_IO_INR_POWERON 13 /* (*) ACCESS.Bus/power-on reset */
  30. #define KN02CA_IO_INR_TC0 12 /* TURBOchannel slot #0 */
  31. #define KN02CA_IO_INR_TIMER 12 /* ARC periodic timer (?) */
  32. #define KN02CA_IO_INR_ISDN 11 /* Am79C30A ISDN */
  33. #define KN02CA_IO_INR_NRMOD 10 /* (*) NRMOD manufacturing jumper */
  34. #define KN02CA_IO_INR_ASC 9 /* ASC (NCR53C94) SCSI */
  35. #define KN02CA_IO_INR_LANCE 8 /* LANCE (Am7990) Ethernet */
  36. #define KN02CA_IO_INR_HDFLOPPY 7 /* (*) HD (1.44MB) floppy status */
  37. #define KN02CA_IO_INR_SCC0 6 /* SCC (Z85C30) serial #0 */
  38. #define KN02CA_IO_INR_TC1 5 /* TURBOchannel slot #1 */
  39. #define KN02CA_IO_INR_XDFLOPPY 4 /* (*) XD (2.88MB) floppy status */
  40. #define KN02CA_IO_INR_VIDEO 3 /* framebuffer */
  41. #define KN02CA_IO_INR_XVIDEO 2 /* ~framebuffer */
  42. #define KN02CA_IO_INR_AB_XMIT 1 /* ACCESS.bus transmit */
  43. #define KN02CA_IO_INR_AB_RECV 0 /* ACCESS.bus receive */
  44. /*
  45. * Memory Error Register bits.
  46. */
  47. #define KN02CA_MER_INTR (1<<27) /* ARC IRQ status & ack */
  48. /*
  49. * Memory Size Register bits.
  50. */
  51. #define KN02CA_MSR_INTREN (1<<26) /* ARC periodic IRQ enable */
  52. #define KN02CA_MSR_MS10EN (1<<25) /* 10/1ms IRQ period select */
  53. #define KN02CA_MSR_PFORCE (0xf<<21) /* byte lane error force */
  54. #define KN02CA_MSR_MABEN (1<<20) /* A side VFB address enable */
  55. #define KN02CA_MSR_LASTBANK (0x7<<17) /* onboard RAM bank # */
  56. /*
  57. * I/O ASIC System Support Register bits.
  58. */
  59. #define KN03CA_IO_SSR_RES_14 (1<<14) /* unused */
  60. #define KN03CA_IO_SSR_RES_13 (1<<13) /* unused */
  61. #define KN03CA_IO_SSR_ISDN_RST (1<<12) /* ~ISDN (Am79C30A) reset */
  62. #define KN03CA_IO_SSR_FLOPPY_RST (1<<7) /* ~FDC (82077) reset */
  63. #define KN03CA_IO_SSR_VIDEO_RST (1<<6) /* ~framebuffer reset */
  64. #define KN03CA_IO_SSR_AB_RST (1<<5) /* ACCESS.bus reset */
  65. #define KN03CA_IO_SSR_RES_4 (1<<4) /* unused */
  66. #define KN03CA_IO_SSR_RES_3 (1<<4) /* unused */
  67. #define KN03CA_IO_SSR_RES_2 (1<<2) /* unused */
  68. #define KN03CA_IO_SSR_RES_1 (1<<1) /* unused */
  69. #define KN03CA_IO_SSR_LED (1<<0) /* power LED */
  70. #endif /* __ASM_MIPS_DEC_KN02CA_H */