timer-regs.h 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107
  1. /* timer-regs.h: hardware timer register definitions
  2. *
  3. * Copyright (C) 2003 Red Hat, Inc. All Rights Reserved.
  4. * Written by David Howells (dhowells@redhat.com)
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #ifndef _ASM_TIMER_REGS_H
  12. #define _ASM_TIMER_REGS_H
  13. #include <asm/sections.h>
  14. extern unsigned long __nongprelbss __clkin_clock_speed_HZ;
  15. extern unsigned long __nongprelbss __ext_bus_clock_speed_HZ;
  16. extern unsigned long __nongprelbss __res_bus_clock_speed_HZ;
  17. extern unsigned long __nongprelbss __sdram_clock_speed_HZ;
  18. extern unsigned long __nongprelbss __core_bus_clock_speed_HZ;
  19. extern unsigned long __nongprelbss __core_clock_speed_HZ;
  20. extern unsigned long __nongprelbss __dsu_clock_speed_HZ;
  21. extern unsigned long __nongprelbss __serial_clock_speed_HZ;
  22. #define __get_CLKC() ({ *(volatile unsigned long *)(0xfeff9a00); })
  23. static inline void __set_CLKC(unsigned long v)
  24. {
  25. int tmp;
  26. asm volatile(" st%I0.p %2,%M0 \n"
  27. " setlos %3,%1 \n"
  28. " membar \n"
  29. "0: \n"
  30. " subicc %1,#1,%1,icc0 \n"
  31. " bnc icc0,#1,0b \n"
  32. : "=m"(*(volatile unsigned long *) 0xfeff9a00), "=r"(tmp)
  33. : "r"(v), "i"(256)
  34. : "icc0");
  35. }
  36. #define __get_TCTR() ({ *(volatile unsigned long *)(0xfeff9418); })
  37. #define __get_TPRV() ({ *(volatile unsigned long *)(0xfeff9420); })
  38. #define __get_TPRCKSL() ({ *(volatile unsigned long *)(0xfeff9428); })
  39. #define __get_TCSR(T) ({ *(volatile unsigned long *)(0xfeff9400 + 8 * (T)); })
  40. #define __get_TxCKSL(T) ({ *(volatile unsigned long *)(0xfeff9430 + 8 * (T)); })
  41. #define __get_TCSR_DATA(T) ({ __get_TCSR(T) >> 24; })
  42. #define __set_TCTR(V) do { *(volatile unsigned long *)(0xfeff9418) = (V); mb(); } while(0)
  43. #define __set_TPRV(V) do { *(volatile unsigned long *)(0xfeff9420) = (V) << 24; mb(); } while(0)
  44. #define __set_TPRCKSL(V) do { *(volatile unsigned long *)(0xfeff9428) = (V); mb(); } while(0)
  45. #define __set_TCSR(T,V) \
  46. do { *(volatile unsigned long *)(0xfeff9400 + 8 * (T)) = (V); mb(); } while(0)
  47. #define __set_TxCKSL(T,V) \
  48. do { *(volatile unsigned long *)(0xfeff9430 + 8 * (T)) = (V); mb(); } while(0)
  49. #define __set_TCSR_DATA(T,V) __set_TCSR(T, (V) << 24)
  50. #define __set_TxCKSL_DATA(T,V) __set_TxCKSL(T, TxCKSL_EIGHT | __TxCKSL_SELECT((V)))
  51. /* clock control register */
  52. #define CLKC_CMODE 0x0f000000
  53. #define CLKC_SLPL 0x000f0000
  54. #define CLKC_P0 0x00000100
  55. #define CLKC_CM 0x00000003
  56. #define CLKC_CMODE_s 24
  57. /* timer control register - non-readback mode */
  58. #define TCTR_MODE_0 0x00000000
  59. #define TCTR_MODE_2 0x04000000
  60. #define TCTR_MODE_4 0x08000000
  61. #define TCTR_MODE_5 0x0a000000
  62. #define TCTR_RL_LATCH 0x00000000
  63. #define TCTR_RL_RW_LOW8 0x10000000
  64. #define TCTR_RL_RW_HIGH8 0x20000000
  65. #define TCTR_RL_RW_LH8 0x30000000
  66. #define TCTR_SC_CTR0 0x00000000
  67. #define TCTR_SC_CTR1 0x40000000
  68. #define TCTR_SC_CTR2 0x80000000
  69. /* timer control register - readback mode */
  70. #define TCTR_CNT0 0x02000000
  71. #define TCTR_CNT1 0x04000000
  72. #define TCTR_CNT2 0x08000000
  73. #define TCTR_NSTATUS 0x10000000
  74. #define TCTR_NCOUNT 0x20000000
  75. #define TCTR_SC_READBACK 0xc0000000
  76. /* timer control status registers - non-readback mode */
  77. #define TCSRx_DATA 0xff000000
  78. /* timer control status registers - readback mode */
  79. #define TCSRx_OUTPUT 0x80000000
  80. #define TCSRx_NULLCOUNT 0x40000000
  81. #define TCSRx_RL 0x30000000
  82. #define TCSRx_MODE 0x07000000
  83. /* timer clock select registers */
  84. #define TxCKSL_SELECT 0x0f000000
  85. #define __TxCKSL_SELECT(X) ((X) << 24)
  86. #define TxCKSL_EIGHT 0xf0000000
  87. #endif /* _ASM_TIMER_REGS_H */