msm8916.dtsi 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938
  1. /*
  2. * Copyright (c) 2013-2015, The Linux Foundation. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 and
  6. * only version 2 as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <dt-bindings/interrupt-controller/arm-gic.h>
  14. #include <dt-bindings/clock/qcom,gcc-msm8916.h>
  15. #include <dt-bindings/reset/qcom,gcc-msm8916.h>
  16. / {
  17. model = "Qualcomm Technologies, Inc. MSM8916";
  18. compatible = "qcom,msm8916";
  19. interrupt-parent = <&intc>;
  20. #address-cells = <2>;
  21. #size-cells = <2>;
  22. aliases {
  23. sdhc1 = &sdhc_1; /* SDC1 eMMC slot */
  24. sdhc2 = &sdhc_2; /* SDC2 SD card slot */
  25. };
  26. chosen { };
  27. memory {
  28. device_type = "memory";
  29. /* We expect the bootloader to fill in the reg */
  30. reg = <0 0 0 0>;
  31. };
  32. reserved-memory {
  33. #address-cells = <2>;
  34. #size-cells = <2>;
  35. ranges;
  36. tz-apps@86000000 {
  37. reg = <0x0 0x86000000 0x0 0x300000>;
  38. no-map;
  39. };
  40. smem_mem: smem_region@86300000 {
  41. reg = <0x0 0x86300000 0x0 0x100000>;
  42. no-map;
  43. };
  44. hypervisor@86400000 {
  45. reg = <0x0 0x86400000 0x0 0x100000>;
  46. no-map;
  47. };
  48. tz@86500000 {
  49. reg = <0x0 0x86500000 0x0 0x180000>;
  50. no-map;
  51. };
  52. reserved@8668000 {
  53. reg = <0x0 0x86680000 0x0 0x80000>;
  54. no-map;
  55. };
  56. rmtfs@86700000 {
  57. reg = <0x0 0x86700000 0x0 0xe0000>;
  58. no-map;
  59. };
  60. rfsa@867e00000 {
  61. reg = <0x0 0x867e0000 0x0 0x20000>;
  62. no-map;
  63. };
  64. mpss@86800000 {
  65. reg = <0x0 0x86800000 0x0 0x2b00000>;
  66. no-map;
  67. };
  68. wcnss@89300000 {
  69. reg = <0x0 0x89300000 0x0 0x600000>;
  70. no-map;
  71. };
  72. mba_mem: mba@8ea00000 {
  73. no-map;
  74. reg = <0 0x8ea00000 0 0x100000>;
  75. };
  76. };
  77. cpus {
  78. #address-cells = <1>;
  79. #size-cells = <0>;
  80. CPU0: cpu@0 {
  81. device_type = "cpu";
  82. compatible = "arm,cortex-a53", "arm,armv8";
  83. reg = <0x0>;
  84. next-level-cache = <&L2_0>;
  85. enable-method = "psci";
  86. cpu-idle-states = <&CPU_SPC>;
  87. };
  88. CPU1: cpu@1 {
  89. device_type = "cpu";
  90. compatible = "arm,cortex-a53", "arm,armv8";
  91. reg = <0x1>;
  92. next-level-cache = <&L2_0>;
  93. enable-method = "psci";
  94. cpu-idle-states = <&CPU_SPC>;
  95. };
  96. CPU2: cpu@2 {
  97. device_type = "cpu";
  98. compatible = "arm,cortex-a53", "arm,armv8";
  99. reg = <0x2>;
  100. next-level-cache = <&L2_0>;
  101. enable-method = "psci";
  102. cpu-idle-states = <&CPU_SPC>;
  103. };
  104. CPU3: cpu@3 {
  105. device_type = "cpu";
  106. compatible = "arm,cortex-a53", "arm,armv8";
  107. reg = <0x3>;
  108. next-level-cache = <&L2_0>;
  109. enable-method = "psci";
  110. cpu-idle-states = <&CPU_SPC>;
  111. };
  112. L2_0: l2-cache {
  113. compatible = "cache";
  114. cache-level = <2>;
  115. };
  116. idle-states {
  117. CPU_SPC: spc {
  118. compatible = "arm,idle-state";
  119. arm,psci-suspend-param = <0x40000002>;
  120. entry-latency-us = <130>;
  121. exit-latency-us = <150>;
  122. min-residency-us = <2000>;
  123. local-timer-stop;
  124. };
  125. };
  126. };
  127. psci {
  128. compatible = "arm,psci-1.0";
  129. method = "smc";
  130. };
  131. pmu {
  132. compatible = "arm,armv8-pmuv3";
  133. interrupts = <GIC_PPI 7 GIC_CPU_MASK_SIMPLE(4)>;
  134. };
  135. thermal-zones {
  136. cpu-thermal0 {
  137. polling-delay-passive = <250>;
  138. polling-delay = <1000>;
  139. thermal-sensors = <&tsens 4>;
  140. trips {
  141. cpu_alert0: trip0 {
  142. temperature = <75000>;
  143. hysteresis = <2000>;
  144. type = "passive";
  145. };
  146. cpu_crit0: trip1 {
  147. temperature = <110000>;
  148. hysteresis = <2000>;
  149. type = "critical";
  150. };
  151. };
  152. };
  153. cpu-thermal1 {
  154. polling-delay-passive = <250>;
  155. polling-delay = <1000>;
  156. thermal-sensors = <&tsens 3>;
  157. trips {
  158. cpu_alert1: trip0 {
  159. temperature = <75000>;
  160. hysteresis = <2000>;
  161. type = "passive";
  162. };
  163. cpu_crit1: trip1 {
  164. temperature = <110000>;
  165. hysteresis = <2000>;
  166. type = "critical";
  167. };
  168. };
  169. };
  170. };
  171. timer {
  172. compatible = "arm,armv8-timer";
  173. interrupts = <GIC_PPI 2 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
  174. <GIC_PPI 3 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
  175. <GIC_PPI 4 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
  176. <GIC_PPI 1 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
  177. };
  178. clocks {
  179. xo_board: xo_board {
  180. compatible = "fixed-clock";
  181. #clock-cells = <0>;
  182. clock-frequency = <19200000>;
  183. };
  184. sleep_clk: sleep_clk {
  185. compatible = "fixed-clock";
  186. #clock-cells = <0>;
  187. clock-frequency = <32768>;
  188. };
  189. };
  190. smem {
  191. compatible = "qcom,smem";
  192. memory-region = <&smem_mem>;
  193. qcom,rpm-msg-ram = <&rpm_msg_ram>;
  194. hwlocks = <&tcsr_mutex 3>;
  195. };
  196. firmware {
  197. scm: scm {
  198. compatible = "qcom,scm";
  199. clocks = <&gcc GCC_CRYPTO_CLK>, <&gcc GCC_CRYPTO_AXI_CLK>, <&gcc GCC_CRYPTO_AHB_CLK>;
  200. clock-names = "core", "bus", "iface";
  201. #reset-cells = <1>;
  202. };
  203. };
  204. soc: soc {
  205. #address-cells = <1>;
  206. #size-cells = <1>;
  207. ranges = <0 0 0 0xffffffff>;
  208. compatible = "simple-bus";
  209. restart@4ab000 {
  210. compatible = "qcom,pshold";
  211. reg = <0x4ab000 0x4>;
  212. };
  213. msmgpio: pinctrl@1000000 {
  214. compatible = "qcom,msm8916-pinctrl";
  215. reg = <0x1000000 0x300000>;
  216. interrupts = <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>;
  217. gpio-controller;
  218. #gpio-cells = <2>;
  219. interrupt-controller;
  220. #interrupt-cells = <2>;
  221. };
  222. gcc: clock-controller@1800000 {
  223. compatible = "qcom,gcc-msm8916";
  224. #clock-cells = <1>;
  225. #reset-cells = <1>;
  226. #power-domain-cells = <1>;
  227. reg = <0x1800000 0x80000>;
  228. };
  229. tcsr_mutex_regs: syscon@1905000 {
  230. compatible = "syscon";
  231. reg = <0x1905000 0x20000>;
  232. };
  233. tcsr: syscon@1937000 {
  234. compatible = "qcom,tcsr-msm8916", "syscon";
  235. reg = <0x1937000 0x30000>;
  236. };
  237. tcsr_mutex: hwlock {
  238. compatible = "qcom,tcsr-mutex";
  239. syscon = <&tcsr_mutex_regs 0 0x1000>;
  240. #hwlock-cells = <1>;
  241. };
  242. rpm_msg_ram: memory@60000 {
  243. compatible = "qcom,rpm-msg-ram";
  244. reg = <0x60000 0x8000>;
  245. };
  246. blsp1_uart1: serial@78af000 {
  247. compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm";
  248. reg = <0x78af000 0x200>;
  249. interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>;
  250. clocks = <&gcc GCC_BLSP1_UART1_APPS_CLK>, <&gcc GCC_BLSP1_AHB_CLK>;
  251. clock-names = "core", "iface";
  252. dmas = <&blsp_dma 1>, <&blsp_dma 0>;
  253. dma-names = "rx", "tx";
  254. status = "disabled";
  255. };
  256. apcs: syscon@b011000 {
  257. compatible = "syscon";
  258. reg = <0x0b011000 0x1000>;
  259. };
  260. blsp1_uart2: serial@78b0000 {
  261. compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm";
  262. reg = <0x78b0000 0x200>;
  263. interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
  264. clocks = <&gcc GCC_BLSP1_UART2_APPS_CLK>, <&gcc GCC_BLSP1_AHB_CLK>;
  265. clock-names = "core", "iface";
  266. dmas = <&blsp_dma 3>, <&blsp_dma 2>;
  267. dma-names = "rx", "tx";
  268. status = "disabled";
  269. };
  270. blsp_dma: dma@7884000 {
  271. compatible = "qcom,bam-v1.7.0";
  272. reg = <0x07884000 0x23000>;
  273. interrupts = <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>;
  274. clocks = <&gcc GCC_BLSP1_AHB_CLK>;
  275. clock-names = "bam_clk";
  276. #dma-cells = <1>;
  277. qcom,ee = <0>;
  278. status = "disabled";
  279. };
  280. blsp_spi1: spi@78b5000 {
  281. compatible = "qcom,spi-qup-v2.2.1";
  282. reg = <0x078b5000 0x600>;
  283. interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>;
  284. clocks = <&gcc GCC_BLSP1_QUP1_SPI_APPS_CLK>,
  285. <&gcc GCC_BLSP1_AHB_CLK>;
  286. clock-names = "core", "iface";
  287. dmas = <&blsp_dma 5>, <&blsp_dma 4>;
  288. dma-names = "rx", "tx";
  289. pinctrl-names = "default", "sleep";
  290. pinctrl-0 = <&spi1_default>;
  291. pinctrl-1 = <&spi1_sleep>;
  292. #address-cells = <1>;
  293. #size-cells = <0>;
  294. status = "disabled";
  295. };
  296. blsp_spi2: spi@78b6000 {
  297. compatible = "qcom,spi-qup-v2.2.1";
  298. reg = <0x078b6000 0x600>;
  299. interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
  300. clocks = <&gcc GCC_BLSP1_QUP2_SPI_APPS_CLK>,
  301. <&gcc GCC_BLSP1_AHB_CLK>;
  302. clock-names = "core", "iface";
  303. dmas = <&blsp_dma 7>, <&blsp_dma 6>;
  304. dma-names = "rx", "tx";
  305. pinctrl-names = "default", "sleep";
  306. pinctrl-0 = <&spi2_default>;
  307. pinctrl-1 = <&spi2_sleep>;
  308. #address-cells = <1>;
  309. #size-cells = <0>;
  310. status = "disabled";
  311. };
  312. blsp_spi3: spi@78b7000 {
  313. compatible = "qcom,spi-qup-v2.2.1";
  314. reg = <0x078b7000 0x600>;
  315. interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
  316. clocks = <&gcc GCC_BLSP1_QUP3_SPI_APPS_CLK>,
  317. <&gcc GCC_BLSP1_AHB_CLK>;
  318. clock-names = "core", "iface";
  319. dmas = <&blsp_dma 9>, <&blsp_dma 8>;
  320. dma-names = "rx", "tx";
  321. pinctrl-names = "default", "sleep";
  322. pinctrl-0 = <&spi3_default>;
  323. pinctrl-1 = <&spi3_sleep>;
  324. #address-cells = <1>;
  325. #size-cells = <0>;
  326. status = "disabled";
  327. };
  328. blsp_spi4: spi@78b8000 {
  329. compatible = "qcom,spi-qup-v2.2.1";
  330. reg = <0x078b8000 0x600>;
  331. interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
  332. clocks = <&gcc GCC_BLSP1_QUP4_SPI_APPS_CLK>,
  333. <&gcc GCC_BLSP1_AHB_CLK>;
  334. clock-names = "core", "iface";
  335. dmas = <&blsp_dma 11>, <&blsp_dma 10>;
  336. dma-names = "rx", "tx";
  337. pinctrl-names = "default", "sleep";
  338. pinctrl-0 = <&spi4_default>;
  339. pinctrl-1 = <&spi4_sleep>;
  340. #address-cells = <1>;
  341. #size-cells = <0>;
  342. status = "disabled";
  343. };
  344. blsp_spi5: spi@78b9000 {
  345. compatible = "qcom,spi-qup-v2.2.1";
  346. reg = <0x078b9000 0x600>;
  347. interrupts = <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>;
  348. clocks = <&gcc GCC_BLSP1_QUP5_SPI_APPS_CLK>,
  349. <&gcc GCC_BLSP1_AHB_CLK>;
  350. clock-names = "core", "iface";
  351. dmas = <&blsp_dma 13>, <&blsp_dma 12>;
  352. dma-names = "rx", "tx";
  353. pinctrl-names = "default", "sleep";
  354. pinctrl-0 = <&spi5_default>;
  355. pinctrl-1 = <&spi5_sleep>;
  356. #address-cells = <1>;
  357. #size-cells = <0>;
  358. status = "disabled";
  359. };
  360. blsp_spi6: spi@78ba000 {
  361. compatible = "qcom,spi-qup-v2.2.1";
  362. reg = <0x078ba000 0x600>;
  363. interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
  364. clocks = <&gcc GCC_BLSP1_QUP6_SPI_APPS_CLK>,
  365. <&gcc GCC_BLSP1_AHB_CLK>;
  366. clock-names = "core", "iface";
  367. dmas = <&blsp_dma 15>, <&blsp_dma 14>;
  368. dma-names = "rx", "tx";
  369. pinctrl-names = "default", "sleep";
  370. pinctrl-0 = <&spi6_default>;
  371. pinctrl-1 = <&spi6_sleep>;
  372. #address-cells = <1>;
  373. #size-cells = <0>;
  374. status = "disabled";
  375. };
  376. blsp_i2c2: i2c@78b6000 {
  377. compatible = "qcom,i2c-qup-v2.2.1";
  378. reg = <0x78b6000 0x1000>;
  379. interrupts = <GIC_SPI 96 0>;
  380. clocks = <&gcc GCC_BLSP1_AHB_CLK>,
  381. <&gcc GCC_BLSP1_QUP2_I2C_APPS_CLK>;
  382. clock-names = "iface", "core";
  383. pinctrl-names = "default", "sleep";
  384. pinctrl-0 = <&i2c2_default>;
  385. pinctrl-1 = <&i2c2_sleep>;
  386. #address-cells = <1>;
  387. #size-cells = <0>;
  388. status = "disabled";
  389. };
  390. blsp_i2c4: i2c@78b8000 {
  391. compatible = "qcom,i2c-qup-v2.2.1";
  392. reg = <0x78b8000 0x1000>;
  393. interrupts = <GIC_SPI 98 0>;
  394. clocks = <&gcc GCC_BLSP1_AHB_CLK>,
  395. <&gcc GCC_BLSP1_QUP4_I2C_APPS_CLK>;
  396. clock-names = "iface", "core";
  397. pinctrl-names = "default", "sleep";
  398. pinctrl-0 = <&i2c4_default>;
  399. pinctrl-1 = <&i2c4_sleep>;
  400. #address-cells = <1>;
  401. #size-cells = <0>;
  402. status = "disabled";
  403. };
  404. blsp_i2c6: i2c@78ba000 {
  405. compatible = "qcom,i2c-qup-v2.2.1";
  406. reg = <0x78ba000 0x1000>;
  407. interrupts = <GIC_SPI 100 0>;
  408. clocks = <&gcc GCC_BLSP1_AHB_CLK>,
  409. <&gcc GCC_BLSP1_QUP6_I2C_APPS_CLK>;
  410. clock-names = "iface", "core";
  411. pinctrl-names = "default", "sleep";
  412. pinctrl-0 = <&i2c6_default>;
  413. pinctrl-1 = <&i2c6_sleep>;
  414. #address-cells = <1>;
  415. #size-cells = <0>;
  416. status = "disabled";
  417. };
  418. lpass: lpass@07708000 {
  419. status = "disabled";
  420. compatible = "qcom,lpass-cpu-apq8016";
  421. clocks = <&gcc GCC_ULTAUDIO_AHBFABRIC_IXFABRIC_CLK>,
  422. <&gcc GCC_ULTAUDIO_PCNOC_MPORT_CLK>,
  423. <&gcc GCC_ULTAUDIO_PCNOC_SWAY_CLK>,
  424. <&gcc GCC_ULTAUDIO_LPAIF_PRI_I2S_CLK>,
  425. <&gcc GCC_ULTAUDIO_LPAIF_SEC_I2S_CLK>,
  426. <&gcc GCC_ULTAUDIO_LPAIF_SEC_I2S_CLK>,
  427. <&gcc GCC_ULTAUDIO_LPAIF_AUX_I2S_CLK>;
  428. clock-names = "ahbix-clk",
  429. "pcnoc-mport-clk",
  430. "pcnoc-sway-clk",
  431. "mi2s-bit-clk0",
  432. "mi2s-bit-clk1",
  433. "mi2s-bit-clk2",
  434. "mi2s-bit-clk3";
  435. #sound-dai-cells = <1>;
  436. interrupts = <0 160 0>;
  437. interrupt-names = "lpass-irq-lpaif";
  438. reg = <0x07708000 0x10000>;
  439. reg-names = "lpass-lpaif";
  440. };
  441. sdhc_1: sdhci@07824000 {
  442. compatible = "qcom,sdhci-msm-v4";
  443. reg = <0x07824900 0x11c>, <0x07824000 0x800>;
  444. reg-names = "hc_mem", "core_mem";
  445. interrupts = <0 123 0>, <0 138 0>;
  446. interrupt-names = "hc_irq", "pwr_irq";
  447. clocks = <&gcc GCC_SDCC1_APPS_CLK>,
  448. <&gcc GCC_SDCC1_AHB_CLK>;
  449. clock-names = "core", "iface";
  450. bus-width = <8>;
  451. non-removable;
  452. status = "disabled";
  453. };
  454. sdhc_2: sdhci@07864000 {
  455. compatible = "qcom,sdhci-msm-v4";
  456. reg = <0x07864900 0x11c>, <0x07864000 0x800>;
  457. reg-names = "hc_mem", "core_mem";
  458. interrupts = <0 125 0>, <0 221 0>;
  459. interrupt-names = "hc_irq", "pwr_irq";
  460. clocks = <&gcc GCC_SDCC2_APPS_CLK>,
  461. <&gcc GCC_SDCC2_AHB_CLK>;
  462. clock-names = "core", "iface";
  463. bus-width = <4>;
  464. status = "disabled";
  465. };
  466. usb_dev: usb@78d9000 {
  467. compatible = "qcom,ci-hdrc";
  468. reg = <0x78d9000 0x400>;
  469. dr_mode = "peripheral";
  470. interrupts = <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>;
  471. usb-phy = <&usb_otg>;
  472. status = "disabled";
  473. };
  474. usb_host: ehci@78d9000 {
  475. compatible = "qcom,ehci-host";
  476. reg = <0x78d9000 0x400>;
  477. interrupts = <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>;
  478. usb-phy = <&usb_otg>;
  479. status = "disabled";
  480. };
  481. usb_otg: phy@78d9000 {
  482. compatible = "qcom,usb-otg-snps";
  483. reg = <0x78d9000 0x400>;
  484. interrupts = <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>,
  485. <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>;
  486. qcom,vdd-levels = <500000 1000000 1320000>;
  487. qcom,phy-init-sequence = <0x44 0x6B 0x24 0x13>;
  488. dr_mode = "peripheral";
  489. qcom,otg-control = <2>; // PMIC
  490. qcom,manual-pullup;
  491. clocks = <&gcc GCC_USB_HS_AHB_CLK>,
  492. <&gcc GCC_USB_HS_SYSTEM_CLK>,
  493. <&gcc GCC_USB2A_PHY_SLEEP_CLK>;
  494. clock-names = "iface", "core", "sleep";
  495. resets = <&gcc GCC_USB2A_PHY_BCR>,
  496. <&gcc GCC_USB_HS_BCR>;
  497. reset-names = "phy", "link";
  498. status = "disabled";
  499. };
  500. intc: interrupt-controller@b000000 {
  501. compatible = "qcom,msm-qgic2";
  502. interrupt-controller;
  503. #interrupt-cells = <3>;
  504. reg = <0x0b000000 0x1000>, <0x0b002000 0x1000>;
  505. };
  506. timer@b020000 {
  507. #address-cells = <1>;
  508. #size-cells = <1>;
  509. ranges;
  510. compatible = "arm,armv7-timer-mem";
  511. reg = <0xb020000 0x1000>;
  512. clock-frequency = <19200000>;
  513. frame@b021000 {
  514. frame-number = <0>;
  515. interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
  516. <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
  517. reg = <0xb021000 0x1000>,
  518. <0xb022000 0x1000>;
  519. };
  520. frame@b023000 {
  521. frame-number = <1>;
  522. interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
  523. reg = <0xb023000 0x1000>;
  524. status = "disabled";
  525. };
  526. frame@b024000 {
  527. frame-number = <2>;
  528. interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
  529. reg = <0xb024000 0x1000>;
  530. status = "disabled";
  531. };
  532. frame@b025000 {
  533. frame-number = <3>;
  534. interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
  535. reg = <0xb025000 0x1000>;
  536. status = "disabled";
  537. };
  538. frame@b026000 {
  539. frame-number = <4>;
  540. interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
  541. reg = <0xb026000 0x1000>;
  542. status = "disabled";
  543. };
  544. frame@b027000 {
  545. frame-number = <5>;
  546. interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
  547. reg = <0xb027000 0x1000>;
  548. status = "disabled";
  549. };
  550. frame@b028000 {
  551. frame-number = <6>;
  552. interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
  553. reg = <0xb028000 0x1000>;
  554. status = "disabled";
  555. };
  556. };
  557. spmi_bus: spmi@200f000 {
  558. compatible = "qcom,spmi-pmic-arb";
  559. reg = <0x200f000 0x001000>,
  560. <0x2400000 0x400000>,
  561. <0x2c00000 0x400000>,
  562. <0x3800000 0x200000>,
  563. <0x200a000 0x002100>;
  564. reg-names = "core", "chnls", "obsrvr", "intr", "cnfg";
  565. interrupt-names = "periph_irq";
  566. interrupts = <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>;
  567. qcom,ee = <0>;
  568. qcom,channel = <0>;
  569. #address-cells = <2>;
  570. #size-cells = <0>;
  571. interrupt-controller;
  572. #interrupt-cells = <4>;
  573. };
  574. rng@22000 {
  575. compatible = "qcom,prng";
  576. reg = <0x00022000 0x200>;
  577. clocks = <&gcc GCC_PRNG_AHB_CLK>;
  578. clock-names = "core";
  579. };
  580. qfprom: qfprom@5c000 {
  581. compatible = "qcom,qfprom";
  582. reg = <0x5c000 0x1000>;
  583. #address-cells = <1>;
  584. #size-cells = <1>;
  585. tsens_caldata: caldata@d0 {
  586. reg = <0xd0 0x8>;
  587. };
  588. tsens_calsel: calsel@ec {
  589. reg = <0xec 0x4>;
  590. };
  591. };
  592. tsens: thermal-sensor@4a8000 {
  593. compatible = "qcom,msm8916-tsens";
  594. reg = <0x4a8000 0x2000>;
  595. nvmem-cells = <&tsens_caldata>, <&tsens_calsel>;
  596. nvmem-cell-names = "calib", "calib_sel";
  597. #thermal-sensor-cells = <1>;
  598. };
  599. mdss: mdss@1a00000 {
  600. compatible = "qcom,mdss";
  601. reg = <0x1a00000 0x1000>,
  602. <0x1ac8000 0x3000>;
  603. reg-names = "mdss_phys", "vbif_phys";
  604. power-domains = <&gcc MDSS_GDSC>;
  605. clocks = <&gcc GCC_MDSS_AHB_CLK>,
  606. <&gcc GCC_MDSS_AXI_CLK>,
  607. <&gcc GCC_MDSS_VSYNC_CLK>;
  608. clock-names = "iface_clk",
  609. "bus_clk",
  610. "vsync_clk";
  611. interrupts = <0 72 0>;
  612. interrupt-controller;
  613. #interrupt-cells = <1>;
  614. #address-cells = <1>;
  615. #size-cells = <1>;
  616. ranges;
  617. mdp: mdp@1a01000 {
  618. compatible = "qcom,mdp5";
  619. reg = <0x1a01000 0x90000>;
  620. reg-names = "mdp_phys";
  621. interrupt-parent = <&mdss>;
  622. interrupts = <0 0>;
  623. clocks = <&gcc GCC_MDSS_AHB_CLK>,
  624. <&gcc GCC_MDSS_AXI_CLK>,
  625. <&gcc GCC_MDSS_MDP_CLK>,
  626. <&gcc GCC_MDSS_VSYNC_CLK>;
  627. clock-names = "iface_clk",
  628. "bus_clk",
  629. "core_clk",
  630. "vsync_clk";
  631. ports {
  632. #address-cells = <1>;
  633. #size-cells = <0>;
  634. port@0 {
  635. reg = <0>;
  636. mdp5_intf1_out: endpoint {
  637. remote-endpoint = <&dsi0_in>;
  638. };
  639. };
  640. };
  641. };
  642. dsi0: dsi@1a98000 {
  643. compatible = "qcom,mdss-dsi-ctrl";
  644. reg = <0x1a98000 0x25c>;
  645. reg-names = "dsi_ctrl";
  646. interrupt-parent = <&mdss>;
  647. interrupts = <4 0>;
  648. assigned-clocks = <&gcc BYTE0_CLK_SRC>,
  649. <&gcc PCLK0_CLK_SRC>;
  650. assigned-clock-parents = <&dsi_phy0 0>,
  651. <&dsi_phy0 1>;
  652. clocks = <&gcc GCC_MDSS_MDP_CLK>,
  653. <&gcc GCC_MDSS_AHB_CLK>,
  654. <&gcc GCC_MDSS_AXI_CLK>,
  655. <&gcc GCC_MDSS_BYTE0_CLK>,
  656. <&gcc GCC_MDSS_PCLK0_CLK>,
  657. <&gcc GCC_MDSS_ESC0_CLK>;
  658. clock-names = "mdp_core_clk",
  659. "iface_clk",
  660. "bus_clk",
  661. "byte_clk",
  662. "pixel_clk",
  663. "core_clk";
  664. phys = <&dsi_phy0>;
  665. phy-names = "dsi-phy";
  666. ports {
  667. #address-cells = <1>;
  668. #size-cells = <0>;
  669. port@0 {
  670. reg = <0>;
  671. dsi0_in: endpoint {
  672. remote-endpoint = <&mdp5_intf1_out>;
  673. };
  674. };
  675. port@1 {
  676. reg = <1>;
  677. dsi0_out: endpoint {
  678. };
  679. };
  680. };
  681. };
  682. dsi_phy0: dsi-phy@1a98300 {
  683. compatible = "qcom,dsi-phy-28nm-lp";
  684. reg = <0x1a98300 0xd4>,
  685. <0x1a98500 0x280>,
  686. <0x1a98780 0x30>;
  687. reg-names = "dsi_pll",
  688. "dsi_phy",
  689. "dsi_phy_regulator";
  690. #clock-cells = <1>;
  691. #phy-cells = <0>;
  692. clocks = <&gcc GCC_MDSS_AHB_CLK>;
  693. clock-names = "iface_clk";
  694. };
  695. };
  696. };
  697. smd {
  698. compatible = "qcom,smd";
  699. rpm {
  700. interrupts = <GIC_SPI 168 IRQ_TYPE_EDGE_RISING>;
  701. qcom,ipc = <&apcs 8 0>;
  702. qcom,smd-edge = <15>;
  703. rpm_requests {
  704. compatible = "qcom,rpm-msm8916";
  705. qcom,smd-channels = "rpm_requests";
  706. rpmcc: qcom,rpmcc {
  707. compatible = "qcom,rpmcc-msm8916", "qcom,rpmcc";
  708. #clock-cells = <1>;
  709. };
  710. smd_rpm_regulators: pm8916-regulators {
  711. compatible = "qcom,rpm-pm8916-regulators";
  712. pm8916_s1: s1 {};
  713. pm8916_s3: s3 {};
  714. pm8916_s4: s4 {};
  715. pm8916_l1: l1 {};
  716. pm8916_l2: l2 {};
  717. pm8916_l3: l3 {};
  718. pm8916_l4: l4 {};
  719. pm8916_l5: l5 {};
  720. pm8916_l6: l6 {};
  721. pm8916_l7: l7 {};
  722. pm8916_l8: l8 {};
  723. pm8916_l9: l9 {};
  724. pm8916_l10: l10 {};
  725. pm8916_l11: l11 {};
  726. pm8916_l12: l12 {};
  727. pm8916_l13: l13 {};
  728. pm8916_l14: l14 {};
  729. pm8916_l15: l15 {};
  730. pm8916_l16: l16 {};
  731. pm8916_l17: l17 {};
  732. pm8916_l18: l18 {};
  733. };
  734. };
  735. };
  736. };
  737. hexagon-smp2p {
  738. compatible = "qcom,smp2p";
  739. qcom,smem = <435>, <428>;
  740. interrupts = <0 27 IRQ_TYPE_EDGE_RISING>;
  741. qcom,ipc = <&apcs 8 14>;
  742. qcom,local-pid = <0>;
  743. qcom,remote-pid = <1>;
  744. hexagon_smp2p_out: master-kernel {
  745. qcom,entry-name = "master-kernel";
  746. #qcom,smem-state-cells = <1>;
  747. };
  748. hexagon_smp2p_in: slave-kernel {
  749. qcom,entry-name = "slave-kernel";
  750. interrupt-controller;
  751. #interrupt-cells = <2>;
  752. };
  753. };
  754. wcnss-smp2p {
  755. compatible = "qcom,smp2p";
  756. qcom,smem = <451>, <431>;
  757. interrupts = <0 143 IRQ_TYPE_EDGE_RISING>;
  758. qcom,ipc = <&apcs 8 18>;
  759. qcom,local-pid = <0>;
  760. qcom,remote-pid = <4>;
  761. wcnss_smp2p_out: master-kernel {
  762. qcom,entry-name = "master-kernel";
  763. #qcom,smem-state-cells = <1>;
  764. };
  765. wcnss_smp2p_in: slave-kernel {
  766. qcom,entry-name = "slave-kernel";
  767. interrupt-controller;
  768. #interrupt-cells = <2>;
  769. };
  770. };
  771. smsm {
  772. compatible = "qcom,smsm";
  773. #address-cells = <1>;
  774. #size-cells = <0>;
  775. qcom,ipc-1 = <&apcs 8 13>;
  776. qcom,ipc-3 = <&apcs 8 19>;
  777. apps_smsm: apps@0 {
  778. reg = <0>;
  779. #qcom,smem-state-cells = <1>;
  780. };
  781. hexagon_smsm: hexagon@1 {
  782. reg = <1>;
  783. interrupts = <0 26 IRQ_TYPE_EDGE_RISING>;
  784. interrupt-controller;
  785. #interrupt-cells = <2>;
  786. };
  787. wcnss_smsm: wcnss@6 {
  788. reg = <6>;
  789. interrupts = <0 144 IRQ_TYPE_EDGE_RISING>;
  790. interrupt-controller;
  791. #interrupt-cells = <2>;
  792. };
  793. };
  794. };
  795. #include "msm8916-pins.dtsi"