proc-v7.S 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714
  1. /*
  2. * linux/arch/arm/mm/proc-v7.S
  3. *
  4. * Copyright (C) 2001 Deep Blue Solutions Ltd.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This is the "shell" of the ARMv7 processor support.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/linkage.h>
  14. #include <asm/assembler.h>
  15. #include <asm/asm-offsets.h>
  16. #include <asm/hwcap.h>
  17. #include <asm/pgtable-hwdef.h>
  18. #include <asm/pgtable.h>
  19. #include <asm/memory.h>
  20. #include "proc-macros.S"
  21. #ifdef CONFIG_ARM_LPAE
  22. #include "proc-v7-3level.S"
  23. #else
  24. #include "proc-v7-2level.S"
  25. #endif
  26. ENTRY(cpu_v7_proc_init)
  27. ret lr
  28. ENDPROC(cpu_v7_proc_init)
  29. ENTRY(cpu_v7_proc_fin)
  30. mrc p15, 0, r0, c1, c0, 0 @ ctrl register
  31. bic r0, r0, #0x1000 @ ...i............
  32. bic r0, r0, #0x0006 @ .............ca.
  33. mcr p15, 0, r0, c1, c0, 0 @ disable caches
  34. ret lr
  35. ENDPROC(cpu_v7_proc_fin)
  36. /*
  37. * cpu_v7_reset(loc)
  38. *
  39. * Perform a soft reset of the system. Put the CPU into the
  40. * same state as it would be if it had been reset, and branch
  41. * to what would be the reset vector.
  42. *
  43. * - loc - location to jump to for soft reset
  44. *
  45. * This code must be executed using a flat identity mapping with
  46. * caches disabled.
  47. */
  48. .align 5
  49. .pushsection .idmap.text, "ax"
  50. ENTRY(cpu_v7_reset)
  51. mrc p15, 0, r1, c1, c0, 0 @ ctrl register
  52. bic r1, r1, #0x1 @ ...............m
  53. THUMB( bic r1, r1, #1 << 30 ) @ SCTLR.TE (Thumb exceptions)
  54. mcr p15, 0, r1, c1, c0, 0 @ disable MMU
  55. isb
  56. bx r0
  57. ENDPROC(cpu_v7_reset)
  58. .popsection
  59. /*
  60. * cpu_v7_do_idle()
  61. *
  62. * Idle the processor (eg, wait for interrupt).
  63. *
  64. * IRQs are already disabled.
  65. */
  66. ENTRY(cpu_v7_do_idle)
  67. dsb @ WFI may enter a low-power mode
  68. wfi
  69. ret lr
  70. ENDPROC(cpu_v7_do_idle)
  71. ENTRY(cpu_v7_dcache_clean_area)
  72. ALT_SMP(W(nop)) @ MP extensions imply L1 PTW
  73. ALT_UP_B(1f)
  74. ret lr
  75. 1: dcache_line_size r2, r3
  76. 2: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  77. add r0, r0, r2
  78. subs r1, r1, r2
  79. bhi 2b
  80. dsb ishst
  81. ret lr
  82. ENDPROC(cpu_v7_dcache_clean_area)
  83. string cpu_v7_name, "ARMv7 Processor"
  84. .align
  85. /* Suspend/resume support: derived from arch/arm/mach-s5pv210/sleep.S */
  86. .globl cpu_v7_suspend_size
  87. .equ cpu_v7_suspend_size, 4 * 9
  88. #ifdef CONFIG_ARM_CPU_SUSPEND
  89. ENTRY(cpu_v7_do_suspend)
  90. stmfd sp!, {r4 - r11, lr}
  91. mrc p15, 0, r4, c13, c0, 0 @ FCSE/PID
  92. mrc p15, 0, r5, c13, c0, 3 @ User r/o thread ID
  93. stmia r0!, {r4 - r5}
  94. #ifdef CONFIG_MMU
  95. mrc p15, 0, r6, c3, c0, 0 @ Domain ID
  96. #ifdef CONFIG_ARM_LPAE
  97. mrrc p15, 1, r5, r7, c2 @ TTB 1
  98. #else
  99. mrc p15, 0, r7, c2, c0, 1 @ TTB 1
  100. #endif
  101. mrc p15, 0, r11, c2, c0, 2 @ TTB control register
  102. #endif
  103. mrc p15, 0, r8, c1, c0, 0 @ Control register
  104. mrc p15, 0, r9, c1, c0, 1 @ Auxiliary control register
  105. mrc p15, 0, r10, c1, c0, 2 @ Co-processor access control
  106. stmia r0, {r5 - r11}
  107. ldmfd sp!, {r4 - r11, pc}
  108. ENDPROC(cpu_v7_do_suspend)
  109. ENTRY(cpu_v7_do_resume)
  110. mov ip, #0
  111. mcr p15, 0, ip, c7, c5, 0 @ invalidate I cache
  112. mcr p15, 0, ip, c13, c0, 1 @ set reserved context ID
  113. ldmia r0!, {r4 - r5}
  114. mcr p15, 0, r4, c13, c0, 0 @ FCSE/PID
  115. mcr p15, 0, r5, c13, c0, 3 @ User r/o thread ID
  116. ldmia r0, {r5 - r11}
  117. #ifdef CONFIG_MMU
  118. mcr p15, 0, ip, c8, c7, 0 @ invalidate TLBs
  119. mcr p15, 0, r6, c3, c0, 0 @ Domain ID
  120. #ifdef CONFIG_ARM_LPAE
  121. mcrr p15, 0, r1, ip, c2 @ TTB 0
  122. mcrr p15, 1, r5, r7, c2 @ TTB 1
  123. #else
  124. ALT_SMP(orr r1, r1, #TTB_FLAGS_SMP)
  125. ALT_UP(orr r1, r1, #TTB_FLAGS_UP)
  126. mcr p15, 0, r1, c2, c0, 0 @ TTB 0
  127. mcr p15, 0, r7, c2, c0, 1 @ TTB 1
  128. #endif
  129. mcr p15, 0, r11, c2, c0, 2 @ TTB control register
  130. ldr r4, =PRRR @ PRRR
  131. ldr r5, =NMRR @ NMRR
  132. mcr p15, 0, r4, c10, c2, 0 @ write PRRR
  133. mcr p15, 0, r5, c10, c2, 1 @ write NMRR
  134. #endif /* CONFIG_MMU */
  135. mrc p15, 0, r4, c1, c0, 1 @ Read Auxiliary control register
  136. teq r4, r9 @ Is it already set?
  137. mcrne p15, 0, r9, c1, c0, 1 @ No, so write it
  138. mcr p15, 0, r10, c1, c0, 2 @ Co-processor access control
  139. isb
  140. dsb
  141. mov r0, r8 @ control register
  142. b cpu_resume_mmu
  143. ENDPROC(cpu_v7_do_resume)
  144. #endif
  145. /*
  146. * Cortex-A8
  147. */
  148. globl_equ cpu_ca8_proc_init, cpu_v7_proc_init
  149. globl_equ cpu_ca8_proc_fin, cpu_v7_proc_fin
  150. globl_equ cpu_ca8_reset, cpu_v7_reset
  151. globl_equ cpu_ca8_do_idle, cpu_v7_do_idle
  152. globl_equ cpu_ca8_dcache_clean_area, cpu_v7_dcache_clean_area
  153. globl_equ cpu_ca8_set_pte_ext, cpu_v7_set_pte_ext
  154. globl_equ cpu_ca8_suspend_size, cpu_v7_suspend_size
  155. #ifdef CONFIG_ARM_CPU_SUSPEND
  156. globl_equ cpu_ca8_do_suspend, cpu_v7_do_suspend
  157. globl_equ cpu_ca8_do_resume, cpu_v7_do_resume
  158. #endif
  159. /*
  160. * Cortex-A9 processor functions
  161. */
  162. globl_equ cpu_ca9mp_proc_init, cpu_v7_proc_init
  163. globl_equ cpu_ca9mp_proc_fin, cpu_v7_proc_fin
  164. globl_equ cpu_ca9mp_reset, cpu_v7_reset
  165. globl_equ cpu_ca9mp_do_idle, cpu_v7_do_idle
  166. globl_equ cpu_ca9mp_dcache_clean_area, cpu_v7_dcache_clean_area
  167. globl_equ cpu_ca9mp_switch_mm, cpu_v7_switch_mm
  168. globl_equ cpu_ca9mp_set_pte_ext, cpu_v7_set_pte_ext
  169. .globl cpu_ca9mp_suspend_size
  170. .equ cpu_ca9mp_suspend_size, cpu_v7_suspend_size + 4 * 2
  171. #ifdef CONFIG_ARM_CPU_SUSPEND
  172. ENTRY(cpu_ca9mp_do_suspend)
  173. stmfd sp!, {r4 - r5}
  174. mrc p15, 0, r4, c15, c0, 1 @ Diagnostic register
  175. mrc p15, 0, r5, c15, c0, 0 @ Power register
  176. stmia r0!, {r4 - r5}
  177. ldmfd sp!, {r4 - r5}
  178. b cpu_v7_do_suspend
  179. ENDPROC(cpu_ca9mp_do_suspend)
  180. ENTRY(cpu_ca9mp_do_resume)
  181. ldmia r0!, {r4 - r5}
  182. mrc p15, 0, r10, c15, c0, 1 @ Read Diagnostic register
  183. teq r4, r10 @ Already restored?
  184. mcrne p15, 0, r4, c15, c0, 1 @ No, so restore it
  185. mrc p15, 0, r10, c15, c0, 0 @ Read Power register
  186. teq r5, r10 @ Already restored?
  187. mcrne p15, 0, r5, c15, c0, 0 @ No, so restore it
  188. b cpu_v7_do_resume
  189. ENDPROC(cpu_ca9mp_do_resume)
  190. #endif
  191. #ifdef CONFIG_CPU_PJ4B
  192. globl_equ cpu_pj4b_switch_mm, cpu_v7_switch_mm
  193. globl_equ cpu_pj4b_set_pte_ext, cpu_v7_set_pte_ext
  194. globl_equ cpu_pj4b_proc_init, cpu_v7_proc_init
  195. globl_equ cpu_pj4b_proc_fin, cpu_v7_proc_fin
  196. globl_equ cpu_pj4b_reset, cpu_v7_reset
  197. #ifdef CONFIG_PJ4B_ERRATA_4742
  198. ENTRY(cpu_pj4b_do_idle)
  199. dsb @ WFI may enter a low-power mode
  200. wfi
  201. dsb @barrier
  202. ret lr
  203. ENDPROC(cpu_pj4b_do_idle)
  204. #else
  205. globl_equ cpu_pj4b_do_idle, cpu_v7_do_idle
  206. #endif
  207. globl_equ cpu_pj4b_dcache_clean_area, cpu_v7_dcache_clean_area
  208. #ifdef CONFIG_ARM_CPU_SUSPEND
  209. ENTRY(cpu_pj4b_do_suspend)
  210. stmfd sp!, {r6 - r10}
  211. mrc p15, 1, r6, c15, c1, 0 @ save CP15 - extra features
  212. mrc p15, 1, r7, c15, c2, 0 @ save CP15 - Aux Func Modes Ctrl 0
  213. mrc p15, 1, r8, c15, c1, 2 @ save CP15 - Aux Debug Modes Ctrl 2
  214. mrc p15, 1, r9, c15, c1, 1 @ save CP15 - Aux Debug Modes Ctrl 1
  215. mrc p15, 0, r10, c9, c14, 0 @ save CP15 - PMC
  216. stmia r0!, {r6 - r10}
  217. ldmfd sp!, {r6 - r10}
  218. b cpu_v7_do_suspend
  219. ENDPROC(cpu_pj4b_do_suspend)
  220. ENTRY(cpu_pj4b_do_resume)
  221. ldmia r0!, {r6 - r10}
  222. mcr p15, 1, r6, c15, c1, 0 @ restore CP15 - extra features
  223. mcr p15, 1, r7, c15, c2, 0 @ restore CP15 - Aux Func Modes Ctrl 0
  224. mcr p15, 1, r8, c15, c1, 2 @ restore CP15 - Aux Debug Modes Ctrl 2
  225. mcr p15, 1, r9, c15, c1, 1 @ restore CP15 - Aux Debug Modes Ctrl 1
  226. mcr p15, 0, r10, c9, c14, 0 @ restore CP15 - PMC
  227. b cpu_v7_do_resume
  228. ENDPROC(cpu_pj4b_do_resume)
  229. #endif
  230. .globl cpu_pj4b_suspend_size
  231. .equ cpu_pj4b_suspend_size, cpu_v7_suspend_size + 4 * 5
  232. #endif
  233. /*
  234. * __v7_setup
  235. *
  236. * Initialise TLB, Caches, and MMU state ready to switch the MMU
  237. * on. Return in r0 the new CP15 C1 control register setting.
  238. *
  239. * r1, r2, r4, r5, r9, r13 must be preserved - r13 is not a stack
  240. * r4: TTBR0 (low word)
  241. * r5: TTBR0 (high word if LPAE)
  242. * r8: TTBR1
  243. * r9: Main ID register
  244. *
  245. * This should be able to cover all ARMv7 cores.
  246. *
  247. * It is assumed that:
  248. * - cache type register is implemented
  249. */
  250. __v7_ca5mp_setup:
  251. __v7_ca9mp_setup:
  252. __v7_cr7mp_setup:
  253. mov r10, #(1 << 0) @ Cache/TLB ops broadcasting
  254. b 1f
  255. __v7_ca7mp_setup:
  256. __v7_ca12mp_setup:
  257. __v7_ca15mp_setup:
  258. __v7_b15mp_setup:
  259. __v7_ca17mp_setup:
  260. mov r10, #0
  261. 1: adr r0, __v7_setup_stack_ptr
  262. ldr r12, [r0]
  263. add r12, r12, r0 @ the local stack
  264. stmia r12, {r1-r6, lr} @ v7_invalidate_l1 touches r0-r6
  265. bl v7_invalidate_l1
  266. ldmia r12, {r1-r6, lr}
  267. #ifdef CONFIG_SMP
  268. orr r10, r10, #(1 << 6) @ Enable SMP/nAMP mode
  269. ALT_SMP(mrc p15, 0, r0, c1, c0, 1)
  270. ALT_UP(mov r0, r10) @ fake it for UP
  271. orr r10, r10, r0 @ Set required bits
  272. teq r10, r0 @ Were they already set?
  273. mcrne p15, 0, r10, c1, c0, 1 @ No, update register
  274. #endif
  275. b __v7_setup_cont
  276. /*
  277. * Errata:
  278. * r0, r10 available for use
  279. * r1, r2, r4, r5, r9, r13: must be preserved
  280. * r3: contains MIDR rX number in bits 23-20
  281. * r6: contains MIDR rXpY as 8-bit XY number
  282. * r9: MIDR
  283. */
  284. __ca8_errata:
  285. #if defined(CONFIG_ARM_ERRATA_430973) && !defined(CONFIG_ARCH_MULTIPLATFORM)
  286. teq r3, #0x00100000 @ only present in r1p*
  287. mrceq p15, 0, r0, c1, c0, 1 @ read aux control register
  288. orreq r0, r0, #(1 << 6) @ set IBE to 1
  289. mcreq p15, 0, r0, c1, c0, 1 @ write aux control register
  290. #endif
  291. #ifdef CONFIG_ARM_ERRATA_458693
  292. teq r6, #0x20 @ only present in r2p0
  293. mrceq p15, 0, r0, c1, c0, 1 @ read aux control register
  294. orreq r0, r0, #(1 << 5) @ set L1NEON to 1
  295. orreq r0, r0, #(1 << 9) @ set PLDNOP to 1
  296. mcreq p15, 0, r0, c1, c0, 1 @ write aux control register
  297. #endif
  298. #ifdef CONFIG_ARM_ERRATA_460075
  299. teq r6, #0x20 @ only present in r2p0
  300. mrceq p15, 1, r0, c9, c0, 2 @ read L2 cache aux ctrl register
  301. tsteq r0, #1 << 22
  302. orreq r0, r0, #(1 << 22) @ set the Write Allocate disable bit
  303. mcreq p15, 1, r0, c9, c0, 2 @ write the L2 cache aux ctrl register
  304. #endif
  305. b __errata_finish
  306. __ca9_errata:
  307. #ifdef CONFIG_ARM_ERRATA_742230
  308. cmp r6, #0x22 @ only present up to r2p2
  309. mrcle p15, 0, r0, c15, c0, 1 @ read diagnostic register
  310. orrle r0, r0, #1 << 4 @ set bit #4
  311. mcrle p15, 0, r0, c15, c0, 1 @ write diagnostic register
  312. #endif
  313. #ifdef CONFIG_ARM_ERRATA_742231
  314. teq r6, #0x20 @ present in r2p0
  315. teqne r6, #0x21 @ present in r2p1
  316. teqne r6, #0x22 @ present in r2p2
  317. mrceq p15, 0, r0, c15, c0, 1 @ read diagnostic register
  318. orreq r0, r0, #1 << 12 @ set bit #12
  319. orreq r0, r0, #1 << 22 @ set bit #22
  320. mcreq p15, 0, r0, c15, c0, 1 @ write diagnostic register
  321. #endif
  322. #ifdef CONFIG_ARM_ERRATA_743622
  323. teq r3, #0x00200000 @ only present in r2p*
  324. mrceq p15, 0, r0, c15, c0, 1 @ read diagnostic register
  325. orreq r0, r0, #1 << 6 @ set bit #6
  326. mcreq p15, 0, r0, c15, c0, 1 @ write diagnostic register
  327. #endif
  328. #if defined(CONFIG_ARM_ERRATA_751472) && defined(CONFIG_SMP)
  329. ALT_SMP(cmp r6, #0x30) @ present prior to r3p0
  330. ALT_UP_B(1f)
  331. mrclt p15, 0, r0, c15, c0, 1 @ read diagnostic register
  332. orrlt r0, r0, #1 << 11 @ set bit #11
  333. mcrlt p15, 0, r0, c15, c0, 1 @ write diagnostic register
  334. 1:
  335. #endif
  336. b __errata_finish
  337. __ca15_errata:
  338. #ifdef CONFIG_ARM_ERRATA_773022
  339. cmp r6, #0x4 @ only present up to r0p4
  340. mrcle p15, 0, r0, c1, c0, 1 @ read aux control register
  341. orrle r0, r0, #1 << 1 @ disable loop buffer
  342. mcrle p15, 0, r0, c1, c0, 1 @ write aux control register
  343. #endif
  344. b __errata_finish
  345. __ca12_errata:
  346. #ifdef CONFIG_ARM_ERRATA_818325_852422
  347. mrc p15, 0, r10, c15, c0, 1 @ read diagnostic register
  348. orr r10, r10, #1 << 12 @ set bit #12
  349. mcr p15, 0, r10, c15, c0, 1 @ write diagnostic register
  350. #endif
  351. #ifdef CONFIG_ARM_ERRATA_821420
  352. mrc p15, 0, r10, c15, c0, 2 @ read internal feature reg
  353. orr r10, r10, #1 << 1 @ set bit #1
  354. mcr p15, 0, r10, c15, c0, 2 @ write internal feature reg
  355. #endif
  356. #ifdef CONFIG_ARM_ERRATA_825619
  357. mrc p15, 0, r10, c15, c0, 1 @ read diagnostic register
  358. orr r10, r10, #1 << 24 @ set bit #24
  359. mcr p15, 0, r10, c15, c0, 1 @ write diagnostic register
  360. #endif
  361. b __errata_finish
  362. __ca17_errata:
  363. #ifdef CONFIG_ARM_ERRATA_852421
  364. cmp r6, #0x12 @ only present up to r1p2
  365. mrcle p15, 0, r10, c15, c0, 1 @ read diagnostic register
  366. orrle r10, r10, #1 << 24 @ set bit #24
  367. mcrle p15, 0, r10, c15, c0, 1 @ write diagnostic register
  368. #endif
  369. #ifdef CONFIG_ARM_ERRATA_852423
  370. cmp r6, #0x12 @ only present up to r1p2
  371. mrcle p15, 0, r10, c15, c0, 1 @ read diagnostic register
  372. orrle r10, r10, #1 << 12 @ set bit #12
  373. mcrle p15, 0, r10, c15, c0, 1 @ write diagnostic register
  374. #endif
  375. b __errata_finish
  376. __v7_pj4b_setup:
  377. #ifdef CONFIG_CPU_PJ4B
  378. /* Auxiliary Debug Modes Control 1 Register */
  379. #define PJ4B_STATIC_BP (1 << 2) /* Enable Static BP */
  380. #define PJ4B_INTER_PARITY (1 << 8) /* Disable Internal Parity Handling */
  381. #define PJ4B_CLEAN_LINE (1 << 16) /* Disable data transfer for clean line */
  382. /* Auxiliary Debug Modes Control 2 Register */
  383. #define PJ4B_FAST_LDR (1 << 23) /* Disable fast LDR */
  384. #define PJ4B_SNOOP_DATA (1 << 25) /* Do not interleave write and snoop data */
  385. #define PJ4B_CWF (1 << 27) /* Disable Critical Word First feature */
  386. #define PJ4B_OUTSDNG_NC (1 << 29) /* Disable outstanding non cacheable rqst */
  387. #define PJ4B_L1_REP_RR (1 << 30) /* L1 replacement - Strict round robin */
  388. #define PJ4B_AUX_DBG_CTRL2 (PJ4B_SNOOP_DATA | PJ4B_CWF |\
  389. PJ4B_OUTSDNG_NC | PJ4B_L1_REP_RR)
  390. /* Auxiliary Functional Modes Control Register 0 */
  391. #define PJ4B_SMP_CFB (1 << 1) /* Set SMP mode. Join the coherency fabric */
  392. #define PJ4B_L1_PAR_CHK (1 << 2) /* Support L1 parity checking */
  393. #define PJ4B_BROADCAST_CACHE (1 << 8) /* Broadcast Cache and TLB maintenance */
  394. /* Auxiliary Debug Modes Control 0 Register */
  395. #define PJ4B_WFI_WFE (1 << 22) /* WFI/WFE - serve the DVM and back to idle */
  396. /* Auxiliary Debug Modes Control 1 Register */
  397. mrc p15, 1, r0, c15, c1, 1
  398. orr r0, r0, #PJ4B_CLEAN_LINE
  399. orr r0, r0, #PJ4B_INTER_PARITY
  400. bic r0, r0, #PJ4B_STATIC_BP
  401. mcr p15, 1, r0, c15, c1, 1
  402. /* Auxiliary Debug Modes Control 2 Register */
  403. mrc p15, 1, r0, c15, c1, 2
  404. bic r0, r0, #PJ4B_FAST_LDR
  405. orr r0, r0, #PJ4B_AUX_DBG_CTRL2
  406. mcr p15, 1, r0, c15, c1, 2
  407. /* Auxiliary Functional Modes Control Register 0 */
  408. mrc p15, 1, r0, c15, c2, 0
  409. #ifdef CONFIG_SMP
  410. orr r0, r0, #PJ4B_SMP_CFB
  411. #endif
  412. orr r0, r0, #PJ4B_L1_PAR_CHK
  413. orr r0, r0, #PJ4B_BROADCAST_CACHE
  414. mcr p15, 1, r0, c15, c2, 0
  415. /* Auxiliary Debug Modes Control 0 Register */
  416. mrc p15, 1, r0, c15, c1, 0
  417. orr r0, r0, #PJ4B_WFI_WFE
  418. mcr p15, 1, r0, c15, c1, 0
  419. #endif /* CONFIG_CPU_PJ4B */
  420. __v7_setup:
  421. adr r0, __v7_setup_stack_ptr
  422. ldr r12, [r0]
  423. add r12, r12, r0 @ the local stack
  424. stmia r12, {r1-r6, lr} @ v7_invalidate_l1 touches r0-r6
  425. bl v7_invalidate_l1
  426. ldmia r12, {r1-r6, lr}
  427. __v7_setup_cont:
  428. and r0, r9, #0xff000000 @ ARM?
  429. teq r0, #0x41000000
  430. bne __errata_finish
  431. and r3, r9, #0x00f00000 @ variant
  432. and r6, r9, #0x0000000f @ revision
  433. orr r6, r6, r3, lsr #20-4 @ combine variant and revision
  434. ubfx r0, r9, #4, #12 @ primary part number
  435. /* Cortex-A8 Errata */
  436. ldr r10, =0x00000c08 @ Cortex-A8 primary part number
  437. teq r0, r10
  438. beq __ca8_errata
  439. /* Cortex-A9 Errata */
  440. ldr r10, =0x00000c09 @ Cortex-A9 primary part number
  441. teq r0, r10
  442. beq __ca9_errata
  443. /* Cortex-A12 Errata */
  444. ldr r10, =0x00000c0d @ Cortex-A12 primary part number
  445. teq r0, r10
  446. beq __ca12_errata
  447. /* Cortex-A17 Errata */
  448. ldr r10, =0x00000c0e @ Cortex-A17 primary part number
  449. teq r0, r10
  450. beq __ca17_errata
  451. /* Cortex-A15 Errata */
  452. ldr r10, =0x00000c0f @ Cortex-A15 primary part number
  453. teq r0, r10
  454. beq __ca15_errata
  455. __errata_finish:
  456. mov r10, #0
  457. mcr p15, 0, r10, c7, c5, 0 @ I+BTB cache invalidate
  458. #ifdef CONFIG_MMU
  459. mcr p15, 0, r10, c8, c7, 0 @ invalidate I + D TLBs
  460. v7_ttb_setup r10, r4, r5, r8, r3 @ TTBCR, TTBRx setup
  461. ldr r3, =PRRR @ PRRR
  462. ldr r6, =NMRR @ NMRR
  463. mcr p15, 0, r3, c10, c2, 0 @ write PRRR
  464. mcr p15, 0, r6, c10, c2, 1 @ write NMRR
  465. #endif
  466. dsb @ Complete invalidations
  467. #ifndef CONFIG_ARM_THUMBEE
  468. mrc p15, 0, r0, c0, c1, 0 @ read ID_PFR0 for ThumbEE
  469. and r0, r0, #(0xf << 12) @ ThumbEE enabled field
  470. teq r0, #(1 << 12) @ check if ThumbEE is present
  471. bne 1f
  472. mov r3, #0
  473. mcr p14, 6, r3, c1, c0, 0 @ Initialize TEEHBR to 0
  474. mrc p14, 6, r0, c0, c0, 0 @ load TEECR
  475. orr r0, r0, #1 @ set the 1st bit in order to
  476. mcr p14, 6, r0, c0, c0, 0 @ stop userspace TEEHBR access
  477. 1:
  478. #endif
  479. adr r3, v7_crval
  480. ldmia r3, {r3, r6}
  481. ARM_BE8(orr r6, r6, #1 << 25) @ big-endian page tables
  482. #ifdef CONFIG_SWP_EMULATE
  483. orr r3, r3, #(1 << 10) @ set SW bit in "clear"
  484. bic r6, r6, #(1 << 10) @ clear it in "mmuset"
  485. #endif
  486. mrc p15, 0, r0, c1, c0, 0 @ read control register
  487. bic r0, r0, r3 @ clear bits them
  488. orr r0, r0, r6 @ set them
  489. THUMB( orr r0, r0, #1 << 30 ) @ Thumb exceptions
  490. ret lr @ return to head.S:__ret
  491. .align 2
  492. __v7_setup_stack_ptr:
  493. .word PHYS_RELATIVE(__v7_setup_stack, .)
  494. ENDPROC(__v7_setup)
  495. .bss
  496. .align 2
  497. __v7_setup_stack:
  498. .space 4 * 7 @ 7 registers
  499. __INITDATA
  500. @ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
  501. define_processor_functions v7, dabort=v7_early_abort, pabort=v7_pabort, suspend=1
  502. #ifndef CONFIG_ARM_LPAE
  503. define_processor_functions ca8, dabort=v7_early_abort, pabort=v7_pabort, suspend=1
  504. define_processor_functions ca9mp, dabort=v7_early_abort, pabort=v7_pabort, suspend=1
  505. #endif
  506. #ifdef CONFIG_CPU_PJ4B
  507. define_processor_functions pj4b, dabort=v7_early_abort, pabort=v7_pabort, suspend=1
  508. #endif
  509. .section ".rodata"
  510. string cpu_arch_name, "armv7"
  511. string cpu_elf_name, "v7"
  512. .align
  513. .section ".proc.info.init", #alloc
  514. /*
  515. * Standard v7 proc info content
  516. */
  517. .macro __v7_proc name, initfunc, mm_mmuflags = 0, io_mmuflags = 0, hwcaps = 0, proc_fns = v7_processor_functions
  518. ALT_SMP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \
  519. PMD_SECT_AF | PMD_FLAGS_SMP | \mm_mmuflags)
  520. ALT_UP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \
  521. PMD_SECT_AF | PMD_FLAGS_UP | \mm_mmuflags)
  522. .long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | \
  523. PMD_SECT_AP_READ | PMD_SECT_AF | \io_mmuflags
  524. initfn \initfunc, \name
  525. .long cpu_arch_name
  526. .long cpu_elf_name
  527. .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB | HWCAP_FAST_MULT | \
  528. HWCAP_EDSP | HWCAP_TLS | \hwcaps
  529. .long cpu_v7_name
  530. .long \proc_fns
  531. .long v7wbi_tlb_fns
  532. .long v6_user_fns
  533. .long v7_cache_fns
  534. .endm
  535. #ifndef CONFIG_ARM_LPAE
  536. /*
  537. * ARM Ltd. Cortex A5 processor.
  538. */
  539. .type __v7_ca5mp_proc_info, #object
  540. __v7_ca5mp_proc_info:
  541. .long 0x410fc050
  542. .long 0xff0ffff0
  543. __v7_proc __v7_ca5mp_proc_info, __v7_ca5mp_setup
  544. .size __v7_ca5mp_proc_info, . - __v7_ca5mp_proc_info
  545. /*
  546. * ARM Ltd. Cortex A9 processor.
  547. */
  548. .type __v7_ca9mp_proc_info, #object
  549. __v7_ca9mp_proc_info:
  550. .long 0x410fc090
  551. .long 0xff0ffff0
  552. __v7_proc __v7_ca9mp_proc_info, __v7_ca9mp_setup, proc_fns = ca9mp_processor_functions
  553. .size __v7_ca9mp_proc_info, . - __v7_ca9mp_proc_info
  554. /*
  555. * ARM Ltd. Cortex A8 processor.
  556. */
  557. .type __v7_ca8_proc_info, #object
  558. __v7_ca8_proc_info:
  559. .long 0x410fc080
  560. .long 0xff0ffff0
  561. __v7_proc __v7_ca8_proc_info, __v7_setup, proc_fns = ca8_processor_functions
  562. .size __v7_ca8_proc_info, . - __v7_ca8_proc_info
  563. #endif /* CONFIG_ARM_LPAE */
  564. /*
  565. * Marvell PJ4B processor.
  566. */
  567. #ifdef CONFIG_CPU_PJ4B
  568. .type __v7_pj4b_proc_info, #object
  569. __v7_pj4b_proc_info:
  570. .long 0x560f5800
  571. .long 0xff0fff00
  572. __v7_proc __v7_pj4b_proc_info, __v7_pj4b_setup, proc_fns = pj4b_processor_functions
  573. .size __v7_pj4b_proc_info, . - __v7_pj4b_proc_info
  574. #endif
  575. /*
  576. * ARM Ltd. Cortex R7 processor.
  577. */
  578. .type __v7_cr7mp_proc_info, #object
  579. __v7_cr7mp_proc_info:
  580. .long 0x410fc170
  581. .long 0xff0ffff0
  582. __v7_proc __v7_cr7mp_proc_info, __v7_cr7mp_setup
  583. .size __v7_cr7mp_proc_info, . - __v7_cr7mp_proc_info
  584. /*
  585. * ARM Ltd. Cortex A7 processor.
  586. */
  587. .type __v7_ca7mp_proc_info, #object
  588. __v7_ca7mp_proc_info:
  589. .long 0x410fc070
  590. .long 0xff0ffff0
  591. __v7_proc __v7_ca7mp_proc_info, __v7_ca7mp_setup
  592. .size __v7_ca7mp_proc_info, . - __v7_ca7mp_proc_info
  593. /*
  594. * ARM Ltd. Cortex A12 processor.
  595. */
  596. .type __v7_ca12mp_proc_info, #object
  597. __v7_ca12mp_proc_info:
  598. .long 0x410fc0d0
  599. .long 0xff0ffff0
  600. __v7_proc __v7_ca12mp_proc_info, __v7_ca12mp_setup
  601. .size __v7_ca12mp_proc_info, . - __v7_ca12mp_proc_info
  602. /*
  603. * ARM Ltd. Cortex A15 processor.
  604. */
  605. .type __v7_ca15mp_proc_info, #object
  606. __v7_ca15mp_proc_info:
  607. .long 0x410fc0f0
  608. .long 0xff0ffff0
  609. __v7_proc __v7_ca15mp_proc_info, __v7_ca15mp_setup
  610. .size __v7_ca15mp_proc_info, . - __v7_ca15mp_proc_info
  611. /*
  612. * Broadcom Corporation Brahma-B15 processor.
  613. */
  614. .type __v7_b15mp_proc_info, #object
  615. __v7_b15mp_proc_info:
  616. .long 0x420f00f0
  617. .long 0xff0ffff0
  618. __v7_proc __v7_b15mp_proc_info, __v7_b15mp_setup
  619. .size __v7_b15mp_proc_info, . - __v7_b15mp_proc_info
  620. /*
  621. * ARM Ltd. Cortex A17 processor.
  622. */
  623. .type __v7_ca17mp_proc_info, #object
  624. __v7_ca17mp_proc_info:
  625. .long 0x410fc0e0
  626. .long 0xff0ffff0
  627. __v7_proc __v7_ca17mp_proc_info, __v7_ca17mp_setup
  628. .size __v7_ca17mp_proc_info, . - __v7_ca17mp_proc_info
  629. /*
  630. * Qualcomm Inc. Krait processors.
  631. */
  632. .type __krait_proc_info, #object
  633. __krait_proc_info:
  634. .long 0x510f0400 @ Required ID value
  635. .long 0xff0ffc00 @ Mask for ID
  636. /*
  637. * Some Krait processors don't indicate support for SDIV and UDIV
  638. * instructions in the ARM instruction set, even though they actually
  639. * do support them. They also don't indicate support for fused multiply
  640. * instructions even though they actually do support them.
  641. */
  642. __v7_proc __krait_proc_info, __v7_setup, hwcaps = HWCAP_IDIV | HWCAP_VFPv4
  643. .size __krait_proc_info, . - __krait_proc_info
  644. /*
  645. * Match any ARMv7 processor core.
  646. */
  647. .type __v7_proc_info, #object
  648. __v7_proc_info:
  649. .long 0x000f0000 @ Required ID value
  650. .long 0x000f0000 @ Mask for ID
  651. __v7_proc __v7_proc_info, __v7_setup
  652. .size __v7_proc_info, . - __v7_proc_info