spear13xx.c 3.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129
  1. /*
  2. * arch/arm/mach-spear13xx/spear13xx.c
  3. *
  4. * SPEAr13XX machines common source file
  5. *
  6. * Copyright (C) 2012 ST Microelectronics
  7. * Viresh Kumar <vireshk@kernel.org>
  8. *
  9. * This file is licensed under the terms of the GNU General Public
  10. * License version 2. This program is licensed "as is" without any
  11. * warranty of any kind, whether express or implied.
  12. */
  13. #define pr_fmt(fmt) "SPEAr13xx: " fmt
  14. #include <linux/amba/pl022.h>
  15. #include <linux/clk.h>
  16. #include <linux/clocksource.h>
  17. #include <linux/err.h>
  18. #include <linux/of.h>
  19. #include <asm/hardware/cache-l2x0.h>
  20. #include <asm/mach/map.h>
  21. #include <mach/spear.h>
  22. #include "generic.h"
  23. void __init spear13xx_l2x0_init(void)
  24. {
  25. /*
  26. * 512KB (64KB/way), 8-way associativity, parity supported
  27. *
  28. * FIXME: 9th bit, of Auxillary Controller register must be set
  29. * for some spear13xx devices for stable L2 operation.
  30. *
  31. * Enable Early BRESP, L2 prefetch for Instruction and Data,
  32. * write alloc and 'Full line of zero' options
  33. *
  34. */
  35. if (!IS_ENABLED(CONFIG_CACHE_L2X0))
  36. return;
  37. writel_relaxed(0x06, VA_L2CC_BASE + L310_PREFETCH_CTRL);
  38. /*
  39. * Program following latencies in order to make
  40. * SPEAr1340 work at 600 MHz
  41. */
  42. writel_relaxed(0x221, VA_L2CC_BASE + L310_TAG_LATENCY_CTRL);
  43. writel_relaxed(0x441, VA_L2CC_BASE + L310_DATA_LATENCY_CTRL);
  44. l2x0_init(VA_L2CC_BASE, 0x30a00001, 0xfe0fffff);
  45. }
  46. /*
  47. * Following will create 16MB static virtual/physical mappings
  48. * PHYSICAL VIRTUAL
  49. * 0xB3000000 0xF9000000
  50. * 0xE0000000 0xFD000000
  51. * 0xEC000000 0xFC000000
  52. * 0xED000000 0xFB000000
  53. */
  54. static struct map_desc spear13xx_io_desc[] __initdata = {
  55. {
  56. .virtual = (unsigned long)VA_PERIP_GRP2_BASE,
  57. .pfn = __phys_to_pfn(PERIP_GRP2_BASE),
  58. .length = SZ_16M,
  59. .type = MT_DEVICE
  60. }, {
  61. .virtual = (unsigned long)VA_PERIP_GRP1_BASE,
  62. .pfn = __phys_to_pfn(PERIP_GRP1_BASE),
  63. .length = SZ_16M,
  64. .type = MT_DEVICE
  65. }, {
  66. .virtual = (unsigned long)VA_A9SM_AND_MPMC_BASE,
  67. .pfn = __phys_to_pfn(A9SM_AND_MPMC_BASE),
  68. .length = SZ_16M,
  69. .type = MT_DEVICE
  70. }, {
  71. .virtual = (unsigned long)VA_L2CC_BASE,
  72. .pfn = __phys_to_pfn(L2CC_BASE),
  73. .length = SZ_4K,
  74. .type = MT_DEVICE
  75. },
  76. };
  77. /* This will create static memory mapping for selected devices */
  78. void __init spear13xx_map_io(void)
  79. {
  80. iotable_init(spear13xx_io_desc, ARRAY_SIZE(spear13xx_io_desc));
  81. }
  82. static void __init spear13xx_clk_init(void)
  83. {
  84. if (of_machine_is_compatible("st,spear1310"))
  85. spear1310_clk_init(VA_MISC_BASE, VA_SPEAR1310_RAS_BASE);
  86. else if (of_machine_is_compatible("st,spear1340"))
  87. spear1340_clk_init(VA_MISC_BASE);
  88. else
  89. pr_err("%s: Unknown machine\n", __func__);
  90. }
  91. void __init spear13xx_timer_init(void)
  92. {
  93. char pclk_name[] = "osc_24m_clk";
  94. struct clk *gpt_clk, *pclk;
  95. spear13xx_clk_init();
  96. /* get the system timer clock */
  97. gpt_clk = clk_get_sys("gpt0", NULL);
  98. if (IS_ERR(gpt_clk)) {
  99. pr_err("%s:couldn't get clk for gpt\n", __func__);
  100. BUG();
  101. }
  102. /* get the suitable parent clock for timer*/
  103. pclk = clk_get(NULL, pclk_name);
  104. if (IS_ERR(pclk)) {
  105. pr_err("%s:couldn't get %s as parent for gpt\n", __func__,
  106. pclk_name);
  107. BUG();
  108. }
  109. clk_set_parent(gpt_clk, pclk);
  110. clk_put(gpt_clk);
  111. clk_put(pclk);
  112. spear_setup_of_timer();
  113. clocksource_probe();
  114. }