regs-srom.h 1.8 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859
  1. /*
  2. * Copyright 2009 Andy Green <andy@warmcat.com>
  3. *
  4. * S3C64XX SROM definitions
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #ifndef __MACH_S3C64XX_REGS_SROM_H
  11. #define __MACH_S3C64XX_REGS_SROM_H __FILE__
  12. #define S3C64XX_SROMREG(x) (S3C_VA_MEM + (x))
  13. #define S3C64XX_SROM_BW S3C64XX_SROMREG(0)
  14. #define S3C64XX_SROM_BC0 S3C64XX_SROMREG(4)
  15. #define S3C64XX_SROM_BC1 S3C64XX_SROMREG(8)
  16. #define S3C64XX_SROM_BC2 S3C64XX_SROMREG(0xc)
  17. #define S3C64XX_SROM_BC3 S3C64XX_SROMREG(0x10)
  18. #define S3C64XX_SROM_BC4 S3C64XX_SROMREG(0x14)
  19. #define S3C64XX_SROM_BC5 S3C64XX_SROMREG(0x18)
  20. /*
  21. * one register BW holds 5 x 4-bit packed settings for NCS0 - NCS4
  22. */
  23. #define S3C64XX_SROM_BW__DATAWIDTH__SHIFT 0
  24. #define S3C64XX_SROM_BW__WAITENABLE__SHIFT 2
  25. #define S3C64XX_SROM_BW__BYTEENABLE__SHIFT 3
  26. #define S3C64XX_SROM_BW__CS_MASK 0xf
  27. #define S3C64XX_SROM_BW__NCS0__SHIFT 0
  28. #define S3C64XX_SROM_BW__NCS1__SHIFT 4
  29. #define S3C64XX_SROM_BW__NCS2__SHIFT 8
  30. #define S3C64XX_SROM_BW__NCS3__SHIFT 0xc
  31. #define S3C64XX_SROM_BW__NCS4__SHIFT 0x10
  32. /*
  33. * applies to same to BCS0 - BCS4
  34. */
  35. #define S3C64XX_SROM_BCX__PMC__SHIFT 0
  36. #define S3C64XX_SROM_BCX__PMC__MASK 3
  37. #define S3C64XX_SROM_BCX__TACP__SHIFT 4
  38. #define S3C64XX_SROM_BCX__TACP__MASK 0xf
  39. #define S3C64XX_SROM_BCX__TCAH__SHIFT 8
  40. #define S3C64XX_SROM_BCX__TCAH__MASK 0xf
  41. #define S3C64XX_SROM_BCX__TCOH__SHIFT 12
  42. #define S3C64XX_SROM_BCX__TCOH__MASK 0xf
  43. #define S3C64XX_SROM_BCX__TACC__SHIFT 16
  44. #define S3C64XX_SROM_BCX__TACC__MASK 0x1f
  45. #define S3C64XX_SROM_BCX__TCOS__SHIFT 24
  46. #define S3C64XX_SROM_BCX__TCOS__MASK 0xf
  47. #define S3C64XX_SROM_BCX__TACS__SHIFT 28
  48. #define S3C64XX_SROM_BCX__TACS__MASK 0xf
  49. #endif /* __MACH_S3C64XX_REGS_SROM_H */